

Data Sheet October 13, 2005 FN7462.0

## **Boost with Dual Reference Outputs**

The ISL97702 represents a high efficiency, boost converter with integrated boost FET, boost diode and input disconnect FET. A dual feedback circuit allows simple switching between two pre-defined output voltages using a single logic input.

With an input voltage of 2.3V to 5.5V the ISL97702 has an output capability of up to 50mA at 18V using integrated 500mA switches. Efficiencies are up to 87%. The integrated protection FET is used to disconnect the boost inductor from the input supply whenever an output fault condition is detected, or when the device is disabled. This gives 0 output current in the disabled mode, compared to standard boost converters where current can still flow when the device is disabled.

The ISL97702 comes in the 10 Ld 3x3 DFN package and is specified for operation over the -40°C to 85°C temperature range.

## **Ordering Information**

| PART<br>NUMBER            | PART<br>MARKING | TAPE & REEL | PACKAGE                    | PKG.<br>DWG.# |
|---------------------------|-----------------|-------------|----------------------------|---------------|
| ISL97702IRZ<br>(Note)     | 97702IRZ        | -           | 10 Ld 3x3 DFN<br>(Pb-Free) | MDP0047       |
| ISL97702IRZ-T7<br>(Note)  | 97702IRZ        | 7"          | 10 Ld 3x3 DFN<br>(Pb-Free) | MDP0047       |
| ISL97702IRZ-T13<br>(Note) | 97702IRZ        | 13"         | 10 Ld 3x3 DFN<br>(Pb-Free) | MDP0047       |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### **Pinout**

ISL97702 (10 LD 3X3 DFN) TOP VIEW



#### **Features**

- Up to 87% efficiency
- 2.3V to 5.5V input
- · Up to 28V output
- 50mA at 18V
- · Integrated boost Schottky diode
- Input voltage disconnect switch
- Dual output voltage selectable
- · Synchronization input
- Chip enable
- 10 Ld 3x3 DFN package
- · Pb-free plus anneal available (RoHS compliant)

## **Applications**

- · OLED display power
- · LED display power
- Adjustable power supplies

## Typical Application Diagram



V(VOUT)<sub>0</sub> = (390k + 39k) / 39k \* 1.15V = 12.65V V(VOUT)<sub>1</sub> = (390k + 26.1k) / 26.1k \* 1.15V = 18.33V

| NEN | SEL | V <sub>OUT</sub>  |
|-----|-----|-------------------|
| 1   | X   | High Z            |
| 0   | 0   | V <sub>OUT0</sub> |
| 0   | 1   | V <sub>OUT1</sub> |

## Block Diagram



FIGURE 1. ISL97702 BLOCK DIAGRAM

## **Absolute Maximum Ratings** (T<sub>A</sub> = 25℃)

| VDD to GND0.3 to 6V               | Continuous Current in VDD, GND, VDDOUT, LX 650mA    |
|-----------------------------------|-----------------------------------------------------|
| V <sub>OUT</sub> to GND0.3 to 31V | Continuos Current in NSYNC, FB0, FB1, SEL, NEN 10mA |
| LX to GND                         | Storage Temperature                                 |
| VDDOUT, NSYNC, FB0, FB1, SEL, NEN | T <sub>A</sub> Ambient Operating Temperature        |
| to GND0.3V to VDD+0.3V            | T <sub>J</sub> Operating Junction Temperature       |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed.

## Electrical Specifications VDD = 3.6V, GND = NEN = 0V, SEL = NSYNC = VDD, R1 = 390k, R2 = 39k, R3 = 26.1k, $L=10\mu H,\, T_{\mbox{\scriptsize A}}=-40\mbox{\scriptsize $\mathfrak{C}$}$ to +85 $\mbox{\scriptsize $\mathfrak{C}$}$ unless otherwise stated

| PARAMETER            | DESCRIPTION                                                     | CONDITION                                | MIN   | TYP          | MAX   | UNIT |
|----------------------|-----------------------------------------------------------------|------------------------------------------|-------|--------------|-------|------|
| SUPPLY               | 1                                                               |                                          | I     |              |       |      |
| VDD                  | Supply Operating Voltage Range                                  |                                          | 2.3   |              | 5.5   | V    |
| I <sub>DIS</sub>     | Supply Current when Disabled                                    | NEN = VDD                                |       | 0.1          | 3     | μA   |
| LOGIC INPUTS         | - NEN, NSYNC, SEL                                               |                                          |       |              |       |      |
| Rup                  | Pull-up Resistor                                                | Enabled, Input at GND                    | 150   | 250          | 350   | kΩ   |
| I <sub>IL</sub>      | Leakage Current when Disabled                                   | Disabled, Input at GND                   | -1    |              | 1     | μA   |
| VHI                  | Logic High Threshold                                            |                                          | 1.8   |              |       | V    |
| VLO                  | Logic Low Threshold                                             |                                          |       |              | 0.7   | V    |
| POWER-ON RE          | SET – VDD                                                       |                                          |       |              |       |      |
| V <sub>RES_ON</sub>  | Power On Reset Threshold                                        | VDD rising                               |       | 2.2          | 2.3   | V    |
| V <sub>RES_OFF</sub> | Power Off Threshold                                             | VDD falling                              | 1.9   | 2            |       | V    |
| LX OUTPUT DE         | RIVER                                                           |                                          | I     |              |       |      |
| fosc                 | LX Switching Frequency with Internal Oscillator                 |                                          | 0.9   | 1            | 1.1   | MHz  |
| fsync                | LX Switching Frequency when<br>Externally Synchronized at NSYNC |                                          |       | f<br>(NSYNC) |       | -    |
| ton-min              | Minimum On-Time                                                 | FB1 = 0V, I(LX) > Ilim(LX)               |       | 60           |       | ns   |
| toff-min             | Minimum Off-time<br>(≥ Maximum Duty Cycle)                      | FB1 = 0V, I(LX) < Ilim(LX)               |       | 60           |       | ns   |
| Ron                  | LX On-Resistance                                                | I(LX) = 100mA                            |       | 0.4          |       | Ω    |
| lleak                | LX Leakage Current                                              | NEN = VDD, V(LX) = 30V                   |       | 1            | 5     | μA   |
| Ipeak                | LX Peak Current Limit                                           | t > 8.32ms (end of soft-start)           |       | 1200         |       | mA   |
| SCHOTTKY DIG         | DDE – LX, V <sub>OUT</sub>                                      |                                          |       | 1            |       | l .  |
| Vdiode               | Forward Voltage from LX to V <sub>OUT</sub>                     | I = 10mA, T <sub>A</sub> = +25℃          | 0.4   | 0.5          | 0.6   | V    |
|                      |                                                                 | I = 10mA, T <sub>A</sub> = -40℃ to +85℃  | 0.3   | 0.5          | 0.7   | V    |
| FEEDBACK INF         | PUTS AND SELECTION – FB0, FB1, SE                               | L                                        | "     |              |       |      |
| Vref <sub>FB0</sub>  | Input Reference Voltage on FB0                                  | SEL = GND, T <sub>A</sub> = +25℃         | 1.13  | 1.15         | 1.17  | V    |
|                      |                                                                 | SEL = GND, T <sub>A</sub> = -40℃ to +85℃ | 1.12  | 1.15         | 1.18  | V    |
| Vref <sub>FB1</sub>  | Input Reference Voltage on FB1                                  | SEL = VDD, T <sub>A</sub> = +25℃         | 1.135 | 1.15         | 1.165 | V    |
|                      |                                                                 | SEL = GND, $T_A = -40$ °C to +85°C       | 1.125 | 1.15         | 1.175 | V    |
| I <sub>FB0</sub>     | Input Current in FB0                                            | SEL = GND, FB0 = 1.3V                    | -0.2  |              | 0.2   | μA   |
| I <sub>FB1</sub>     | Input Current in FB1                                            | SEL = VDD, FB1 = 1.3V                    | -0.2  |              | 0.2   | μΑ   |

intersil FN7462.0 October 13, 2005

## ISL97702

 $\begin{tabular}{lll} \textbf{Electrical Specifications} & VDD=3.6V, \ GND=NEN=0V, \ SEL=NSYNC=VDD, \ R1=390k, \ R2=39k, \ R3=26.1k, \\ L=10\mu H, \ T_A=-40 \cite{C} \ to +85 \cite{C} \ unless \ otherwise \ stated \end{tabular} \begin{tabular}{lll} \textbf{Continued} \end{tabular}$ 

| PARAMETER                | DESCRIPTION                                   | CONDITION                                  | MIN      | TYP  | MAX  | UNIT |
|--------------------------|-----------------------------------------------|--------------------------------------------|----------|------|------|------|
| R <sub>FB0</sub>         | FB0 Pull-Down Switch Resistance               | SEL = VDD, I <sub>FB0</sub> = 10mA         |          | 15   | 25   | Ω    |
| R <sub>FB1</sub>         | FB1 Pull-Down Switch Resistance               | SEL = GND, I <sub>FB1</sub> = 10mA         |          | 15   | 25   | Ω    |
| SYNCHRONIZA              | TION INPUT – NSYNC                            |                                            | I.       |      |      | I    |
| f <sub>NSYNC</sub>       | External Sync. Frequency Range                |                                            | 600      |      | 1400 | kHz  |
| td <sub>NSYNC</sub>      | NSYNC Falling Edge to LX Falling Edge Delay   | f <sub>NSYNC</sub> = 600kHz                |          | 80   | 100  | ns   |
| OVERVOLTAGE              | DETECTOR - V <sub>OUT</sub>                   |                                            | <u>I</u> |      | I    | I.   |
| V <sub>OUT</sub>         | Overvoltage Threshold                         | FB1 = GND                                  | 31       | 35   |      | V    |
| OVERCURREN'              | T DETECTOR                                    |                                            |          |      |      |      |
| I <sub>OCTVDDOUT</sub>   | Overcurrent Threshold                         | t > 2.048ms, DC current                    |          | 800  |      | mA   |
| OVER-TEMPER              | ATURE DETECTOR                                |                                            |          |      |      |      |
| t <sub>off</sub>         | Shut-Down Temperature Threshold               | T rising                                   |          | 135  |      | C    |
| t <sub>on</sub>          | Turn-On Temperature Threshold                 | T falling                                  |          | 100  |      | C    |
| FAULT SWITCH             | I – VDD, VDDOUT                               |                                            | I        |      |      | I    |
| Ron <sub>FS</sub>        | On-Resistance from VDD to VDDOUT              | IOUT = 50mA, t > 2.048ms                   |          | 0.2  |      | Ω    |
| Ileak <sub>VDDOUT</sub>  | Leakage Current                               | VDDOUT = 0V                                |          | 0.01 | 3    | μA   |
| ISS_VDDOUT               | Soft Inrush Current Source at VDDOUT          | VDD-VDDOUT = 0.5V, ton < 2.048ms           |          | 50   |      | mA   |
| REGULATION               | l.                                            |                                            |          |      |      |      |
| ACC                      | Output Voltage Accuracy, Assuming             | IOUT = 10mA, T <sub>A</sub> = +25℃         | -1.5     |      | 1.5  | %    |
|                          | Resistor Divider Tolerances of 0.1% or Better | IOUT = 10mA, T <sub>A</sub> = -40℃ to +85℃ | -2.5     |      | 2.5  | %    |
| ΔV <sub>OUT</sub> /ΔΙΟUT | Load Regulation                               | IOUT = 0mA to 50mA                         |          | 0.05 |      | %    |
| ΔV <sub>OUT</sub> /ΔVDD  | Line Regulation                               | VDD = 3.6V to 2.6V, IOUT = 30mA            |          | 0.1  |      | %/V  |

## **Typical Performance Curves**



FIGURE 2. EFFICIENCY vs LOAD CURRENT (V $_{OUT}$  = 18.3V) L = 10 $\mu$ H (CDRH4D28C-100NC) C = 6.6 $\mu$ F



FIGURE 4. EFFICIENCY vs I<sub>OUT</sub> ( $V_{OUT}$  = 12.6V) L = 6.8 $\mu$ H (TDK RLF7030) C = 6.6 $\mu$ F



FIGURE 6. START-UP TO 12V @ SEL = 0  $(V_{DD}=3.6V,\,R_L=360\Omega)$ 



FIGURE 3. EFFICIENCY vs  $I_{OUT}$  ( $V_{OUT}$  = 18.3V) L = 6.8µH (TDK RLF7030) C = 6.6µF



FIGURE 5. EFFICIENCY vs  $I_{OUT}$  ( $V_{OUT}$  = 12.7V) L = 10 $\mu$ H (CDRH4D28C-100NC) C = 6.6 $\mu$ F



FIGURE 7. START-UP TO 18V @ SEL = 1  $(V_{DD} = 3.6V, R_L = 360\Omega)$ 

## Typical Performance Curves (Continued)



FIGURE 8. 12V->18V TRANSITION (V<sub>DD</sub> = 3.6V, R<sub>L</sub> = 360 $\Omega$ )



FIGURE 9. 18V->12V TRANSITION (V<sub>DD</sub> = 3.6V, R<sub>L</sub> = 360 $\Omega$ )



FIGURE 10. SHUT DOWN @ SEL = 1 (VDD = 3.6V, RL = 360 $\Omega$ )

## Typical Performance Curves (Continued)



FIGURE 11. LOAD REGULATION ( $V_{IN} = 3.6V$ )



FIGURE 12. LINE REGULATION (I<sub>OUT</sub> = 30mA)



FIGURE 13. QUIESCENT CURRENT vs VIN



(CH1 =  $V_{OUT}$ ; CH4 = iL; CH2 =  $I_{OUT}$ )

FIGURE 14. TRANSIENT RESPONSE ( $V_{IN}$  = 3.3V;  $V_{OUT}$  = 18.3V; STEP LOAD CURRENT FROM 2.6mA TO 70mA)



FIGURE 15. RECOMMENDED MAXIMUM OUTPUT POWER vs INPUT VOLTAGE

## Pin Descriptions

| PIN<br>NUMBER | PIN NAME         | PIN FUNCTION                         |  |
|---------------|------------------|--------------------------------------|--|
| 1             | GND              | Ground                               |  |
| 2             | VDDOUT           | Protection Switch Output             |  |
| 3             | VDD              | Supply Input                         |  |
| 4             | NSYNC            | Synchronization Input (Falling Edge) |  |
| 5             | FB0              | Feedback Input 0                     |  |
| 6             | FB1              | Feedback Input 1                     |  |
| 7             | SEL              | Select Input                         |  |
| 8             | NEN              | Enable Input (Active Low)            |  |
| 9             | V <sub>OUT</sub> | Boost Output Voltage                 |  |
| 10            | LX               | Boost FET                            |  |

#### **Function Overview**

The ISL97702 is a high frequency, high efficiency boost regulator which operates in constant frequency PWM mode. The boost converter generates a stable, higher output voltage from a variable, low voltage input source (e.g. Li-lon battery). Two output voltage levels are pin selectable with values defined from the feedback resistor network.

The switching frequency is either generated from the fixed 1MHz internal oscillator or provided externally at the synchronization pin in the range from 600kHz to 1.4MHz. The compensation network and soft-start functions are built in with fixed parameters without any need for further external components.

To stop battery discharge into the output load when disabled the inductor is disconnected from the input supply with a low on resistance power switch.

Built in fault protection monitors inductor current and output voltage as well as junction temperature in order to interrupt the high current circuit path through the inductor and diode in the event of a load failure.

Low logic input thresholds allow the ISL97702 to interface directly to micro controllers with lower supply voltage. Alternatively the internal pull-up resistors on all logic inputs provide level shifting when driven from open collector outputs.

## **Description of Operation**

#### Enable Pin (active low) - NEN

If NEN is high the ISL97702 shuts down all its internal functions and deactivates its I/Os. Only the internal pull-up resistor at NEN remains active. If NEN is high the input disconnect switch between VDD and VDDOUT interrupts the circuit path from the input voltage VDD through inductor and diode to the output load at  $V_{OUT}$ . If shut down the total supply current in VDD is typically less than  $0.1\mu A$ .

When NEN is driven low the ISL97702 begins with the startup sequence.

#### Start-Up Sequence

After pin NEN is pulled low or a restart is triggered from Fault Control during operation, the ISL97702 goes through a start-up sequence with the following six states: Soft Inrush -> VDDOUT Enable -> Soft Boost 25 -> Soft Boost 50 -> Soft Boost 75 -> Normal.

If the sequence has completed, the ISL97702 stays in the "Normal" state until NEN is high again or any fault is detected.

#### Soft Inrush: State Duration ~2.048ms

The switch at VDDOUT is configured as current source and provides a limited current through the inductor to pre-charge the capacitor at V<sub>OUT</sub>.

#### VDDOUT Enable: State Duration ~128µs

The switch at VDDOUT is fully enabled and connects the inductor to VDD with a low on-resistance.

#### Soft Boost 25 -> 50 -> 75: State Duration 3x ~2.048ms

The boost regulator begins to switch at LX.

The LX current limit increases in three steps representing 25%, 50% 75% of its final value.

#### Normal

If no fault was detected Normal state is entered ~8.256ms after NEN is pulled low.

The LX current limit steps up to 100%.

In all states Fault Control can force the sequence to restart or even to shut down (see Table 1).



FIGURE 16.

#### **Fault Control**

The input voltage at VDD, current in the VDDOUT switch, voltage at  $V_{OUT}$  and junction temperature Tj are continuously monitored and can either restart the start-up sequence or in some cases disable the ISL97702 boost function as long as the fault is present.

**TABLE 1. FAULT PROTECTION** 

| FAULT<br>DESCRIPTION          | FAULT<br>CONDITION           | ISL97702 FAULT<br>REACTION                                                                                                                 |
|-------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Undervoltage at<br>VDD        | V(VDD) <<br>V(VDD)off        | Disables I/Os and waits until V(VDD) reaches V(VDD)on to begin with the start-up sequence                                                  |
| Overcurrent drawn from VDDOUT | I(VDDOUT) ><br>It(VDDOUT)err | Disables VDDOUT switch<br>and LX driver and<br>immediately restarts the<br>start-up sequence                                               |
| Overvoltage at VOUT           | V(VOUT) ><br>Vt(VOUT)err     | Disables VDDOUT switch<br>and LX driver and waits until<br>output voltage V(VOUT)<br>drops to Vt(VOUT) to restart<br>the start-up sequence |
| Over Temperature on chip      | Tj > Toff                    | Disables VDDOUT switch<br>and LX driver and waits until<br>junction temp drops to "Ton"<br>to restart the start-up<br>sequence             |

#### Maximum Duty Cycle - LX

The maximum duty cycle Dmax, at which the power FET can operate defines the upper limit of the regulator output to input voltage ratio according to the formula:  $V_{OUT}/V_{IN} = 1/(1-Dmax)$ . In the ISL97702, Dmax is defined from the minimum off-time toff(LX)min and the switching frequency.

If NSYNC is tied to VDD the internal oscillator defines Dmax to:

Dmax(fosc) = 1 - toff(LX)min\*fosc

With external synchronization at pin NSYNC

Dmax(NSYNC) = 1 - toff(LX)min\*f(NSYNC)

The duty cycle at LX can be 0% (**pulse skipping**), if the output voltage exceeds the target voltage set with the feedback resistors.

#### Internal Schottky Diode - LX, VOUT

The inductor node LX internally connects to the power FET and to the anode of the integrated power Schottky diode. The cathode of the diode is pin V<sub>OUT</sub>. An overvoltage detector at V<sub>OUT</sub> continuously monitors the cathode voltage and immediately disables the boost regulator if the voltage exceeds the maximum allowable voltage.

#### Feedback Input Pins - FB0, FB1

Each feedback pin is either configured as feedback input pin or as ground reference output pin for the external feedback resistor chain. Configured as output the feedback pin is switched to the internal reference ground via a low Ron MOS transistor to achieve maximum accuracy of the regulated output voltage. A current limit at FB0 and FB1 prevents overloading in a fault condition.

TABLE 2. PIN FEEDBACK CONFIGURATION DEPENDENT ON SEL

| SEL | FB0                     | FB1                     |
|-----|-------------------------|-------------------------|
| 0   | Feedback Input          | Ground Reference Output |
| 1   | Ground Reference Output | Feedback Input          |

#### External Synchronization Pin - NSYNC

Pin NSYNC can be used to synchronize the LX output pin with an external clock signal in the range from 600kHz to 1.4MHz.

A frequency detector monitoring NSYNC enables external synchronization if f(NSYNC) is higher than about 300kHz. If the pin is e.g. static high the internal oscillator defines the LX output frequency and phase. When externally synchronized all falling edges at LX are timed from the falling edge of the clock signal applied at NSYNC. The timing of the rising edge at LX is defined by the boost controller.



FIGURE 17. NSYNC TO LX SYNCHRONIZATION DELAY



FIGURE 18. LX SYNCHRONIZATION WITH f(SYNC) = 600kHz



FIGURE 19. LX SYNCHRONIZATION WITH f(SYNC) = 1.4MHz



FIGURE 20. ISL97702 APPLICATION BOARD

## **Typical Application**

Typical applications are passive- or active-matrix organic light emitting diode displays (PMOLED, AMOLED) in handheld devices. Applications with low power or screen saver/ reduced brightness modes are also directly supported.

Motivation: In the low power mode the OLED display brightness (~pixel current) is reduced so that the display drivers can operate with equally reduced power. Usually the supply voltage is kept at the same level, although the pixel voltage drops by several volts when the pixel current levels are reduced. Here a further power reduction can be achieved if the supply voltage for the display drivers is reduced according to the pixel diode characteristic.

The ISL97702 allows selection between a nominal and a reduced output voltage level in order to supply more effectively OLED display drivers.

#### Components Selection

The input capacitance is normally  $10\mu$ f~ $15\mu$ F and the output capacitor is  $3.3\mu$ f to  $6.6\mu$ F. X5R or X7R type of ceramic capacitor with correct voltage rating is recommended. The output capacitor value will affect the output voltage ripple. Higher value of the output capacitor, lower ripple of the output voltage.

When choosing an inductor, make sure the inductor can handle the average and peak currents given by following formulas (80% efficiency assumed):

$$I_{LAVG} = \frac{I_{OUT} \cdot V_{OUT}}{0.8 \cdot V_{IN}}$$
 (EQ. 1)

$$I_{LPK} = I_{LAVG} + \frac{1}{2} \cdot \Delta I_{L}$$
 (EQ. 2)

$$\Delta I_{L} = \frac{V_{IN} \cdot (V_{OUT} - V_{IN})}{L \cdot V_{OUT} \cdot f_{OSC}}$$
 (EQ. 3)

Where:

- $\Delta I_{I}$  is the peak-to-peak inductor current ripple in Amperes
- · L inductance in H
- bsc switching frequency, typically 1.0MHz

Optimal combination of the boost inductor L and the output capacitor Cout are listed in table:

|               | CAPACITOR (µF) |     |  |
|---------------|----------------|-----|--|
| INDUCTOR (µH) | MIN            | MAX |  |
| 4.7           | 2.2            | 10  |  |
| 6.8           | 3.3            | 10  |  |
| 10            | 4.7            | 10  |  |
| 15            | 6.8            | 10  |  |

Recommended Inductor and Ceramic capacitor manufactures are listed in the following table:

| INDUCTOR |                | CERAMIC CAPACITOR            |  |
|----------|----------------|------------------------------|--|
| Sumida:  | www.sumida.com | Taiyo Yuden: www.t-yuden.com |  |
| TDK:     | www.tdk.co.jp  | AVX: www.avxcorp.com         |  |
| Toko:    | www.tokoam.com | Murata: www.murata.com       |  |

#### **PCB layout Considerations**

The layout is very important for the converter to function properly. To ensure the high pulse current in the power ground does not interfere with the sensitive feedback signals, the current loops ( $V_{IN}$ -L1-LX-GND, and  $V_{IN}$ -L1- $V_{OUT}$ -COUT-GND) should be as short as possible. For the DFN package, there is no separated GND. All return GNDs should be connected in GND pin but with no sharing branch.

# The heat of the IC is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for the EMI performance.

The demo board is a good example layout based on the principle. The overview, top layer and bottom layer of the demo board layout are shown in Figures 21, 22 and 23.

### Demo Board Layout



FIGURE 21. OVERVIEW of DEMO BOARD



FIGURE 22. BOTTOM LAYER of the DEMO BOARD



FIGURE 23. TOP LAYER of the DEMO BOARD

## Dual Flat No-Lead Package Family (DFN)









## MDP0047 DUAL FLAT NO-LEAD PACKAGE FAMILY (JEDEC REG: MO-229)

| SYMBOL | DFN8 | DFN10 | TOLERANCE   |
|--------|------|-------|-------------|
| А      | 0.85 | 0.90  | ±0.10       |
| A1     | 0.02 | 0.02  | +0.03/-0.02 |
| b      | 0.30 | 0.25  | ±0.05       |
| С      | 0.20 | 0.20  | Reference   |
| D      | 4.00 | 3.00  | Basic       |
| D2     | 3.00 | 2.25  | Reference   |
| Е      | 4.00 | 3.00  | Basic       |
| E2     | 2.20 | 1.50  | Reference   |
| е      | 0.80 | 0.50  | Basic       |
| L      | 0.50 | 0.50  | ±0.10       |
| L1     | 0.10 | 0     | Maximum     |

Rev. 1 10/03

#### NOTES:

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Exposed lead at side of package is a non-functional feature.
- 3. Bottom-side pin #1 I.D. may be a diepad chamfer, an extended tiebar tab, or a small square as shown.
- Exposed leads may extend to the edge of the package or be pulled back. See dimension "L1".
- 5. Inward end of lead may be square or circular in shape with radius (b/2) as shown.
- 6. N is the total number of leads on the device.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com