## Flexible Double Ended Voltage and Current Mode PWM Controllers

## ISL6740, ISL6741

The ISL6740, ISL6741 family of adjustable frequency, low power, pulse width modulating (PWM) voltage mode (ISL6740) and current mode (ISL6741) controllers is designed for a wide range of power conversion applications using half-bridge, full bridge, and push-pull configurations. These controllers provide an extremely flexible oscillator that allows precise control of frequency, duty cycle, and deadtime.

This advanced BiCMOS design features low operating current, adjustable switching frequency up to 1 MHz , adjustable softstart, internal and external over-temperature protection, fault annunciation, and a bidirectional SYNC signal that allows the oscillator to be locked to paralleled units or to an external clock for noise sensitive applications.

## Ordering Information

| PART <br> NUMBER <br> (Notes 2, 3) | PART <br> MARKING | TEMP. RANGE <br> $\left({ }^{\circ}\right.$ C) | PACKAGE | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| ISL674OIBZ <br> (Note 1) | 6740 IBZ | -40 to +105 | 16 Ld SOIC <br> (Pb-free) | M16.15 |
| ISL6740IVZ <br> (Note 1) | ISL67 40IVZ | -40 to +105 | 16 Ld TSSOP <br> (Pb-free) | M16.173 |
| ISL6741IB | ISL6741IB | -40 to +105 | 16 Ld SOIC | M16.15 |
| ISL6741IBZ <br> (Note 1) | 6741 IBZ | -40 to +105 | 16 Ld SOIC <br> (Pb-free) | M16.15 |
| ISL6741IVZ <br> (Note 1) | ISL67 41IVZ | -40 to +105 | 16 Ld TSSOP <br> (Pb-free) | M16.173 |

NOTES:

1. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb -free plastic packaged products employ special Pb free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL6740, ISL6741. For more information on MSL please see techbrief TB363.

| ISL674x <br> $x=$ | CONTROL MODE |
| :---: | :---: |
| 0 | Voltage Mode |
| 1 | Current Mode |

## Features

- Precision Duty Cycle and Deadtime Control
- 95 $\mu \mathrm{A}$ Start-up Current
- Adjustable Delayed Overcurrent Shutdown and Re-start (ISL6740)
- Adjustable Short Circuit Shutdown and Re-start
- Adjustable Oscillator Frequency Up to 2MHz
- Bidirectional Synchronization
- Inhibit Signal
- Internal Over-Temperature Protection
- System Over-Temperature Protection Using a Thermistor or Sensor
- Adjustable Soft-start
- Adjustable Input Undervoltage Lockout
- Fault Signal
- Tight Tolerance Voltage Reference Over Line, Load, and Temperature
- Pb-Free Available (RoHS Compliant)


## Applications

- Telecom and Datacom Power
- Wireless Base Station Power
- File Server Power
- Industrial Power Systems
- DC Transformers and Buss Regulators


## Pin Configuration

ISL6740, ISL6741
(16 LD SOIC, 16 LD TSSOP) TOP VIEW


Functional Block Diagram


Functional Block Diagram (continued)


Typical Application (ISL6740) - 48V Input DC Transformer, 12V @ 8A Output (ISL6740EVAL1)


Typical Application (ISL6740) - 36V to 75V Input, Regulated 12V @ 8A Output (ISL6740EVAL2Z)


Typical Application (ISL6741) - 48V to 5V Push-Pull DC/DC Converter


## Absolute Maximum Ratings (Note 6)

|  | GND - 0.3 V to +20.0 V |
| :---: | :---: |
| OUTA, OUTB, Signal Pins . . . . . . . . . . . . . . . . . . . . . . . G G | . GND - 0.3V to V VEFF |
| VREF....................................................... | .GND - 0.3 V to 6.0V |
| Peak GATE Current. | .0.5A |
| ESD Classification |  |
| Human Body Model (Per MIL-STD-883 Method 3015.7) | 15.7)........1500V |
| Charged Device Model (Per EOS/ESD DS5.3, 4/14/93) | 4/93)........ 1000 V |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ | $\theta_{\text {Jc }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 16 Lead SOIC (Notes 4, 5). | 74 | 33 |
| 16 Lead TSSOP (Notes 4, 5) . | 98 | 30 |
| Maximum Junction Temperature | . $55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Maximum Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Pb-Free Reflow Profile . . . . . . . http://www.intersil.com/pbfr | flow.asp | see link below |

## Operating Conditions

Temperature Range
ISL67401x
.$-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
ISL6741Ix. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
Supply Voltage Range (Typical). 9VDC - 16VDC

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379.
5. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.
6. All voltages are with respect to GND.

Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to "Functional Block Diagram" on page 2 and page 3 and Typical Application Schematics on page 4 to page $6.9 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<20 \mathrm{~V}, \mathrm{R}_{\mathrm{TD}}=51.1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{TC}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=470 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$, Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS | MIN (Note 7) | TYP | MAX <br> (Note 7) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY VOLTAGE |  |  |  |  |  |
| Start-Up Current, IDD | $\mathrm{V}_{\text {DD }}<$ START Threshold | - | 95 | 140 | $\mu \mathrm{A}$ |
| Operating Current, IDD | $\mathrm{R}_{\text {LOAD }}, \mathrm{C}_{\text {OUTA, }}=0$ | - | 5.0 | 8.0 | mA |
|  | $C_{\text {OUTA, }} \mathrm{B}=1 \mathrm{nF}$ | - | 7.0 | 12.0 | mA |
| UVLO START Threshold |  | 6.50 | 7.25 | 8.00 | V |
| UVLO STOP Threshold |  | 6.00 | 6.75 | 7.50 | V |
| Hysteresis |  | 0.25 | 0.50 | 0.75 | V |
| REFERENCE VOLTAGE |  |  |  |  |  |
| Overall Accuracy | $\mathrm{l}_{\text {VREF }}=0,-20 \mathrm{~mA}$ | 4.900 | 5.000 | 5.050 | V |
| Long Term Stability | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, 1000$ hours | - | 3 | - | mV |
| Fault Voltage |  | 4.10 | 4.55 | 4.75 | V |
| V REF Good Voltage |  | 4.25 | 4.75 | $\mathrm{V}_{\text {REF }} \mathbf{0 . 0 5}$ | V |
| Hysteresis |  | 75 | 165 | 250 | mV |
| Operational Current (Source) |  | -20 | - | - | mA |
| Operational Current (Sink) |  | 5 | - | - | mA |
| Current Limit |  | -25 | - | -100 | mA |
| CURRENT SENSE |  |  |  |  |  |
| Current Limit Threshold | $\mathrm{V}_{\text {ERROR }}=\mathrm{V}_{\text {REF }}$ | 0.55 | 0.6 | 0.65 | V |
| CS to OUT Delay |  | - | 35 | 50 | ns |
| CS Sink Current |  | - | 10 | - | mA |
| Input Bias Current |  | -1.00 | - | 1.00 | $\mu \mathrm{A}$ |
| CS to PWM Comparator Input Offset (ISL6741) | (Note 7) | - | 80 | - | mV |

## ISL6740, ISL6741

Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to "Functional Block Diagram" on page 2 and page 3 and Typical Application Schematics on page 4 to page $6.9 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<20 \mathrm{~V}, \mathrm{R}_{\mathrm{TD}}=51.1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{TC}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=470 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$, Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Continued)

| PARAMETER | TEST CONDITIONS | MIN <br> (Note 7) | TYP | MAX <br> (Note 7) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gain (ISL6741) | $\mathrm{A}_{\text {CS }}=\Delta \mathrm{V}_{\text {ERROR }} / \Delta \mathrm{V}_{\text {CS }}$ | - | 4 | - | V/V |
| SCSET Input Impedance |  | 1 | - | - | $\mathrm{M} \Omega$ |
| SC Setpoint Accuracy |  | - | 10 | - | \% |
| PULSE WIDTH MODULATOR |  |  |  |  |  |
| $\mathrm{V}_{\text {ERROR }}$ Input Impedance |  | 400 | - | - | $\mathrm{k} \Omega$ |
| Minimum Duty Cycle | $\mathrm{V}_{\text {ERROR }}<$ CS Offset (ISL6741) | - | - | 0 | \% |
|  | $\mathrm{V}_{\text {ERROR }}<\mathrm{C}_{\mathrm{T}}$ Valley Voltage (ISL6740) | - | - | 0 | \% |
| Maximum Duty Cycle | $\mathrm{V}_{\text {ERROR }}>4.75 \mathrm{~V}$ (Note 9) | - | 83 | - | \% |
| $\mathrm{V}_{\text {ERROR }}$ to PWM Comparator Input Offset (ISL6741) |  | 0.4 | 1.0 | 1.25 | V |
| $\mathrm{V}_{\text {ERROR }}$ to PWM Comparator Input Gain (ISL6741) |  | - | 0.25 | - |  |
| $\mathrm{V}_{\text {ERROR }}$ to PWM Comparator Input Gain (ISL6740) |  | - | 0.4 | - | V/V |
| $\mathrm{C}_{\mathrm{T}}$ to PWM Comparator Input Gain (ISL6740) |  | - | 0.4 | - | V/V |
| SS to PWM Comparator Input Gain (ISL6740) |  | - | 0.5 | - | V/V |
| SS to PWM Comparator Input Gain (ISL6741) |  | - | 0.2 | - | V/V |
| OSCILLATOR |  |  |  |  |  |
| Frequency Accuracy | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 333 | 351 | 369 | kHz |
| Frequency Variation with $\mathrm{V}_{\mathrm{DD}}$ | $T=+105^{\circ} \mathrm{C}\left(\mathrm{f}_{20 \mathrm{~V}}-\mathrm{f}_{9} \mathrm{~V}\right) / \mathrm{f}_{9} \mathrm{~V}$ | - | 2 | 3 | \% |
|  | T $=-40^{\circ} \mathrm{C}\left(\mathrm{f}_{20 \mathrm{~V}}{ }^{-}-\mathrm{f}_{9} \mathrm{~V}\right) / \mathrm{f}_{9} \mathrm{~V}$ | - | 2 | 3 | \% |
| Temperature Stability |  | - | 8 | - | \% |
| Charge Current Gain |  | 1.88 | 2.0 | 2.12 | $\mu \mathrm{A} / \mu \mathrm{A}$ |
| Discharge Current Gain |  | 45 | 55 | 65 | $\mu \mathrm{A} / \mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{T}}$ Valley Voltage |  | 0.75 | 0.80 | 0.85 | V |
| $\mathrm{C}_{\mathrm{T}}$ Peak Voltage |  | 2.70 | 2.80 | 2.90 | V |
| RTD, RTC Voltage | $\mathrm{R}_{\text {LOAD }}=0$ | - | 2.000 | - | V |
| SYNCHRONIZATION |  |  |  |  |  |
| Input High Threshold (VIH), Minimum |  | 4.0 | - | - | V |
| Input Low Threshold (VIL), Maximum |  | - | - | 0.8 | V |
| Input Impedance |  |  | 4.5 | - | $\mathrm{k} \Omega$ |
| Input Frequency Range |  | Free Running | - | $\begin{gathered} 1.67 \mathrm{x} \\ \text { Free Running } \end{gathered}$ | Hz |
| High Level Output Voltage (VOH) | $\mathrm{l}_{\text {LOAD }}=-1 \mathrm{~mA}$ | - | 4.5 | - | V |
| Low Level Output Voltage (VOL) | $\mathrm{l}_{\text {LOAD }}=10 \mu \mathrm{~A}$ | - | - | 100 | mV |
| SYNC Output Current | $\mathrm{VOH}>2.0 \mathrm{~V}$ | -10 | - | - | mA |
| SYNC Output Pulse Duration (Minimum) | (Note 8) | 250 | - | 532 | ns |
| SYNC Advance | SYNC rising edge to GATE falling edge, $\mathrm{C}_{\mathrm{GATE}}=\mathrm{C}_{\mathrm{SYNC}}=100 \mathrm{pF}$ | - | 5 | - | ns |
| SOFT-START |  |  |  |  |  |
| Charging Current | $\mathrm{SS}=2 \mathrm{~V}$ | -45 | -55 | -75 | $\mu \mathrm{A}$ |

## ISL6740, ISL6741

Electrical Specifications Recommended operating conditions unless otherwise noted. Refer to "Functional Block Diagram" on page 2 and page 3 and Typical Application Schematics on page 4 to page $6.9 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<20 \mathrm{~V}, \mathrm{R}_{\mathrm{TD}}=51.1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{TC}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=470 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$, Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ (Continued)

| PARAMETER | TEST CONDITIONS | MIN (Note 7) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Note 7) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SS Clamp Voltage |  | 4.35 | 4.5 | 4.65 | V |
| Sustained Overcurrent Threshold Voltage (ISL6740) | Charged Threshold minus: | 0.20 | 0.25 | 0.30 | V |
| Overcurrent/Short Circuit Discharge Current | $\mathrm{SS}=2 \mathrm{~V}$ | 13 | 18 | 23 | $\mu \mathrm{A}$ |
| Fault SS Discharge Current | SS $=2 \mathrm{~V}$ | - | 10.0 | - | mA |
| Reset Threshold Voltage |  | 0.25 | 0.27 | 0.33 | V |
| FAULT |  |  |  |  |  |
| Fault High Level Output Voltage (VOH) | $\mathrm{l}_{\text {LOAD }}=-10 \mathrm{~mA}$ | 2.85 | 3.5 | - | V |
| Fault Low Level Output Voltage (VOL) | $\mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}$ | - | 0.4 | 0.9 | V |
| Fault Rise Time | $C_{\text {LOAD }}=100 \mathrm{pF}$ | - | 15 | - | ns |
| Fault Fall Time | $\mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ | - | 15 | - | ns |
| OUTPUT |  |  |  |  |  |
| High Level Output Voltage (VOH) | $\begin{aligned} & \mathrm{V}_{\text {REF }} \text { - OUTA or OUTB, } \\ & \mathrm{I}_{\text {OUT }}=-50 \mathrm{~mA} \end{aligned}$ | - | 0.5 | 1.0 | V |
| Low Level Output Voltage (VOL) | OUTA or OUTB - GND, IOUT $=50 \mathrm{~mA}$ | - | 0.5 | 1.0 | V |
| Rise Time | $\mathrm{C}_{\mathrm{GATE}}=1 \mathrm{nF}, \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ | - | 50 | 100 | ns |
| Fall Time | $\mathrm{C}_{\mathrm{GATE}}=1 \mathrm{nF}, \mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ | - | 40 | 80 | ns |
| THERMAL PROTECTION |  |  |  |  |  |
| Thermal Shutdown |  | 135 | 145 | 155 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Clear |  | 120 | 130 | 140 | ${ }^{\circ} \mathrm{C}$ |
| Hysteresis, Internal Protection |  | - | 15 | - | ${ }^{\circ} \mathrm{C}$ |
| Reference, External Protection |  | 2.375 | 2.50 | 2.625 | V |
| Hysteresis, External Protection |  | 18 | 25 | 30 | $\mu \mathrm{A}$ |
| SUPPLY UVLO/INHIBIT |  |  |  |  |  |
| Input Voltage Low/Inhibit Threshold |  | 0.97 | 1.00 | 1.03 | V |
| Hysteresis, Switched Current Amplitude |  | 7 | 10 | 15 | $\mu \mathrm{A}$ |
| Input High Clamp Voltage |  | 4.8 | - | - | V |
| Input Impedance |  | 1 | - | - | $\mathrm{M} \Omega$ |

## NOTES:

7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
8. SYNC pulse width is the greater of this value or the $C_{T}$ discharge time.
9. This is the maximum duty cycle achievable using the specified values of $\mathrm{R}_{\mathrm{TC}}, \mathrm{R}_{\mathrm{TD}}$, and $\mathrm{C}_{\mathrm{T}}$. Larger or smaller maximum duty cycles may be obtained using other values for these components. See Equations 2 through 4.

## Typical Performance Curves



FIGURE 1. REFERENCE VOLTAGE vs TEMPERATURE


FIGURE 3. DEADTIME (TD) vs CAPACITANCE

## Pin Descriptions

VDD - $\mathrm{V}_{\mathrm{DD}}$ is the power connection for the IC. To optimize noise immunity, bypass $V_{D D}$ to $G N D$ with a ceramic capacitor as close to the $V_{D D}$ and GND pins as possible.

The total supply current, $I_{D D}$, will be dependent on the load applied to outputs OUTA and OUTB. Total IDD current is the sum of the quiescent current and the average output current. Knowing the operating frequency, $f_{S W}$, and the output loading capacitance charge, Q , per output, the average output current can be calculated from:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{OUT}}=2 \bullet \mathrm{Q} \cdot \mathrm{f}_{\mathrm{SW}} \quad \mathrm{~A} \tag{EQ.1}
\end{equation*}
$$

SYNC - A bidirectional synchronization signal used to coordinate the switching frequency of multiple units. Synchronization may be achieved by connecting the SYNC signal of each unit together or by using an external master clock signal. The oscillator timing capacitor, $\mathrm{C}_{\mathrm{T}}$, is always required regardless of the synchronization method used. The paralleled unit with the highest oscillator frequency assumes control. Selfsynchronization is not recommended for oscillator frequencies above 900 kHz . For higher switching frequencies, an external


FIGURE 2. OSCILLATOR $C_{T}$ DISCHARGE CURRENT GAIN


FIGURE 4. CAPACITANCE vs FREQUENCY
clock with a pulse width less than one-half of the oscillator period must be used.

RTC - This is the oscillator timing capacitor charge current control pin. A resistor is connected between this pin and GND. The current flowing through the resistor determines the magnitude of the charge current. The charge current is nominally twice this current. The PWM maximum ON time is determined by the timing capacitor charge duration.
RTD - This is the oscillator timing capacitor discharge current control pin. A resistor is connected between this pin and GND. The current flowing through the resistor determines the magnitude of the discharge current. The discharge current is nominally $50 x$ this current. The PWM deadtime is determined by the timing capacitor discharge duration.

CT - The oscillator timing capacitor is connected between this pin and GND.

VERROR - The inverting input of the PWM comparator. The error voltage is applied to this pin to control the duty cycle. Increasing the signal level increases the duty cycle. The node may be driven with an external error amplifier or opto-coupler.

The ISL6740, ISL6741 features a built-in soft-start. Soft-start is implemented as a clamp on the error voltage input.

OTS - The non-inverting input to the over-temperature shutdown comparator. The signal input at this pin is compared to an internal threshold of $\mathrm{V}_{\mathrm{REF}} / \mathbf{2}$. If the voltage at this pin exceeds the threshold, the Fault signal is asserted and the outputs are disabled until the condition clears. There is a nominal $25 \mu \mathrm{~A}$ switched current source used for hysteresis. The amount of hysteresis is adjustable by varying the source impedance of the signal into this pin.

OTS may be used to monitor parameters other than temperature, such as voltage. Any signal for which a high out-of-bounds monitor is desired may utilize the OTS comparator.

FAULT - The Fault signal is asserted high whenever the outputs, OUTA and OUTB, are disabled. This occurs during an overtemperature fault, an input UV fault, a $\mathrm{V}_{\text {REF }}$ UV fault, or during an overcurrent (ISL6740) or short circuit shutdown fault. Fault can be used to disable synchronous rectifiers whenever the outputs are disabled.

Fault is a three-state output and is high impedance during the soft-start cycle. Adding a pull-up resistor to VREF or a pull-down resistor to ground determines the state of Fault during soft-start. This feature allows the designer to use the Fault signal to enable or disable output synchronous rectifiers during soft-start.

UV - Undervoltage monitor input pin. A resistor divider between the input source voltage and GND sets the undervoltage lock out threshold. The signal is compared to an internal 1.00 V reference to detect an undervoltage or inhibit condition.

CS - This is the input to the current sense comparator(s). The IC has the PWM comparator for peak current mode control (ISL6741) and an overcurrent protection comparator. The overcurrent comparator threshold is set at 0.600 V nominal.
The CS pin is shorted to GND at the end of each switching cycle. Depending on the current sensing source impedance, a series input resistor may be required due to the delay between the internal clock and the external power switch. This delay may allow an overlap such that the CS signal may be discharged while the current signal is still active. If the current sense source is low impedance, it will cause increased power dissipation.

ISL6740-Exceeding the overcurrent threshold will start a delayed shutdown sequence. Once an overcurrent condition is detected, the soft-start charge current source is disabled. The soft-start capacitor begins discharging through a $25 \mu \mathrm{~A}$ current source, and if it discharges to less than 4.25V (Sustained Overcurrent Threshold), a shutdown condition occurs and the OUTA and OUTB outputs are forced low. When the soft-start voltage reaches 0.27 V (Reset Threshold) a soft-start cycle begins.

An overcurrent condition must be absent for $50 \mu$ s before the delayed shutdown control resets. If the overcurrent condition ceases, and an additional $50 \mu$ s period elapses before the shutdown threshold is reached, no shutdown occurs. The SS charging current is re-enabled and the soft-start voltage is allowed to recover.

ISL6741 - The ISL6741 current mode controller does not shutdown due to an overcurrent condition. The pulse-by-pulse
current limit characteristic of peak current mode control limits the output current to acceptable levels.

GND - Reference and power ground for all functions on this device. Due to high peak currents and high frequency operation, a low impedance layout is necessary. Ground planes and short traces are highly recommended.

OUTA and OUTB - Alternate half cycle output stages. Each output is capable of 0.5 A peak currents for driving logic level power MOSFETs or MOSFET drivers. Each output provides very low impedance to overshoot and undershoot.

VREF - The 5.00 V reference voltage output. $+1 \% /-2 \%$ tolerance over line, load and operating temperature. Bypass to GND with a $0.047 \mu \mathrm{~F}$ to $2.2 \mu \mathrm{~F}$ ceramic capacitor. Capacitors outside of this range may cause oscillation.

SS - Connect the soft-start timing capacitor between this pin and GND to control the duration of soft-start. The value of the capacitor determines the rate of increase of the duty cycle during start up, controls the overcurrent shutdown delay (ISL6740), and the overcurrent and short circuit hiccup restart period.

SCSET - Sets the duty cycle threshold that corresponds to a short circuit condition. A resistive divider between $\mathrm{R}_{\mathrm{TC}}$ and GND or $\mathrm{R}_{\mathrm{TD}}$ and GND, or a voltage between OV and 2 V may be used to adjust the SCSET threshold. If using a resistor divider from either RTC or RTD, the impedance to GND affects the oscillator timing and should be considered when determining the oscillator timing components. Connecting SCSET to GND disables short circuit shutdown and hiccup.

## Functional Description

## Features

The ISL6740, ISL6741 PWMs are an excellent choice for low cost bridge and push-pull topologies for applications requiring accurate duty cycle and deadtime control. With its many protection and control features, a highly flexible design with minimal external components is possible. Among its many features are current mode control (ISL6741), adjustable softstart, overcurrent protection, thermal protection, bidirectional synchronization, fault indication, and adjustable frequency.

## Oscillator

The ISL6740, ISL6741 have an oscillator with a programmable frequency range to 2 MHz , which can be programmed with two resistors and capacitor. The use of three timing elements, $\mathrm{R}_{\mathrm{TC}}$, $\mathrm{R}_{\mathrm{TD}}$, and $\mathrm{C}_{\mathrm{T}}$ allow great flexibility and precision when setting the oscillator frequency.

The switching period may be considered the sum of the timing capacitor charge and discharge durations. The charge duration is determined by $\mathrm{R}_{\mathrm{TC}}$ and $\mathrm{C}_{\mathrm{T}}$. The discharge duration is determined by $\mathrm{R}_{\mathrm{TD}}$ and $\mathrm{C}_{\mathrm{T}}$.

$$
\begin{align*}
& \mathrm{t}_{\mathrm{C}} \approx 0.5 \cdot \mathrm{R}_{\mathrm{TC}} \cdot \mathrm{C}_{\mathrm{T}}  \tag{EQ.2}\\
& \mathrm{~S}  \tag{EQ.3}\\
& \mathrm{t}_{\mathrm{D}} \approx 0.02 \cdot \mathrm{R}_{\mathrm{TD}} \cdot \mathrm{C}_{\mathrm{T}}  \tag{EQ.4}\\
& \mathrm{~S} \\
& \mathrm{t}_{\mathrm{SW}}=\mathrm{t}_{\mathrm{C}}+\mathrm{t}_{\mathrm{D}}=\frac{1}{\mathrm{~F}_{\mathrm{SW}}} \\
& \\
&
\end{align*}
$$

where $t_{C}$ and $t_{D}$ are the charge and discharge times, respectively, ${ }^{t_{S W}}$ is the oscillator free running period, and $f$ is the oscillator frequency. One output switching cycle requires two oscillator cycles. The actual times will be slightly longer than calculated due to internal propagation delays of approximately $10 \mathrm{~ns} /$ transition. This delay ads directly to the switching duration, but also causes overshoot of the timing capacitor peak and valley voltage thresholds, effectively increasing the peak-to-peak voltage on the timing capacitor. Additionally, if very low charge and discharge currents are used, there will be increased error due to the input impedance at the $\mathrm{C}_{\mathrm{T}}$ pin.

The maximum duty cycle, $D$, and percent deadtime, DT, can be calculated from:

$$
\begin{equation*}
D=\frac{t_{c}}{t_{s w}} \tag{EQ.5}
\end{equation*}
$$

## Implementing Synchronization

The oscillator can be synchronized to an external clock applied to the SYNC pin or by connecting the SYNC pins of multiple ICs together. If an external master clock signal is used, the free running frequency of the oscillator should be $\boldsymbol{\sim} 10 \%$ slower than the desired synchronous frequency. The external master clock signal should have a pulse width greater than $20 n s$. The SYNC circuitry will not respond to an external signal during the first 60\% of the oscillator switching cycle. Self-synchronization is not recommended for oscillator frequencies above 900 kHz . For higher switching frequencies, an external clock with a pulse width less than one-half of the oscillator period must be used.

The SYNC input is edge triggered and its duration does not affect oscillator operation. However, the deadtime is affected by the SYNC frequency. A higher frequency signal applied to the SYNC input will shorten the deadtime. The shortened deadtime is the result of the timing capacitor charge cycle being prematurely terminated by the external SYNC pulse. Consequently, the timing capacitor is not fully charged when the discharge cycle begins. This effect is only a concern when an external master clock is used, or if units with different operating frequencies are paralleled.

## Soft-start Operation

The ISL6740, ISL6741 feature a soft-start using an external capacitor in conjunction with an internal current source. soft-start reduces stresses and surge currents during start up.

Upon start up, the soft-start circuitry clamps the error voltage input ( $V_{\text {ERROR }}$ pin) indirectly to a value equal to the soft-start voltage. The soft-start clamp does not actually clamp the error voltage input as is done in many implementations. Rather the PWM comparator has two inverting inputs such that the lower voltage is in control.

The output pulse width increases as the soft-start capacitor voltage increases. This has the effect of increasing the duty cycle from zero to the regulation pulse width during the soft-start period. When the soft-start voltage exceeds the error voltage, soft-start is completed. soft-start occurs during start-up, after
recovery from a Fault condition or overcurrent/short circuit shutdown. The soft-start voltage is clamped to 4.5 V .

The Fault signal output is high impedance during the soft-start cycle. A pull-up resistor to VREF or a pull-down resistor to ground should be added to achieve the desired state of Fault during softstart.

## Gate Drive

The ISL6740, ISL6741 are capable of sourcing and sinking 0.5A peak current, but are primarily intended to be used in conjunction with a MOSFET driver due to the 5 V drive level. To limit the peak current through the IC, an external resistor may be placed between the totem-pole output of the IC (OUTA or OUTB pin) and the gate of the MOSFET. This small series resistor also damps any oscillations caused by the resonant tank of the parasitic inductances in the traces of the board and the FET's input capacitance.

## Undervoltage Monitor and Inhibit

The UV input is used for input source undervoltage lockout and inhibit functions. If the node voltage falls below 1.00 V a UV shutdown fault occurs. This may be caused by low source voltage or by intentional grounding of the pin to disable the outputs. There is a nominal $10 \mu \mathrm{~A}$ switched current source used to create hysteresis. The current source is active only during an UV/Inhibit fault; otherwise, it is inactive and does not affect the node voltage. The magnitude of the hysteresis is a function of the external resistor divider impedance. If the resistor divider impedance results in too little hysteresis, a series resistor between the UV pin and the divider may be used to increase the hysteresis. A soft-start cycle begins when the UV/Inhibit fault clears.

The voltage hysteresis created by the switched current source and the external impedance is generally small due to the large resistor divider ratio required to scale the input voltage down to the UV threshold level. A small capacitor placed between the UV input and ground may be required to filter noise out.


FIGURE 5. UV HYSTERESIS

As $\mathrm{V}_{\text {IN }}$ decreases to a UV condition, the threshold level is:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{IN}(\mathrm{DOWN})}=\frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2} \tag{EQ.7}
\end{equation*}
$$

The hysteresis voltage, $\Delta \mathrm{V}$, is:

$$
\begin{equation*}
\Delta \mathrm{V}=10^{-5} \cdot\left\langle\mathrm{R} 1+\mathrm{R} 3 \cdot\left(\frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2}\right)\right\rangle \quad \mathrm{V} \tag{EQ.8}
\end{equation*}
$$

Setting R3 equal to zero results in the minimum hysteresis, and yields:

$$
\begin{equation*}
\Delta V=10^{-5} \cdot R 1 \quad V \tag{EQ.9}
\end{equation*}
$$

As $\mathrm{V}_{\mathrm{IN}}$ increases from a UV condition, the threshold level is:

$$
\begin{equation*}
\mathrm{V}_{\text {IN }(\mathrm{UP})}=\mathrm{V}_{\mathrm{IN}(\text { DOWN })}+\Delta \mathrm{V} \tag{EQ.10}
\end{equation*}
$$

## Overcurrent Operation

ISL6740-Overcurrent delayed shutdown is enabled once the soft-start cycle is complete. If an overcurrent condition is detected, the soft-start charging current source is disabled and the soft-start capacitor is allowed to discharge through a $15 \mu \mathrm{~A}$ source. At the same time a $50 \mu$ s re-triggerable one-shot timer is activated. It remains active for $50 \mu$ s after the overcurrent condition ceases. If the soft-start capacitor discharges by more then 0.25 V to 4.25 V , the output is disabled and the Fault signal asserted. This state continues until the soft-start voltage reaches 270 mV , at which time a new soft-start cycle is initiated. If the overcurrent condition stops at least $50 \mu$ s prior to the soft-start voltage reaching 4.25 V , the soft-start charging currents revert to normal operation and the soft-start voltage is allowed to recover.

The duration of the OC shutdown period can be increased by adding a resistor between VREF and SS. The value of the resistor must be large enough so that the minimum specified SS discharge current is not exceeded. Using a $422 \mathrm{k} \Omega$ resistor, for example, will result in a small current being injected into SS , effectively reducing the discharge current. This will increase the OFF time by about 60\%, nominally. The external pull-up resistor will also decrease the SS duration, so its effect should be considered when selecting the value of the SS capacitor.

Latching OC shutdown is also possible by using a lower valued resistor between VREF and SS. If the SS node is not allowed to discharge below the SS reset threshold, the IC will not recover from an overcurrent fault. The value of the resistor must be low enough so that the maximum specified discharge current is not sufficient to pull SS below 0.33 V . A $200 \mathrm{k} \Omega$ resistor, for example, prevents SS from discharging below $\sim 0.4 \mathrm{~V}$. Again, the external pull-up resistor will decrease the SS duration, so its effect should be considered when selecting the value of the SS capacitor.

ISL6741-Overcurrent results in pulse-by-pulse duty cycle reduction as occurs in any peak current mode controller. This results in a well controlled decrease in output voltage with increasing current beyond the overcurrent threshold. An overcurrent condition in the ISL6741 will not cause a shutdown.
sets a threshold that is compared to the voltage on the timing capacitor, $\mathrm{C}_{\mathrm{T}}$. The resistor divider percentage corresponds to the fraction of the maximum duty cycle below which a short circuit may exist. If the timing capacitor voltage fails to exceed the threshold before an overcurrent pulse is detected, a short circuit condition exists. A shutdown and soft-start cycle will begin if 8 short circuit events occur within 32 oscillator cycles. Connecting SCSET to GND disables this feature.

Since the current sourced from both $\mathrm{R}_{\mathrm{TC}}$ and $\mathrm{R}_{\mathrm{TD}}$ determine the charge and discharge currents for the timing capacitor, the effect of the SCSET divider must be included in the timing calculations. Typically the resistor between $\mathrm{R}_{\mathrm{TC}}$ and GND is formed by two series resistors with the center node connected to SCSET.

Alternatively, SCSET may be set using a voltage between OV and 2 V . This voltage divided by 2 determines the percentage of the maximum duty cycle that corresponds to a short circuit when current limit is active. For example, if the maximum duty cycle is $95 \%$ and 1V is applied to SCSET, then the short circuit duty cycle is $50 \%$ of $95 \%$ or $47.5 \%$.

## Fault Conditions

A fault condition occurs if $\mathrm{V}_{\text {REF }}$ falls below 4.65 V , the UV input falls below 1.00 V , the thermal protection is triggered, or if OTS faults. When a fault is detected, OUTA and OUTB outputs are disabled, the Fault signal is asserted, and the soft-start capacitor is quickly discharged. When the fault condition clears and the soft-start voltage is below the reset threshold, a soft-start cycle begins. The Fault signal is high impedance during the soft-start cycle.

An overcurrent condition that results in shutdown (ISL6740), or a short circuit shutdown also cause assertion of the Fault signal. The difference between a current fault and the faults described earlier is that the soft-start capacitor is not quickly discharged. The initiation of a new soft-start cycle is delayed while the softstart capacitor is discharged at a $15 \mu \mathrm{~A}$ rate. This keeps the average output current to a minimum.

## Thermal Protection

Two methods of over-temperature protection are provided. The first method is an on board temperature sensor that protects the device should the junction temperature exceed $145^{\circ} \mathrm{C}$. There is approximately $15^{\circ} \mathrm{C}$ of hysteresis.

The second method uses an internal comparator with a 2.5 V reference ( $\mathrm{V}_{\mathrm{REF}} / 2$ ). The non-inverting input to the comparator is accessible through the OTS pin. A thermistor or thermal sensor located at or near the area of interest may be connected to this input. There is a nominal $25 \mu \mathrm{~A}$ switched current source used to create hysteresis. The current source is active only during an OT fault; otherwise, it is inactive and does not affect the node voltage. The magnitude of the hysteresis is a function of the external resistor divider impedance. Either a positive temperature coefficient (PTC) or a negative temperature

## Short Circuit Operation

A short circuit condition is defined as the simultaneous occurrence of current limit and a reduced duty cycle. The degree of reduced duty cycle is user adjustable using the SCSET input. A resistor divider between either $\mathrm{R}_{\mathrm{TD}}$ or $\mathrm{R}_{\mathrm{TC}}$ and GND to RCSET
coefficient (NTC) thermistor may be used. If a NTC is desired, position R1 may be substituted.


FIGURE 6. OTS HYSTERESIS

If a PTC is desired, then position R2 may be substituted. The threshold with increasing temperature is set by making the fixed resistance equal in value to the thermistor resistance at the desired trip temperature.

$$
\mathrm{V}_{\mathrm{TH}} \uparrow=2.5 \mathrm{~V} \text { and } \mathrm{R} 1=\mathrm{R} 2(\mathrm{HOT})
$$

To determine the value of the hysteresis resistor, R3, select the value of thermistor resistance that corresponds to the desired reset temperature.

$$
\begin{equation*}
\mathrm{R} 3=\frac{10^{5} \cdot(\mathrm{R} 1-\mathrm{R} 2)-\mathrm{R} 1 \cdot \mathrm{R} 2}{\mathrm{R} 1+\mathrm{R} 2} \Omega \tag{EQ.11}
\end{equation*}
$$

If the hysteresis resistor, R3, is not desired, the value of the thermistor resistance at the reset temperature can be determined from:

$$
\begin{array}{lll}
\mathrm{R} 1=\frac{2.5 \cdot \mathrm{R} 2}{2.5-10^{-5} \cdot \mathrm{R} 2} & \Omega & (\mathrm{NTC}) \\
\mathrm{R} 2=\frac{2.5 \cdot \mathrm{R} 1}{2.5+10^{-5} \cdot \mathrm{R} 1} & \Omega & (\mathrm{PTC}) \tag{EQ.13}
\end{array}
$$

The OTS comparator may also be used to monitor signals other than suggested above. It may also be used to monitor any voltage signal for which an excess requires a response as described above. Input or output voltage monitoring are examples of this.

## Ground Plane Requirements

Careful layout is essential for satisfactory operation of the device. A good ground plane must be employed. $V_{D D}$ should be bypassed directly to GND with good high frequency capacitance.

## Typical Application

The Typical Application Schematic features the ISL6740 in an unregulated half-bridge DC/DC converter configuration, often referred to as a DC Transformer or Bus Regulator. The ISL6740EVAL1 demonstration unit implements this design and is available for evaluation.

The input voltage range is $48 \pm 10 \% \mathrm{VDC}$. The output is a nominal 12 V when the input voltage is at 48 V . Since this is an unregulated topology, the output voltage will vary proportionately with input voltage. The load regulation is a function of resistance between the source and the converter output. The output is rated at 8 A .

## Circuit Element Descriptions

The converter design may be broken down into the following functional blocks:

Input Filtering: $\mathrm{L}_{\mathbf{1}}, \mathrm{C}_{\mathbf{1}}, \mathrm{R}_{\mathbf{1}}$
Half-Bridge Capacitors: $\mathrm{C}_{2}, \mathrm{C}_{3}$
Isolation Transformer: $\mathbf{T}_{\mathbf{1}}$
Primary Snubber: $\mathrm{C}_{13}, \mathrm{R}_{10}$
Start Bias Regulator: $\mathrm{C}_{\mathrm{R} 3}, \mathrm{R}_{\mathbf{2}}, \mathrm{R}_{\mathbf{7}}, \mathrm{C}_{6}, \mathrm{Q}_{5}, \mathrm{D}_{1}$
Supply Bypass Components: $\mathrm{R}_{3}, \mathrm{C}_{15}, \mathrm{C}_{4}, \mathrm{C}_{5}$
Main MOSFET Power Switch: QH, QL
Current Sense Network: $\mathbf{T}_{2}, \mathrm{C}_{\mathrm{R} 1}, \mathrm{C}_{\mathrm{R} 2}, \mathrm{R}_{5}, \mathrm{R}_{6}, \mathrm{R}_{11}, \mathrm{C}_{10}, \mathrm{C}_{14}$
Control Circuit: $\mathrm{U}_{3}, \mathrm{R}_{\mathrm{T} 1}, \mathrm{R}_{14}, \mathrm{R}_{19}, \mathrm{R}_{13}, \mathrm{R}_{15}, \mathrm{R}_{17}, \mathrm{R}_{18}, \mathrm{C}_{16}, \mathrm{C}_{18}$, $\mathrm{C}_{17}$

Output Rectification and Filtering: $\mathrm{Q}_{\mathrm{R} 1}, \mathrm{Q}_{\mathrm{R} 2}, \mathrm{Q}_{\mathrm{R} 3}, \mathrm{Q}_{\mathrm{R} 4}, \mathrm{~L}_{2}, \mathrm{C}_{9}, \mathrm{C}_{8}$
Secondary Snubber: $\mathbf{R}_{\mathbf{8}}, \mathbf{R}_{\mathbf{9}}, \mathbf{C}_{\mathbf{1 1}}, \mathbf{C}_{\mathbf{1 2}}$
FET Driver: $\mathrm{U}_{\mathbf{1}}$
ZVS Resonant Delay (Optional): $\mathrm{L}_{3}, \mathrm{C}_{7}$
Design Criteria
The following design requirements were selected:
Switching Frequency, Fsw: 235kHz
$\mathrm{V}_{\mathrm{IN}}: 48 \pm 10 \% \mathrm{~V}$
$\mathrm{V}_{\text {OUT: }} 12 \mathrm{~V}$ (nominal) @ $\mathrm{I}_{\text {OUT }}=8 \mathrm{~A}$
Pout: 100W
Efficiency: 95\%
Ripple: 1\%

## Transformer Design

The design of a transformer for a half-bridge application is a straight forward affair, although iterative. It is a process of many compromises, and even experienced designers will produce different designs when presented with identical requirements. The iterative design process is not presented here for clarity.

The abbreviated design process follows:

- Select a core geometry suitable for the application. Constraints of height, footprint, mounting preference, and operating environment will affect the choice.
- Determine the turns ratio.
- Select suitable core material(s).
- Select maximum flux density desired for operation.
- Select core size. Core size will be dictated by the capability of the core structure to store the required energy, the number of turns that have to be wound, and the wire gauge needed. Often the window area (the space used for the windings) and power loss determine the final core size.
- Determine maximum desired flux density. Depending on the frequency of operation, the core material selected, and the operating environment, the allowed flux density must be determined. The decision of what flux density to allow is often difficult to determine initially. Usually the highest flux density that produces an acceptable design is used, but often the winding geometry dictates a larger core than is indicated based on flux density alone.
- Determine the number of primary turns.
- Select the wire gauge for each winding.
- Determine winding order and insulation requirements.
- Verify the design.


FIGURE 7. TRANSFORMER SCHEMATIC

For this application we have selected a planar structure to achieve a low profile design. A PQ style core was selected because of its round center leg cross section, but there are many suitable core styles available.

Since the converter is operating open loop at nearly 100\% duty cycle, the turns ratio, $\mathbf{N}$, is simply the ratio of the input voltage to the output voltage divided by 2 .

$$
\begin{equation*}
N=\frac{v_{\text {IN }}}{v_{\text {OUT }} \cdot 2}=\frac{48}{12 \cdot 2}=2 \tag{EQ.14}
\end{equation*}
$$

The factor of 2 divisor is due to the half-bridge topology. Only half of the input voltage is applied to the primary of the transformer.

A PC44HPQ20/6 "E-Core" plus a PC44PQ20/3 "I-Core" from TDK were selected for the transformer core. The ferrite material is PC44.

The core parameter of concern for flux density is the effective core cross sectional area, Ae. For the PQ core pieces selected:
$\mathrm{Ae}=0.62 \mathrm{~cm}^{2}$ or $6.2 \mathrm{e}-5 \mathrm{~m}^{2}$
Using Faraday's Law, $\mathrm{V}=\mathrm{N} \mathrm{d} \Phi / \mathrm{dt}$, the number of primary turns can be determined once the maximum flux density is set. An acceptable Bmax is ultimately determined by the allowable power dissipation in the ferrite material and is influenced by the lossiness of the core, core geometry, operating ambient temperature, and air flow. The TDK datasheet for PC44 material indicates a core loss factor of $\sim 400 \mathrm{~mW} / \mathrm{cm}^{3}$ with a $\pm 2000$ gauss 100 kHz sinusoidal excitation. The application uses a 235 kHz square wave excitation, so no direct comparison between the application and the data can be made. Interpolation of the data is required. The core volume is approximately $1.6 \mathrm{~cm}^{3}$, so the estimated core loss is

$$
\begin{equation*}
P_{\text {loss }} \approx \frac{\mathrm{mW}}{\mathrm{~cm}^{3}} \cdot \mathrm{~cm}^{3} \cdot \frac{f_{\text {act }}}{f_{\text {meas }}}=0.4 \cdot 1.6 \cdot \frac{200 \mathrm{kHz}}{100 \mathrm{kHz}}=1.28 \tag{EQ.15}
\end{equation*}
$$

1.28W of dissipation is significant for a core of this size. Reducing the flux density to $\mathbf{1 2 0 0}$ gauss will reduce the dissipation by about the same percentage, or $40 \%$. Ultimately, evaluation of the transformer's performance in the application will determine what is acceptable.

From Faraday's Law and using 1200 gauss peak flux density ( $\Delta B$ $=2400$ gauss or 0.24 tesla)

$$
\begin{equation*}
\mathrm{N}=\frac{\mathrm{V}_{\mathrm{IN}} \cdot \mathrm{~T}_{\mathrm{ON}}}{2 \cdot \mathrm{~A}_{\mathrm{e}} \cdot \Delta \mathrm{~B}}=\frac{53 \cdot 2 \cdot 10^{-6}}{2 \cdot 6.2 \cdot 10^{-5} \cdot 0.24}=3.56 \tag{EQ.16}
\end{equation*}
$$

turns

Rounding up yields 4 turns for the primary winding. The peak flux density using 4 turns is $\sim 1100$ gauss. From Equation 1, the number of secondary turns is 2 .

The volts/turn for this design ranges from 5.4 V at $\mathrm{V}_{\mathrm{IN}}=43 \mathrm{~V}$ to 6.6 V at $\mathrm{V}_{\mathrm{IN}}=53 \mathrm{~V}$. Therefore, the synchronous rectifier (SR) windings may be set at 1 turn each with proper FET selection. Selecting 2 turns for the synchronous rectifier windings would also be acceptable, but the gate drive losses would increase.

The next step is to determine the equivalent wire gauge for the planar structure. Since each secondary winding conducts for only $50 \%$ of the period, the RMS current is

$$
\begin{equation*}
\mathrm{I}_{\mathrm{RMS}}=\mathrm{I}_{\mathrm{OUT}} \cdot \sqrt{\mathrm{D}}=10 \cdot \sqrt{0.5}=7.07 \tag{EQ.17}
\end{equation*}
$$

where D is the duty cycle. Since an FR-4 PWB planar winding structure was selected, the width of the copper traces is limited by the window area width, and the number of layers is limited by the window area height. The PQ core selected has a usable window area width of 0.165 inches. Allowing one turn per layer and 0.020 inches clearance at the edges allows a maximum trace width of 0.125 inches. Using 100 circular mils(c.m.)/A as a guideline for current density, and from Equation 17, 707c.m. are required for each of the secondary windings (a circular mil is the area of a circle 0.001 inches in diameter). Converting c.m. to
square mils yields 555 mils $^{2}$ ( 0.785 sq. mils/c.m.). Dividing by the trace width results in a copper thickness of 4.44 mils ( 0.112 mm ). Using 1.3 mils/oz. of copper requires a copper weight of $3.40 z$. For reasons of cost, $30 z$. copper was selected.

One layer of each secondary winding also contains the synchronous rectifier winding. For this layer the secondary trace width is reduced by 0.025 inches to 0.100 inches( 0.015 inches for the SR winding trace width and 0.010 inches spacing between the SR winding and the secondary winding).

The choice of copper weight may be validated by calculating the DC copper losses of the secondary winding as follows. Ignoring the terminal and lead-in resistance, the resistance of each layer of the secondary may be approximated using Equation 18.

$$
\begin{equation*}
R=\frac{2 \pi \rho}{t \bullet \ln \left(\frac{r_{2}}{r_{1}}\right)} \tag{EQ.18}
\end{equation*}
$$

where
R = Winding resistance
$\rho=$ Resistivity of copper $=669 \mathrm{e}-9 \Omega$-inches at $20^{\circ} \mathrm{C}$
$\mathrm{t}=$ Thickness of the copper ( 3 oz .) $=3.9 \mathrm{e}-3$ inches
$r_{2}=$ Outside radius of the copper trace $=0.324$ or 0.299 inches
$r_{1}=$ Inside radius of the copper trace $=0.199$ inches
The winding without the SR winding on the same layer has a DC resistance $2.21 \mathrm{~m} \Omega$. The winding that shares the layer with the SR winding has a DC resistance of $2.65 \mathrm{~m} \Omega$. With the secondary configured as a 4 turn center tapped winding ( 2 turns each side of the tap), the total DC power loss for the secondary at $+20^{\circ} \mathrm{C}$ is 486 mW .

The primary windings have an RMS current of approximately 5A (lout $\times N_{S} / N_{P}$ at $\sim 100 \%$ duty cycle). The primary is configured as 2 layers, 2 turns per layer to minimize the winding stack height. Allowing 0.020 inches edge clearance and 0.010 inches between turns yields a trace width of 0.0575 inches. Ignoring the terminal and lead-in resistance, and using Equation 18, the inner trace has a resistance of $4.25 \mathrm{~m} \Omega$, and the outer trace has a resistance of $5.52 \mathrm{~m} \Omega$. The resistance of the primary then is $19.5 \mathrm{~m} \Omega$ at $+20^{\circ} \mathrm{C}$. The total DC power loss for the secondary at $+20^{\circ} \mathrm{C}$ is 489mW.

Improved efficiency and thermal performance could be achieved by selecting heavier copper weight for the windings. Evaluation in the application will determine its need.

The order and geometry of the windings affects the AC resistance, winding capacitance, and leakage inductance of the finished transformer. To mitigate these effects, interleaving the windings is necessary. The primary winding is sandwiched
between the two secondary windings. The winding layout appears below.


FIGURE 7A. TOP LAYER: 1 TURN SECONDARY AND SR WINDINGS


FIGURE 7B. INT. LAYER 1: 1 TURN SECONDARY WINDING


FIGURE 7C. INT. LAYER 2: 2 TURNS PRIMARY WINDING


FIGURE 7D. INT. LAYER 3: 2 TURNS PRIMARY WINDING


FIGURE 7E. INT. LAYER 4: 1 TURN SECONDARY WINDING


FIGURE 7F. BOTTOM LAYER: 1 TURN SECONDARY AND SR WINDINGS


FIGURE 7G. PWB DIMENSIONS

## MOSFET Selection

The criteria for selection of the primary side half-bridge FETs and the secondary side synchronous rectifier FETs is largely based on the current and voltage rating of the device. However, the FET drain-source capacitance and gate charge cannot be ignored.

The zero voltage switch (ZVS) transition timing is dependent on the transformer's leakage inductance and the capacitance at the node between the upper FET source and the lower FET drain. The node capacitance is comprised of the drain-source capacitance of the FETs and the transformer parasitic capacitance. The leakage inductance and capacitance form an LC resonant tank circuit which determines the duration of the transition. The amount of energy stored in the LC tank circuit determines the
transition voltage amplitude. If the leakage inductance energy is too low, ZVS operation is not possible and near or partial ZVS operation occurs. As the leakage energy increases, the voltage amplitude increases until it is clamped by the FET body diode to ground or $\mathrm{V}_{\mathrm{IN}}$, depending on which FET conducts. When the leakage energy exceeds the minimum required for ZVS operation, the voltage is clamped until the energy is transferred. This behavior increases the time window for ZVS operation. This behavior is not without consequences, however. The transition time and the period of time during which the voltage is clamped reduces the effective duty cycle.

The gate charge affects the switching speed of the FETs. Higher gate charge translates into higher drive requirements and/or slower switching speeds. The energy required to drive the gates is dissipated as heat.

The maximum input voltage, $\mathrm{V}_{\mathrm{IN}}$, plus transient voltage, determines the voltage rating required. With a maximum input voltage of 53 V for this application, and if we allow a $10 \%$ adder for transients, a voltage rating of 60 V or higher will suffice.

The RMS current through the each primary side FET can be determined from Equation 17, substituting 5A of primary current for $I_{\text {OUT }}$. The result is 3.5A RMS. Fairchild FDS3672 FETs, rated at 100 V and $7.5 \mathrm{~A}\left(\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}=22 \mathrm{~m} \Omega\right)$, were selected for the halfbridge switches.

The synchronous rectifier FETs must withstand approximately one half of the input voltage assuming no switching transients are present. This suggests a device capable of withstanding at least 30V is required. Empirical testing in the circuit revealed switching transients of 20 V were present across the device indicating a rating of at least 60 V is required.

The RMS current rating of 7.07A for each SR FET requires a low $r_{\text {DS(ON })}$ to minimize conduction losses, which is difficult to find in a 60V device. It was decided to use two devices in parallel to simplify the thermal design. Two Fairchild FDS5670 devices are used in parallel for a total of four SR FETs. The FDS5670 is rated at 60V and $10 \mathrm{~A}\left(\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}=14 \mathrm{~m} \Omega\right)$.

## Oscillator Component Selection

The desired operating frequency of 235 kHz for the converter was established in "Design Criteria" on page 14. The oscillator frequency operates at twice the frequency of the converter because two clock cycles are required for a complete converter period.

During each oscillator cycle the timing capacitor, $\mathrm{C}_{\mathrm{T}}$, must be charged and discharged. Determining the required discharge time to achieve zero voltage switching (ZVS) is the critical design goal in selecting the timing components. The discharge time sets the deadtime between the two outputs, and is the same as ZVS transition time. Once the discharge time is determined, the remainder of the period becomes the charge time.

The ZVS transition duration is determined by the transformer's primary leakage inductance, $\mathrm{L}_{\mathrm{Ik}}$, by the FET Coss, by the transformer's parasitic winding capacitance, and by any other parasitic elements on the node. The parameters may be
determined by measurement, calculation, estimate, or by some combination of these methods.

$$
\begin{equation*}
\mathrm{t}_{\mathrm{zvs}} \approx \frac{\pi \sqrt{L_{\mathrm{lk}} \cdot\left(2 \mathrm{C}_{\mathrm{oss}}+\mathrm{C}_{\mathrm{xfrmr}}\right)}}{2} \mathrm{~S} \tag{EQ.19}
\end{equation*}
$$

Device output capacitance, Coss, is non-linear with applied voltage. To find the equivalent discrete capacitance, Cfet, a charge model is used. Using a known current source, the time required to charge the MOSFET drain to the desired operating voltage is determined and the equivalent capacitance is calculated.

$$
\begin{equation*}
\text { Cfet }=\frac{\text { Ichg } \bullet t}{V} \quad F \tag{EQ.20}
\end{equation*}
$$

Once the estimated transition time is determined, it must be verified directly in the application. The transformer leakage inductance was measured at 125 nH and the combined capacitance was estimated at 2000 pF . Calculations indicate a transition period of $\sim 25 \mathrm{~ns}$. Verification of the performance yielded a value of $t_{D}$ closer to $45 n s$.
The remainder of the switching half-period is the charge time, $\mathrm{t}_{\mathrm{C}}$, and can be found from

$$
\begin{equation*}
\mathrm{t}_{\mathrm{C}}=\frac{1}{2 \cdot \mathrm{~F}_{\mathrm{S}}}-\mathrm{t}_{\mathrm{D}}=\frac{1}{2 \cdot 235 \cdot 10^{3}}-45 \cdot 10^{-9}=2.08 \tag{EQ.21}
\end{equation*}
$$

where $\mathrm{F}_{\mathbf{S}}$ is the converter switching frequency.
Using Figure 4, the capacitor value appropriate to the desired oscillator operating frequency of 470 kHz can be selected. $\mathrm{A}_{\mathrm{T}}$ value of $100 \mathrm{pF}, 220 \mathrm{pF}$, or 330 pF is appropriate for this frequency. A value of $\mathbf{2 2 0} \mathbf{p F}$ was selected.

To obtain the proper value for $\mathrm{R}_{\mathrm{TD}}$, Equation 3 is used. Since there is a 10 ns propagation delay in the oscillator circuit, it must be included in the calculation. The value of $R_{T D}$ selected is $8.06 \mathrm{k} \Omega$.

A similar procedure is used to determine the value of $\mathrm{R}_{\text {TC }}$ using Equation 2. The value of $\mathrm{R}_{\mathrm{TC}}$ selected is the series combination of $17.4 \mathrm{k} \Omega$ and $1.27 \mathrm{k} \Omega$. See section "Overcurrent Component Selection" on page 18 for further explanation.

## Output Filter Design

The output filter inductor and capacitor selection is simple and straightforward. Under steady state operating conditions the voltage across the inductor is very small due to the large duty cycle. Voltage is applied across the inductor only during the switch transition time, about 45ns in this application. Ignoring the voltage drop across the SR FETs, the voltage across the inductor during the ON time with $\mathrm{V}_{\mathrm{IN}}=48 \mathrm{~V}$ is:
$\mathrm{V}_{\mathrm{L}}=\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\text {OUT }}=\frac{\mathrm{V}_{\text {IN }} \cdot \mathrm{N}_{\mathrm{S}} \bullet(1-\mathrm{D})}{2 \mathrm{~N}_{\mathrm{P}}} \approx 250 \mathrm{mV}$

## where

$V_{L}$ is the inductor voltage
$\mathrm{V}_{\mathrm{S}}$ is the voltage across the secondary winding
$V_{\text {OUT }}$ is the output voltage
If we allow a current ramp, $\Delta \mathrm{l}$, of $5 \%$ of the rated output current, the minimum inductance required is:

$$
\begin{equation*}
\mathrm{L} \geq \frac{\mathrm{V}_{\mathrm{L}} \cdot \mathrm{~T}_{\mathrm{ON}}}{\Delta \mathrm{I}}=\frac{0.25 \cdot 2.08}{0.5}=1.04 \quad \mu \mathrm{H} \tag{EQ.23}
\end{equation*}
$$

An inductor value of $1.4 \mu \mathrm{H}$, rated for 18 A was selected.
With a maximum input voltage of 53 V , the maximum output voltage is about 13 V . The closest higher voltage rated capacitor is 16 V . Under steady state operating conditions the ripple current in the capacitor is small, so it would seem appropriate to have a low ripple current rated capacitor. However, a high rated ripple current capacitor was selected based on the nature of the intended load, multiple buck regulators. To minimize the output impedance of the filter, a Sanyo OSCON 16SH150M capacitor in parallel with a $22 \mu \mathrm{~F}$ ceramic capacitor were selected.

## Overcurrent Component Selection

There are two circuit areas to consider when selecting the components for overcurrent protection, current limit and short circuit shutdown. The current limit threshold is fixed at 0.6 V while the short circuit threshold is set to a fraction of the duty cycle the designer wishes to define as a short circuit.

The current level that corresponds to the overcurrent threshold must be chosen to allow for the dynamic behavior of an open loop converter. In particular, the low inductor ripple current under steady state operation increases significantly as the duty cycle decreases.


FIGURE 8. STEADY STATE SECONDARY WINDING VOLTAGE AND INDUCTOR CURRENT


FIGURE 9. SECONDARY WINDING VOLTAGE AND INDUCTOR CURRENT DURING CURRENT LIMIT OPERATION

Figures 8 and 9 show the behavior of the inductor ripple under steady state and overcurrent conditions. In this example, the peak current limit is set at 11A. The peak current limit causes the duty cycle to decrease resulting in a reduction of the average current through the inductor. The implication is that the converter can not supply the same output current in current limit that it can supply under steady state conditions. The peak current limit setpoint must take this behavior into consideration. A $3.32 \Omega$ current sense resistor was selected for the rectified secondary of current transformer T2, corresponding to a peak current limit setpoint of 16.5 A .

The short circuit protection involves setting a voltage between 0 and 2 V on the SCSET pin. The applied voltage divided by 2 is the percent of maximum duty cycle that corresponds to a short circuit when the peak current limit is active. A divider from RTC to ground provides an easy method to achieve this. The divider between RTC and GND formed by R13 and R15 determines the percent of maximum duty cycle that corresponds to a short circuit. The divider ratio formed by R13 and R15 is:

$$
\begin{equation*}
\frac{\mathrm{R} 15}{\mathrm{R} 13+\mathrm{R} 15}=\frac{1.27 \mathrm{k}}{1.27 \mathrm{k}+17.4 \mathrm{k}}=0.068 \tag{EQ.24}
\end{equation*}
$$

Therefore, the duty cycle that corresponds to a short circuit is $6.8 \%$ of $D \max (97.9 \%)$, or $\sim 6.6 \%$.

## Performance

The major performance criteria for the converter are efficiency, and to a lesser extent, load regulation. Efficiency, load regulation
and line regulation performance are demonstrated in the following figures.


FIGURE 10. EFFICIENCY vs LOAD $V_{I N}=48 V_{t}$


FIGURE 11. LOAD REGULATION AT $\mathrm{V}_{\mathrm{IN}}=\mathbf{4 8 V}$


FIGURE 12. LINE REGULATION AT IOUT $=1 \mathrm{~A}$

As expected, the output voltage varies considerably with line and load when compared to an equivalent converter with closed loop feedback. However, for applications where tight regulation is not required, such as those application that use downstream DC/DC converters, this design approach is viable.

## Waveforms

Typical waveforms can be found in the following Figures. Figure 13 shows the output voltage during start up.


FIGURE 13. OUTPUT SOFT-START
Figure 14 shows the output voltage ripple and noise at a 5 A load.


FIGURE 14. OUTPUT RIPPLE AND NOISE (20MHz BW)
Figures 15 and 16 show the voltage waveforms at the switching node shared by the upper FET source and the lower FET drain. In particular, Figure 16 shows near ZVS operation at 8A of load when the upper FET is turning off and the lower FET turning on. There is insufficient energy stored in the leakage inductance to allow complete ZVS operation. However, since the energy stored in the node capacitance is proportional to $\mathrm{V}^{2}$, a significant portion of the energy is still recovered. Figure 17 shows the switching transition between outputs, OUTA and OUTB during steady state operation. The deadtime duration of 48.6 ns is clearly shown.


FIGURE 15. FET DRAIN-SOURCE VOLTAGE


FIGURE 16. FET D-S VOLTAGE NEAR-ZVS TRANSITION


FIGURE 17. OUTA TO OUTB TRANSITION

## Component List

| REFERENCE <br> DESIGNATOR | VALUE | DESCRIPTION |
| :--- | :--- | :--- |

## Adding Line Only Regulation - Feed Forward

Output voltage variation caused by changes in the supply voltage may be virtually removed through a technique known as feed forward compensation. Using feed forward, the duty cycle is directly controlled based on changes in the input voltage only. No closed loop feedback system is required. Voltage feed forward may be implemented as shown in Figure 18.


FIGURE 18. VOLTAGE FEED FORWARD CIRCUIT
The circuit provides feed forward compensation for a 2:1 input voltage range. Resistors $\mathrm{R}_{100}$ and $\mathrm{R}_{101}$ set the input voltage divider to generate a 1 V signal at the input voltage that corresponds to maximum duty cycle ( $\mathrm{V}_{\mathrm{IN}}$ minimum). Resistors $\mathrm{R}_{109}, \mathrm{R}_{110}$, and $\mathrm{R}_{111}$ form a voltage divider from VREF to create reference voltages for the amplifiers. The first stage uses $U_{100 A}$, $\mathrm{R}_{102}, \mathrm{R}_{103}, \mathrm{R}_{104}$, and $\mathrm{C}_{100}$ to form a unity gain inverting amplifier. Its output varies inversely with input voltage and ranges from 1 V to 2 V . The bandwidth of the circuit may be controlled by varying the value of $\mathrm{C}_{100}$. The gain of the first amplifier stage is:

$$
\begin{equation*}
v_{A}=-v_{D}+3.00 \quad v \tag{EQ.25}
\end{equation*}
$$

where:
$\mathrm{V}_{\mathrm{A}}=$ Output voltage of $\mathrm{U}_{100 \mathrm{~A}}$
$V_{D}=$ The input divider voltage
The second stage uses $U_{100 B}, R_{105}, R_{106}, R_{107}$, and $R_{108}$ to form a summing amplifier which offsets the first stage output by 0.8 V (the value of $\mathrm{C}_{\mathrm{T}}$ valley voltage). The signal applied to the $V_{\text {ERROR }}$ input now matches the offset and amplitude of the oscillator sawtooth so that the duty cycle varies linearly from $100 \%$ to $50 \%$ of maximum with a $2: 1$ input voltage variation.

Other duty ranges are possible, but are still limited to a 2:1 ratio. The voltage applied to $\mathrm{V}_{\text {ERROR }}$ must be scaled to the peak-topeak voltage on $\mathrm{C}_{\mathrm{T}}$, and offset by the valley voltage. Since the peak-to-peak $\mathrm{C}_{\mathrm{T}}$ voltage is 2.00 V nominal, the voltage at the output of U100A must be divided by 2.0 V to obtain the desired duty cycle. For example, if an $80 \%$ duty cycle was required at the minimum operating voltage, the output of U100A must be 1.60 V ( $80 \%$ of 2.00 V ). From (Equation 25), the divider voltage must be set to 1.4 V for the input voltage that corresponds to the $80 \%$ duty cycle.

It should be noted that the synchronous rectifiers (SRs), being driven from the transformer secondary, are only gated on during the ON time of the primary FETs. Conduction continues through the body diodes during the OFF time when operating in continuous inductor current mode. This mode of operation usually results in significant conduction and switching losses in the SR FETs. These losses may be reduced considerably by either adding schottky diodes in parallel to the SR FETs or by driving the SR FETs directly with a control signal.

## Adding Regulation - Closed Loop Feedback

The second Typical Application schematic adds closed loop feedback with isolation. The ISL6740EVAL2Z demonstration platform implements this design and is available for evaluation. The input voltage range was increased to 36 V to 75 V , which necessitates a few modifications to the open loop design. The output inductor value was increased to $4.0 \mu \mathrm{H}$, schottky rectifier CR4 was added to minimize SR FET body diode conduction, the turns ratio of the main transformer was changed to $4: 3$, and the synchronous rectifier gate drives were modified. The design process is essentially the same as it was for the unregulated version, so only the feedback control loop design will be discussed.

The major components of the feedback control loop are a programmable shunt regulator and an opto-coupler. The optocoupler is used to transfer the error signal across the isolation barrier. The opto-coupler offers a convenient means to cross the isolation barrier, but it adds complexity to the feedback control loop. It adds a pole at about 10 kHz and a significant amount of gain variation due the current transfer ratio (CTR). The CTR of the opto-coupler varies with initial tolerance, temperature, forward current, and age.

A block diagram of the feedback control loop follows in Figure 19.


FIGURE 19. CONTROL LOOP BLOCK DIAGRAM
The loop compensation is placed around the Error Amplifier (EA) on the secondary side of the converter. A Type 3 error amplifier configuration was selected.


FIGURE 20. TYPE 3 ERROR AMPLIFIER
The control to output transfer function may be represented as [1]

$$
\begin{equation*}
\frac{v_{0}}{v_{c}}=\frac{v_{I N}}{v_{S} \cdot 2} \cdot \frac{N_{S}}{N_{P}} \cdot \frac{1+\frac{s}{\omega_{z}}}{1+\frac{s}{(Q) \omega_{0}}+\left(\frac{s}{\omega_{0}}\right)^{2}} \tag{EQ.26}
\end{equation*}
$$

where:

$$
\begin{array}{lll}
Q=\frac{R_{0}}{\omega_{0} \cdot L} & \\
\omega_{o}=\frac{1}{\sqrt{L C}} & \text { or } & f_{o}=\frac{1}{2 \pi \sqrt{L C}} \\
\omega_{z}=\frac{1}{R_{c} C} & \text { or } & f_{z}=\frac{1}{2 \pi R_{c} c}
\end{array}
$$

$\mathrm{R}_{\mathrm{O}}=$ Output Load Resistance
L = Output Inductance
C = Output Capacitance
$\mathrm{R}_{\mathrm{C}}=$ Output Capacitance ESR
$\mathrm{V}_{\mathrm{S}}=$ Sawtooth Ramp Amplitude
Gain and phase plots of (Equation 26) appear below using
$\mathrm{L}=4.0 \mu \mathrm{H}, \mathrm{C}=150 \mu \mathrm{~F}, \mathrm{Rc}=28 \mathrm{~m} \Omega, \mathrm{Ro}=1.2 \Omega$, and $\mathrm{VIN}=75 \mathrm{~V}$.


FIGURE 21A. CONTROL-TO-OUTPUT GAIN


FIGURE 21B. CONTROL-TO-OUTPUT PHASE
The Type 3 compensation configuration has three poles and two zeros. The first pole is at the origin, and provides the integration characteristic which results in excellent DC regulation. Referring to the Typical Application Schematic for the regulated output, the remaining poles and zeros for the compensator are located at:

$$
\begin{align*}
& \mathrm{f}_{\mathrm{p} 2}=\frac{1}{2 \pi \cdot \mathrm{R} 21 \cdot \mathrm{C} 20}  \tag{EQ.27}\\
& \mathrm{f}_{\mathrm{p} 3} \approx \frac{1}{2 \pi \cdot \mathrm{R} 4 \cdot \mathrm{C} 22} \quad \mathrm{C} 19 » \mathrm{C} 20  \tag{EQ.28}\\
& \mathrm{f}_{\mathrm{z} 1}=\frac{1}{2 \pi \bullet \mathrm{R} 21 \cdot \mathrm{C} 19}  \tag{EQ.29}\\
& \mathrm{f}_{\mathrm{z} 2} \approx \frac{1}{2 \pi \cdot \mathrm{R} 23 \cdot \mathrm{C} 22} \quad \mathrm{R} 23 » \mathrm{R} 4 \tag{EQ.30}
\end{align*}
$$

From (Equation 26), it can be seen that the control to output transfer function frequency dependence is a function of the output load resistance, the value of output capacitor and inductor, and the output capacitance ESR. These variations must be considered when compensating the control loop. The worst case small signal operating point for a voltage mode converter tends to be at maximum Vin, maximum load, maximum $\mathrm{C}_{\mathrm{OUT}}$, and minimum ESR.

The higher the desired bandwidth of the converter, the more difficult it is to create a solution that is stable over the entire operating range. A good rule of thumb is to limit the bandwidth to about $f_{S W} / 4$, where $f_{S W}$ is the switching frequency of the converter. However, due to the bandwidth constraints of the optocoupler and the LM431 shunt regulator, the bandwidth was reduced to about 25 kHz .
The first pole is placed at the origin by default (C20 is an integrating capacitor). If the two zeroes are placed at the same frequency, they should be placed at $f_{L C} / 2$, where $f_{L C}$ is the resonant frequency of the output L-C filter. To reduce the gain peaking at the L-C resonant frequency, the two zeroes are often separated. When they are separated, the first zero may be placed at $\mathrm{f}_{\mathrm{LC}} / 5$, and the second at just above $\mathrm{f}_{\mathrm{LC}}$. The second pole is placed at the lowest expected zero cause by the output capacitor ESR. The third, and last pole is placed at about 1.5 times the cross over frequency.

Some liberties where taken with the generally accepted compensation procedure described above due to the transfer characteristics of the opto coupler. The effects of the optocoupler tend to dominate over those of the LM431 so the GBWP effects of the LM431 are not included here.

The gain and phase characteristics of the opto coupler are shown in Figure 22A.


FIGURE 22A. OPTO COUPLER GAIN


The following compensation components were selected
$R_{23}=9.53 \mathrm{k} \Omega$
$\mathrm{R}_{24}=2.49 \mathrm{k} \Omega$
$\mathrm{R}_{4}=499 \Omega$
$R_{21}=4.22 \mathrm{k} \Omega$
$C_{22}=1 n F$
$\mathrm{C}_{20}=82 \mathrm{pF}$
$C_{19}=0.22 \mu \mathrm{~F}$
From (Equations 27, 28, 29 and 30), the poles and zeroes are:
$\mathrm{f}_{\mathrm{z} 1}=171 \mathrm{~Hz}$
$\mathrm{f}_{\mathrm{z} 2}=16.7 \mathrm{kHz}$
$\mathrm{f}_{\mathrm{p} 2}=460 \mathrm{kHz}$
$\mathrm{f}_{\mathrm{p} 3}=319 \mathrm{kHz}$
The calculated gain and phase plots of the error amplifier appear below using an ideal op amp.


FIGURE 23A. IDEAL ERROR AMPLIFIER GAIN


FIGURE 23B. IDEAL ERROR AMPLIFIER PHASE

The gain and phase plots combined with the opto coupler's transfer characteristics appear in Figures 24A and 24B:


FIGURE 24A. EA PLUS OPTO COUPLER GAIN


FIGURE 24B. EA PLUS OPTO COUPLER GAIN

Using the control-to-output transfer function combined with the EA transfer function, the loop gain and phase may be predicted. The predicted loop gain and phase margin of the converter appear in Figures 25A and 25B:


FIGURE 25A. PREDICTED LOOP GAIN


FIGURE 25B. PREDICTED LOOP PHASE MARGIN
The actual loop gain and phase margin measured on the ISL6740EVAL2Z demonstration board appear in Figures 26A and 26B:


FIGURE 26A. MEASURED LOOP GAIN


FIGURE 26B. MEASURE LOOP PHASE MARGIN
The only major discrepancies between the predicted behavior and the measured results are the $Q$ of the L-C filter and the phase behavior above 60 kHz . The actual $Q$ appears to be significantly less than predicted resulting in less gain peaking and a less rapid phase shift near the resonant frequency. This is most likely the result of neglecting other losses in the converter's output, such
as the FET on resistance, copper losses, and inductor resistance. The phase discrepancy above 60 kHz is not particularly relevant to the loop performance since it occurs well above the cross over frequency. The predicted behavior indicates a much gentler drop off of phase than was observed in the measured performance. The discrepancy was not investigated.

## Performance

The major performance criteria for the converter are efficiency and load regulation. These quantities are detailed in Figures 27 and 28.


FIGURE 27. EFFICIENCY vs LOAD $V_{I N}=48 V_{t}$


FIGURE 28. LOAD REGULATION AT $\mathrm{V}_{\mathrm{IN}}=\mathbf{4 8 V}$
The efficiency, although very good, could be further improved using a controlled SR method instead of using a self-driven method with an auxiliary schottky diode. The schottky diode conducts when the main switching FETs are off. Its forward voltage drop is considerably larger than that of the SR FETs and causes a measurable reduction in efficiency. The effect becomes more significant as the input voltage is increased due to the reduction of duty cycle (and consequent increase in the OFF time).

## Component List

| REFERENCE <br> DESIGNATOR | VALUE | DESCRIPTION |
| :--- | :--- | :--- |, | $\mathrm{C}_{1}$ | $1.0 \mu \mathrm{~F}$ | Capacitor, 1812, X7R, 100V, 20\% <br> TDK C4532X7R2A105M |
| :--- | :--- | :--- |
| $\mathrm{C}_{2}, \mathrm{C}_{3}$ | $3.3 \mu \mathrm{~F}$ | Capacitor, 1812, X5R, 50V, 20\% <br> TDK C4532X5R1H335M |
| $\mathrm{C}_{4}, \mathrm{C}_{6}$ | $1.0 \mu \mathrm{~F}$ | Capacitor, 0805, X5R, 16V, 10\% <br> TDK C2012X5R1C105K |
| $\mathrm{C}_{5}, \mathrm{C}_{15}, \mathrm{C}_{16}$ | $0.1 \mu \mathrm{~F}$ | Capacitor, 0603, X7R, 50V, 10\% <br> TDK C1608X7R1H104K |
| $\mathrm{C}_{7}$ | Open | Capacitor, 0603, Open |

## Component List (continuod)

| REFERENCE <br> DESIGNATOR | VALUE | DESCRIPTION |
| :--- | :--- | :--- |
| $R_{8}, R_{9}, R_{10}$ | 18 | Resistor, 2512, 5\% |
| $R_{11}$ | 205 | Resistor, 0603, 1\% |
| $R_{12}$ | $8.06 k$ | Resistor, 0603, 1\% |
| $R_{13}$ | $18.2 k$ | Resistor, 0603, 1\% |
| $R_{14}$ | Open | Resistor, 0603, Open |
| $R_{15}$ | $1.27 k$ | Resistor, 0603, 1\% |
| $R_{16}, R_{19}$ | $1.00 k$ | Resistor, 0603, 1\% |
| $R_{17}$ | $97.6 k$ | Resistor, 0603, 1\% |
| $R_{18}$ | $3.01 k$ | Resistor, 0603, 1\% |
| $R_{20}$ | $2.00 k$ | Resistor, 0603, 1\% |
| $R_{21}$ | $4.22 k$ | Resistor, 0603, 1\% |
| $R_{23}$ | $9.53 k$ | Resistor, 0603, 1\% |
| $R_{24}$ | $2.49 k$ | Resistor, 0603, 1\% |
| $R_{26}, R_{27}$ | 5.11 | Resistor, 0805, 1\% |
| $R_{\text {T1 }}$ | $10.0 k$ | Resistor, 0603, 1\% |
| $\mathrm{T}_{1}$ |  | Midcom 31660-LF1 |
| $\mathrm{T}_{2}$ |  | Pulse P8205NL |
| $\mathrm{U}_{1}$ |  | Intersil HIP2101IBZ |
| $\mathrm{U}_{2}$ |  | NEC PS2801-1-A |
| $\mathrm{U}_{3}$ | ISL6740IBZ |  |
| $\mathrm{U}_{4}$ | National LM431BIM3/ NOPB |  |

## References

[1] Dixon, Lloyd H., "Closing the Feedback Loop", Unitrode Power Supply Design Seminar, SEM-700, 1990.

## Package Outline Drawing

## M16.173

16 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP)
Rev 2, 5/10




SIDE VIEW


NOTES:

1. Dimension does not include mold flash, protrusions or gate burrs.

Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
2. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
3. Dimensions are measured at datum plane $H$.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.08 mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm .
6. Dimension in () are for reference only.
7. Conforms to JEDEC MO-153.

## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch ) or greater above the seating plane, shall not exceed a maximum value of $0.61 \mathrm{~mm}(0.024$ inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |
| D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |
| e | 0.050 BSC |  | 1.27 BSC |  | - |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 16 |  | 16 |  | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |

Rev. 1 6/05 without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

