## Low-Voltage, Single and Dual Supply, Triple SPDT Analog Switch

The Intersil ISL43231 device is a precision, bidirectional, analog switch configured as a a triple single pole/double throw (SPDT) switch, designed to operate from a single +2 V to +12 V supply or from $\mathrm{a} \pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ supply. The device has an inhibit and inhibit bar pin to simultaneously open all signal paths. The device also has a latch bar pin to lock in the last switch address.

ON-resistance of $39 \Omega$ with a $\pm 5 \mathrm{~V}$ supply and $125 \Omega$ with a +3.3 V supply. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 2.5 nA at $+85^{\circ} \mathrm{C}$.

All digital inputs have 0.8 V to 2.4 V logic thresholds, ensuring TTL/CMOS logic compatibility when using a single +3.3 V or +5 V supply or dual $\pm 5 \mathrm{~V}$ supplies.

The ISL43231 is a committed triple SPDT, which is perfect for use in 2-to-1 multiplexer applications. Table 1 summarizes the performance of this part.
table 1. features at a glance

| CONFIGURATION | TRIPLE SPDT |
| :---: | :---: |
| $\pm 5 \mathrm{~V}$ R ${ }_{\text {ON }}$ | $39 \Omega$ |
| $\pm 5 \mathrm{~V}$ ton $/ \mathrm{t}_{\text {OFF }}$ | $32 \mathrm{~ns} / 18 \mathrm{~ns}$ |
| 12 V R ON | $32 \Omega$ |
| 12 V ton/toff | $23 \mathrm{~ns} / 15 \mathrm{~ns}$ |
| 5 V R ON | $65 \Omega$ |
| 5 V ton $/ \mathrm{t}_{\text {OFF }}$ | $38 \mathrm{~ns} / 19 \mathrm{~ns}$ |
| $3.3 \mathrm{~V} \mathrm{R}_{\mathrm{ON}}$ | $125 \Omega$ |
| 3.3 V ton/tofF | $70 \mathrm{~ns} / 32 \mathrm{~ns}$ |
| Package | 20 Ld 4x4 QFN |

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"
- Application Note AN520 "CMOS Analog Multiplexers and Switches; Specifications and Application Considerations."
- Application Note AN1034 "Analog Switch and Multiplexer Applications"


## Features

- Specified at $3.3 \mathrm{~V}, 5 \mathrm{~V}, \pm 5 \mathrm{~V}$, and 12 V Supplies for $10 \%$ Tolerances
- ON-resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) Max, $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V} \ldots .$. . . . . . . $50 \Omega$
- ON-resistance ( $\mathrm{R}_{\mathrm{ON}}$ ), $\mathrm{V}_{\mathrm{S}}=+3 \mathrm{~V} \ldots . .$. . . . . . . . . . $135 \Omega$
- $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \ldots \ldots . . . .<2 \Omega$
- Low Charge Injection, $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \ldots . .$. . . . . . . . . . . . 0.3pC
- Single Supply Operation. . . . . . . . . . . . . . . . . . . +2 V to +12 V
- Dual Supply Operation . . . . . . . . . . . . . . . . . . . . . $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$
- Fast Switching Action $\left(\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}\right)$
- ton 38ns
- toff 19ns
- Guaranteed Max Off-leakage ........................ . $2.5 n \mathrm{n}$
- Break-Before-Make
- TTL, CMOS Compatible
- Pb-Free (RoHS Compliant)


## Applications

- Battery Powered, Handheld, and Portable Equipment
- Communications Systems
- Radios
- Telecom Infrastructure
- ADSL, VDSL Modems
- Test Equipment
- Medical Ultrasound
- Magnetic Resonance Image
- CT and PET Scanners (MRI)
- ATE
- Electrocardiograph
- Audio and Video Signal Routing
- Various Circuits
- +3V/+5V DACs and ADCs
- Sample and Hold Circuits
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing
- Integrator Reset Circuits


## Pinout



## Truth Table

| ISL43231 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- | :---: |
| $\overline{\mathrm{LE}}$ | EN | $\overline{\mathrm{EN}}$ | $\mathbf{A D D}_{\mathbf{C}}$ | $\mathbf{A D D}_{\mathbf{B}}$ | $\mathbf{A D D}_{\mathbf{A}}$ | SWITCH ON |  |
| 0 | 1 | 0 | X | X | X | Last Switches <br> Selected |  |
| X | 0 | X | X | X | X | NONE |  |
| X | X | 1 | X | X | X | NONE |  |
| 1 | 1 | 0 | X | X | 0 | $\mathrm{NC}_{\mathrm{A}}$ |  |
| 1 | 1 | 0 | X | X | 1 | $\mathrm{NO}_{\mathrm{A}}$ |  |
| 1 | 1 | 0 | X | 0 | X | $\mathrm{NC}_{\mathrm{B}}$ |  |
| 1 | 1 | 0 | X | 1 | X | $\mathrm{NO}_{\mathrm{B}}$ |  |
| 1 | 1 | 0 | 0 | X | X | $\mathrm{NC}_{\mathrm{C}}$ |  |
| 1 | 1 | 0 | 1 | X | X | $\mathrm{NO}_{\mathrm{C}}$ |  |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$, with $\mathrm{V}+$ between 2.7 V and 10V.
X = Don't Care.

## Ordering Information

| PART <br> NUMBER <br> (Note) | PART <br> MARKING | TEMP. <br> RANGE <br> ( $\left.{ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (Pb-free) | PKG. <br> DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL43231IRZ* | 43231 IRZ | -40 to +85 | 20 Ld QFN | L20.4x4 |

*Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination
finish, which is RoHS compliant and compatible with both SnPb and materials, and $100 \%$ matte tin plate plus anneal (e3 termination
finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL Pb -free soldering operations). Intersil Pb -free products are MSL
classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | Positive Power Supply Input |
| V- | Negative Power Supply Input. Connect to GND for <br> Single Supply Configurations. |
| GND | Ground Connection |
| $\overline{\mathrm{EN}}$ | Digital Control Input. Connect to GND for Normal <br> Operation. Connect to V+ to turn all switches off. |
| EN | Digital Control Input. Connect to $\mathrm{V}+$ for Normal <br> Operation. Connect to GND to turn all switches off. |
| $\overline{\text { LE }}$ | Digital Control Input. Connect to +V for Normal <br> Operation. Connect to GND to latch the last switch state. |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| NC | Analog Switch Normally Closed Pin |
| ADD | Address Input Pin |
| N.C. | No Internal Connection |

## Absolute Maximum Ratings

| $V+$ to V- | .3V to15V |
| :---: | :---: |
| $V+$ to GND | -0.3V to15V |
| $V$ - to GND. | -15 V to 0.3V |
| Input Voltages <br> $\overline{\mathrm{LE}}, \overline{\mathrm{EN}}, \mathrm{EN}, \mathrm{NO}, \mathrm{NC}, \mathrm{ADD}$ (Note 1). . . <br> (V | $((V-)-0.3) \text { to }((V+)+0.3 V)$ |
| Output Voltages <br> COM (Note 1). | $((\mathrm{V}-)-0.3) \text { to }((\mathrm{V}+)+0.3 \mathrm{~V})$ |
| Continuous Current (Any Terminal) | $\pm 30 \mathrm{~mA}$ |
| Peak Current NO, NC, or COM (Pulsed 1ms, 10\% Duty Cycle, Max) . | $\ldots \pm 100 \mathrm{~mA}$ |
| ESD Rating |  |
| HBM ( Per Mil-STD-883, Method 3015.7) | ) . . . . . . . . . . . >2.5kV |

## Thermal Information



## Operating Conditions

Temperature Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:

1. Signals on NC, NO, COM, ADD, EN, $\overline{\mathrm{EN}}$, or $\overline{\mathrm{LE}}$ exceeding $\mathrm{V}+$ or V - are clamped by internal diodes. Limit forward diode current to maximum current ratings.
2. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
3. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications -5V Supply Test Conditions: $\mathrm{V}_{\mathrm{SUPPLY}}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | V- | - | V+ | V |
| ON Resistance, R ${ }_{\text {ON }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$ (See Figure 7) | 25 | - | 44 | 50 | $\Omega$ |
|  |  | Full | - | - | 80 | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}($ Note 6) | 25 | - | 1.3 | 4 | $\Omega$ |
|  |  | Full | - | - | 6 | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\mathrm{FLAT} \text { (ON }}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, 0 \mathrm{~V} \\ & \text { (Note 7) } \end{aligned}$ | 25 | - | 7.5 | 9 | $\Omega$ |
|  |  | Full | - | - | 12 | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO}(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{NC}}(\mathrm{OFF})$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\overline{+4.5 \mathrm{~V}} \\ & \text { (Note 7) } \end{aligned}$ | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mp 4.5 \mathrm{~V} \\ & \text { (Note 7) } \end{aligned}$ | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, $\mathrm{I}_{\mathrm{COM}(\mathrm{ON})}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 4.5 \mathrm{~V}$ (Note 7) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}, \mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, IADDH, IADDL, ${ }^{\text {ENNH }}$, IENL | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\text {ENH }}$, $\mathrm{I} \overline{\mathrm{EEH}}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1.5 | - | 1.5 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -4 | - | 4 | $\mu \mathrm{A}$ |

## Electrical Specifications - 5V Supply

Test Conditions: $\mathrm{V}_{\text {SUPPLY }}= \pm 4.5 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {INL }}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Enable Turn-ON Time, t ON | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 (See Figure 1) | 25 | - | 35 | - | ns |
|  |  | Full | - | 45 | - | ns |
| Enable Turn-OFF Time, $\mathrm{t}_{\text {OFF }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF},$$\mathrm{V}_{\mathrm{IN}}=0 \text { to } 3(\text { See Figure } 1)$ | 25 | - | 22 | - | ns |
|  |  | Full | - | 27 | - | ns |
| Address Transition Time, ${ }_{\text {TRANS }}$ | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\text {IN }}=0$ to 3 (See Figure 1) | 25 | - | 43 | - | ns |
|  |  | Full | - | 53 | - | ns |
| Break-Before-Make Time, tBBM | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 3) | Full | - | 7 | - | ns |
| Latch Setup Time, ts | (See Figure 4) | 25 | - | 25 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Latch Hold Time, $\mathrm{t}_{\mathrm{H}}$ | (See Figure 4) | 25 | - | 0 | - | ns |
|  |  | Full | - | 0 | - | ns |
| Latch Pulse Width, twPW | (See Figure 4) | 25 | - | 15 | - | ns |
|  |  | Full | - | 25 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (See Figure 2) | 25 | - | 0.3 | - | pC |
| NO/NC OFF Capacitance, CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 3 | - | pF |
| COM OFF Capacitance, C ${ }_{\text {OFF }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 9 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}$ (ON) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\text {COM }}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 14 | - | pF |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} \\ & \left.\mathrm{~V}_{\mathrm{NOx}} \text { or } \mathrm{V}_{\mathrm{NCx}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figures } 5,7 \text { and } 20\right) \end{aligned}$ | 25 | - | 92 | - | dB |
| Crosstalk (Note 8) |  | 25 | - | <-110 | - | dB |
| All Hostile Crosstalk (Note 8) |  | 25 | - | -105 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | $\pm 2$ | - | $\pm 6$ | V |
| Positive Supply Current, I+ | $\mathrm{V}_{\mathrm{S}}= \pm 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\mathrm{ADD}}=0 \mathrm{~V}$ or $\mathrm{V}+$, Switch On or Off | Full | -7 | - | 7 | $\mu \mathrm{A}$ |
| Negative Supply Current, I- |  | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## NOTES:

4. $\mathrm{V}_{\mathrm{IN}}=$ Input logic voltage to configure the device in a given state.
5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
6. $\Delta \mathrm{R}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{ON}}(\mathrm{MAX})-\mathrm{R}_{\mathrm{ON}}(\mathrm{MIN})$.
7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
8. Between any two switches.
9. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

Test Conditions: $\mathrm{V}+=+10.8 \mathrm{~V}$ to $+13.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, VANALOG |  | Full | 0 | - | V+ | V |
| ON-resistance, $\mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=10.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V}$ <br> (See Figure 6) | 25 | - | 37 | 45 | $\Omega$ |
|  |  | Full | - | - | 55 | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=10.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=9 \mathrm{~V}($ Note 6) | 25 | - | 1.2 | 2 | $\Omega$ |
|  |  | Full | - | - | 2 | $\Omega$ |
| $\mathrm{R}_{\text {ON }}$ Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 6 \mathrm{~V}, 9 \mathrm{~V} \\ & (\text { Note } 7) \end{aligned}$ | 25 | - | 5 | 7 | $\Omega$ |
|  |  | Full | - | - | 7 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{I_{N O}}$ (OFF) or ${ }^{1} \mathrm{NC}$ (OFF) | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=12 \mathrm{~V}, 1 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=12 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 12 \mathrm{~V}$, or floating (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 3.7 | 3.3 | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}, \mathrm{V}_{\text {ADDL }}$ |  | Full | - | 2.7 | 0.8 | V |
| Input Current, I ${ }_{\text {ADDH }}, I_{\text {ADDL }}{ }^{{ }^{\mathrm{E}}{ }^{\mathrm{EN}} \mathrm{H} \text {, }}$ IENL | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\mathrm{ENH}}$, I $\overline{\mathrm{LE}}$, | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1.5 | - | 1.5 | $\mu \mathrm{A}$ |
| Input Current, ${ }_{\text {I }}$ LNL, ${ }_{\text {LEL }}$ | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -4 | - | 4 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Enable Turn-ON Time, ${ }^{\text {toN }}$ | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text { (See Figure 1) } \end{aligned}$ | 25 | - | 24 | - | ns |
|  |  | Full | - | 29 | - | ns |
| Enable Turn-OFF Time, toff | $\mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 4 (See Figure 1) | 25 | - | 15 | - | ns |
|  |  | Full | - | 20 | - | ns |
| Address Transition Time, tTRANS | $\begin{aligned} & \mathrm{V}+=10.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 4 \text { (See Figure 1) } \end{aligned}$ | 25 | - | 27 | - | ns |
|  |  | Full | - | 32 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=13.2 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=10 \mathrm{~V} \text {, } \\ & \mathrm{V}_{\mathrm{IN}}=0 \text { to } 4 \text { (See Figure 3) } \end{aligned}$ | Full | - | 5 | - | ns |
| Latch Setup Time, $\mathrm{ts}^{\text {S }}$ | (See Figure 4) | 25 | - | 25 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Latch Hold Time, $\mathrm{t}_{\mathrm{H}}$ | (See Figure 4) | 25 | - | 0 | - | ns |
|  |  | Full | - | 0 | - | ns |
| Latch Pulse Width, twPW | (See Figure 4) | 25 | - | 15 | - | ns |
|  |  | Full | - | 25 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (See Figure 2) | 25 | - | 2.7 | - | pC |

Test Conditions: $\mathrm{V}+=+10.8 \mathrm{~V}$ to $+13.2 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFF Isolation | $\begin{aligned} & R_{L}=50 \Omega, C_{L}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{NOx}} \text { or } \mathrm{V}_{\mathrm{NCx}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figures } 5,7 \text { and 20) } \end{aligned}$ | 25 | - | 92 | - | dB |
| Crosstalk (Note 8) |  | 25 | - | <-110 | - | dB |
| All Hostile Crosstalk (Note 8) |  | 25 | - | -105 | - | dB |
| NO or NC OFF Capacitance, CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 3 | - | pF |
| COM OFF Capacitance, CCOM(OFF) | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 9 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ (See Figure 8) | 25 | - | 14 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\mathrm{ADD}}=0 \mathrm{~V}$ or $\mathrm{V}+$, all channels on or off | Full | -7 | - | 7 | $\mu \mathrm{A}$ |

## Electrical Specifications 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 5, 9) | TYP | MAX <br> (Notes 5, 9) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-resistance, $\mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$ (See Figure 6) | 25 | - | 81 | 90 | $\Omega$ |
|  |  | Full | - | - | 120 | $\Omega$ |
| RON Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}($ Note 6$)$ | 25 | - | 2.2 | 4 | $\Omega$ |
|  |  | Full | - | - | 6 | $\Omega$ |
| $\mathrm{R}_{\text {ON }}$ Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 2 \mathrm{~V}, 3 \mathrm{~V}$ (Note 7) | 25 | - | 11.5 | 17 | $\Omega$ |
|  |  | Full | - | - | 24 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{I_{N O}(O F F)}$ or ${ }^{\text {INC(OFF) }}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V} \\ & \text { (Note 8) } \end{aligned}$ | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$, $\mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, I ${ }_{\text {ADDH }}, I_{\text {ADDL }}{ }^{\frac{1}{E N}}$, IENL | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\mathrm{ENH}}$, I $\overline{\mathrm{LEH}}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1.5 | - | 1.5 | $\mu \mathrm{A}$ |
| Input Current, ${ }_{\text {IENL }}$, I $\overline{L E L}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -4 | - | 4 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Enable Turn-ON Time, ton | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 1) | 25 | - | 43 | - | ns |
|  |  | Full | - | 53 | - | ns |

Electrical Specifications 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable Turn-OFF Time, ${ }_{\text {toFF }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 1) | 25 | - | 20 | - | ns |
|  |  | Full | - | 25 | - | ns |
| Address Transition Time, ${ }_{\text {TRANS }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 1) | 25 | - | 51 | - | ns |
|  |  | Full | - | 56 | - | ns |
| Break-Before-Make Time, tBBM | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 3) | Full | - | 9 | - | ns |
| Latch Setup Time, $\mathrm{t}_{\text {S }}$ | (See Figure 4) | 25 | - | 25 | - | ns |
|  |  | Full | - | 35 | - | ns |
| Latch Hold Time, $\mathrm{t}_{\mathrm{H}}$ | (See Figure 4) | 25 | - | 0 | - | ns |
|  |  | Full | - | 0 | - | ns |
| Latch Pulse Width, tWPW | (See Figure 4) | 25 | - | 15 | - | ns |
|  |  | Full | - | 25 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (See Figure 2) | 25 | - | 0.6 | - | pC |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, C_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \mathrm{~V}_{\mathrm{NOx}} \text { or } \mathrm{V}_{\mathrm{NCx}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figures } 5,7 \text { and 20) } \end{aligned}$ | 25 | - | 92 | - | dB |
| Crosstalk (Note 8) |  | 25 | - | <-110 | - | dB |
| All Hostile Crosstalk (Note 8) |  | 25 | - | -105 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{~V}_{\mathrm{ADD}}=0 \mathrm{~V} \text { or } \mathrm{V}+\text {, }$ Switch On or Off | Full | -7 | - | 7 | $\mu \mathrm{A}$ |

## Electrical Specifications 3.3V Supply

Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, VANALOG |  | Full | 0 | - | V+ | V |
| ON Resistance, R ${ }_{\text {ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ (See Figure 6) | 25 | - | 135 | - | $\Omega$ |
|  |  | Full | - | 155 | - | $\Omega$ |
| $\mathrm{R}_{\mathrm{ON}}$ Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ (Note 6) | 25 | - | 3.4 | - | $\Omega$ |
|  |  | Full | - | 5.4 | - | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\text {FLAT(ON }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=0.5 \mathrm{~V}, 1 \mathrm{~V}, 2 \mathrm{~V}$ (Note 7) | 25 | - | 34 | - | $\Omega$ |
|  |  | Full | - | 44 | - | $\Omega$ |
| NO or NC OFF Leakage Current, $\mathrm{I}_{\mathrm{NO} \text { (OFF) }}$ or $\mathrm{I}_{\mathrm{NC}(\mathrm{OFF})}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}$ (Note 8) | 25 | - | 0.002 | - | nA |
|  |  | Full | -2.5 | - | 2.5 | $n A$ |

Electrical Specifications 3.3V Supply

Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{~V}-=\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 4 ), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes 5, 9) | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 5, 9) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage High, $\mathrm{V}_{\text {INH }}, \mathrm{V}_{\text {ADDH }}$ |  | Full | 2.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$, $\mathrm{V}_{\text {ADDL }}$ |  | Full | - | - | 0.8 | V |
| Input Current, $\mathrm{I}_{\mathrm{ADDH}}, \mathrm{I}_{\mathrm{ADDL}}, \mathrm{I}_{\mathrm{EN}} \mathrm{H}$, ${ }^{1} \overline{E N L}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.5 | - | 0.5 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\mathrm{ENH}}$, I $\overline{\mathrm{LEH}}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -1.5 | - | 1.5 | $\mu \mathrm{A}$ |
| Input Current, ${ }_{\text {I }}$ ( ${ }^{\text {a }}$, l $\overline{L E L}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {INH }}, \mathrm{V}_{\text {ADD }}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -4 | - | 4 | $\mu \mathrm{A}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Enable Turn-ON Time, ${ }_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text { (See Figure 1) } \end{aligned}$ | 25 | - | 82 | - | ns |
|  |  | Full | - | 102 | - | ns |
| Enable Turn-OFF Time, ${ }_{\text {O }}$ OFF | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text { (See Figure 1) } \end{aligned}$ | 25 | - | 37 | - | ns |
|  |  | Full | - | 47 | - | ns |
| Address Transition Time, ${ }_{\text {TRANS }}$ | $\mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 1) | 25 | - | 96 | - | ns |
|  |  | Full | - | 121 | - | ns |
| Break-Before-Make Time, tBBM | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$, $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V (See Figure 3) | Full | - | 13 | - | ns |
| Latch Setup Time, $\mathrm{ts}^{\text {s }}$ | (See Figure 4) | 25 | - | 50 | - | ns |
|  |  | Full | - | 60 | - | ns |
| Latch Hold Time, $\mathrm{t}_{\mathrm{H}}$ | (See Figure 4) | 25 | - | 0 | - | ns |
|  |  | Full | - | 0 | - | ns |
| Latch Pulse Width, twPW | (See Figure 4) | 25 | - | 30 | - | ns |
|  |  | Full | - | 40 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ (See Figure 2) | 25 | - | 0.3 | - | pC |
| OFF Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}, \\ & \left.\mathrm{~V}_{\mathrm{NOx}} \text { or } \mathrm{V}_{\mathrm{NCx}}=1 \mathrm{~V}_{\mathrm{RMS}} \text { (See Figures } 5,7 \text { and } 20\right) \end{aligned}$ | 25 | - | 92 | - | dB |
| Crosstalk, Note 8 |  | 25 | - | <-110 | - | dB |
| All Hostile Crosstalk, Note 8 |  | 25 | - | -105 | - | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2 | - | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}, \mathrm{~V}_{\mathrm{ADD}}=0 \mathrm{~V} \text { or } \mathrm{V}+\text {, }$ Switch On or Off | Full | -7 | - | 7 | $\mu \mathrm{A}$ |

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.

FIGURE 1A. ENABLE ton $/$ toff MEASUREMENT POINTS


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+R_{(O N)}}
$$

FIGURE 1B. ENABLE $\mathrm{t}_{\mathrm{ON}} / \mathrm{t}_{\text {OFF }}$ TEST CIRCUIT


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+R_{(O N)}}
$$

FIGURE 1D. ADDRESS ttrans TEST CIRCUIT

FIGURE 1C. ADDRESS tTRANS MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES


FIGURE 2A. Q MEASUREMENT POINTS


Repeat test for other switches.
FIGURE 2B. Q TEST CIRCUIT

FIGURE 2. CHARGE INJECTION

Test Circuits and Waveforms (Continued)


FIGURE 3A. $\mathrm{t}_{\text {BBM }}$ MEASUREMENT POINTS


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

FIGURE 3B. $\mathrm{t}_{\mathrm{BB}}$ TEST CIRCUIT

FIGURE 3. BREAK-BEFORE-MAKE TIME


Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for other switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(N O \text { or } N C)} \frac{R_{L}}{R_{L}+R_{(O N)}}
$$

FIGURE 4B. LATCH $\mathbf{t}_{\mathbf{s}}, \mathbf{t}_{\mathbf{H}}, \mathbf{t}_{\mathbf{M P W}}$ TEST CIRCUIT

FIGURE 4A. LATCH $\mathbf{t}_{\mathbf{S}}, \mathbf{t}_{\mathrm{H}}, \mathbf{t}_{\mathrm{MPW}}$ MEASUREMENT POINTS
FIGURE 4. LATCH SETUP AND HOLD TIMES


FIGURE 5. OFF ISOLATION TEST CIRCUIT


FIGURE 6. RON TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



FIGURE 7. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL43231 analog switch offers a precise switching capability from a bipolar $\pm 2 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ or a single 2 V to 12 V supply with low ON-resistance ( $39 \Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=38 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{OFF}}=19 \mathrm{~ns}$ ) with dual 5 V supplies.

It has an inhibit and inhibit bar pin to simultaneously open all signal paths. It also has a latch bar pin to lock in the last switch address.

The device is especially well suited for applications using $\pm 5 \mathrm{~V}$ supplies. With $\pm 5 \mathrm{~V}$ supplies, the performance ( $\mathrm{R}_{\mathrm{ON}}$, Leakage, Charge Injection, etc.) is best in class.

High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection.

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $\mathrm{V}+$ and to V - (see Figure 9). To prevent forward biasing these diodes, $\mathrm{V}+$ and V - must be applied before any input signals, and input signal voltages must remain between $\mathrm{V}+$ and V -. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.

Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 9). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.

This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low $\mathrm{R}_{\mathrm{ON}}$ switch, so two small signal


FIGURE 8. CAPACITANCE TEST CIRCUIT
diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 9). These additional diodes limit the analog signal from 1 V below $\mathrm{V}+$ to 1 V above V -. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 9. INPUT OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL43231 construction is typical of most CMOS analog switches, in that they have three supply pins: $\mathrm{V}+, \mathrm{V}-$, and GND. V+ and V- drive the internal CMOS switches and set their analog voltage limits, so there are no connections between the analog signal path and GND. Unlike switches with a 13 V maximum supply voltage, the ISL43231 15V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies ( $\pm 6 \mathrm{~V}$ or 12 V single supply), as well as room for overshoot and noise spikes.

This switch device performs equally well when operated with bipolar or single voltage supplies. The minimum recommended supply voltage is 2 V or $\pm 2 \mathrm{~V}$. It is important to
note that the input signal range, switching times, and onresistance degrade at lower supply voltages. Refer to the electrical specification tables and Typical Performance Curves for details.

V+ and GND power the internal logic (thus setting the digital switching point) and level shifters. The level shifters convert the logic levels to switched $V+$ and $V$ - signals to drive the analog switch gate terminals.

## Logic-Level Thresholds

V+ and GND power the internal logic stages, so V- has no affect on logic thresholds. This switch family is TTL compatible ( 0.8 V and 2.4 V ) over a $\mathrm{V}+$ supply range of 2.7 V to 10 V . At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 3.3 V . This is still below the CMOS guaranteed high output minimum level of 4 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family that provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 4 V .

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to $\mathrm{V}+$ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 100 MHz (see Figures 18 and 19). Figures 18 and 19 also illustrates that the frequency response is very consistent over varying analog signal levels.

An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off Isolation is the
resistance to this feed through, while Crosstalk indicates the amount of feed through from one switch to another.
Figure 20 details the high Off Isolation and Crosstalk rejection provided by this family. At 10 MHz , Off Isolation is about 55 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both $V+$ and $V$-. One of these diodes conducts if any analog signal exceeds $V+$ or V-.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or V -. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either $\mathrm{V}+$ or V - and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the $V+$ and $V$ - pins constitutes the analog-signalpath leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 10. ON-RESISTANCE vs SUPPLY VOLTAGE


FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 14. ENABLE TURN - ON TIME vs SUPPLY VOLTAGE


FIGURE 16. ADDRESS TRANS TIME vs SINGLE SUPPLY VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 15. ENABLE TURN - OFF TIME vs SUPPLY VOLTAGE


FIGURE 17. ADDRESS TRANS TIME vs DUAL SUPPLY VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 18. FREQUENCY RESPONSE


FIGURE 20. CROSSTALK AND OFF ISOLATION


FIGURE 19. FREQUENCY RESPONSE


FIGURE 21. CHARGE INJECTION vs SWITCH VOLTAGE

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP):

V-

## TRANSISTOR COUNT:

193

## PROCESS:

Si Gate CMOS
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## L20.4x4

## 20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

 Rev 3, 11/06

TOP VIEW


BOTTOM VIEW


DETAIL "X"

## NOTES:

1. Dimensions are in millimeters.

Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 indentifier may be either a mold or mark feature.


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

