# **0.5MHz, Low Supply Voltage, Low Input Current BiMOS Operational Amplifiers** ### **CA5420A** The CA5420A is an integrated circuit operational amplifier that combines PMOS transistors and bipolar transistors on a single monolithic chip. It is designed and guaranteed to operate in microprocessor logic systems that use V+ = 5V, V- = GND, since it can operate down to $\pm 1V$ supplies. It will also be suitable for 3.3V logic systems. The CA5420A BiMOS operational amplifier features gate-protected PMOS transistors in the input circuit to provide very high input impedance, very low input currents (less than 1pA). The internal bootstrapping network features a unique guardbanding technique for reducing the doubling of leakage current for every +10°C increase in temperature. The CA5420A operates at total supply voltages from 2V to 20V either single or dual supply. This operational amplifier is internally phase compensated to achieve stable operation in the unity gain follower configuration. Additionally, it has access terminals for a supplementary external capacitor if additional frequency roll-off is desired. Terminals are also provided for use in applications requiring input offset voltage nulling. The use of PMOS in the input stage results in common-mode input voltage capability down to 0.45V below the negative supply terminal, an important attribute for single supply application. The output stage uses a feedback OTA type amplifier that can swing essentially from rail-to-rail. The output driving current of 1.0mA (Min) is provided by using nonlinear current mirrors. This device has guaranteed specifications for 5V operation over the full military temperature range of -55 $^{\circ}$ C to +125 $^{\circ}$ C. The CA5420A has the same 8 lead pinout used for the industry standard 741. #### **Features** - CA5420A at 5V Supply Voltage with Full Military Temperature Range Guaranteed Specifications - CA5420A Guaranteed to Operate from ±1V to ±10V Supplies - 2V Supply at 350µA Supply Current - 1pA (Typ) Input Current (Essentially Constant to +85°C) - Rail-to-Rail Output Swing (Drive $\pm 2mA$ Into $\pm 1k\Omega$ Load) - Pin Compatible with 741 Op Amp - Pb-Free (RoHS Compliant) ### **Applications** - pH Probe Amplifiers - Picoammeters - · Electrometer (High Z) Instruments - · Portable Equipment - · Inaccessible Field Equipment - Battery Dependent Equipment (Medical and Military) - · 5V Logic Systems - · Microprocessor Interface FIGURE 1. FUNCTIONAL DIAGRAM ### **Ordering Information** | PART NUMBER | PART | TEMP. RANGE | PACKAGE | PKG. | |-----------------|----------|-------------|-----------|--------| | (Notes 1, 2, 3) | MARKING | (°C) | (Pb-Free) | DWG. # | | CA5420AMZ | 5420 AMZ | -55 to +125 | 8 Ld SOIC | M8.15 | #### NOTES: - 1. Add "96" suffix for Tape and Reel. Please refer to TB347 for details on reel specifications. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for CA5420A. For more information on MSL please see techbrief TB363. ### **Pin Configuration** intersil ### **Absolute Maximun Ratings** #### **Thermal Information** | Supply Voltage (Between V+ and V- Terminals) | Thermal Resista | |---------------------------------------------------|------------------| | Differential Input Voltage | SOIC Package | | Input Voltage(V+ + 8V) to (V0.5V) | Maximum Junct | | Input Current | Maximum Storag | | Output Short Circuit Duration (Note 4) Indefinite | Pb-Free Reflow I | | Temperature Range | httn://www.in | | Thermal Resistance (Typical, Note 5) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------------------|------------------------|------------------------| | SOIC Package | 157 | N/A | | <b>Maximum Junction Temperature (Plast</b> | ic Package) | +150°C | | Maximum Storage Temperature Range ( | All Types) | -65°C to +150°C | | Pb-Free Reflow Profile | | see link below | | http://www.intersil.com/pbfree/Pb- | FreeReflow.asp | | | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES - 4. Short circuit may be applied to ground or to either supply. - 5. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details. #### **Electrical Specifications** Typical Values Intended Only for Design Guidance. V+ = +5V; V- = GND, T<sub>A</sub> = +25°C | PARAMETER | PARAMETER | | TEST | CONDITIONS | CA5420A | UNITS | |-----------------------------------|-----------|-------------------|---------------------------|-------------------------|---------|--------------------| | Input Resistance | | R <sub>I</sub> | | | 150 | TΩ | | Input Capacitance | | CI | | | 4.9 | pF | | Output Resistance | | R <sub>O</sub> | | | 300 | Ω | | Equivalent Input | | e <sub>N</sub> | f = 1kHz | $R_S = 100\Omega$ | 62 | nV/√ <del>Hz</del> | | Noise Voltage | | | f = 10kHz | | 38 | nV/√ <del>Hz</del> | | Short-Circuit Current To Opposite | Source | I <sub>OM</sub> + | | 1 | 2.6 | mA | | Supply | Sink | I <sub>OM</sub> - | | | 2.4 | mA | | Gain Bandwidth Product | | f <sub>T</sub> | | | 0.5 | MHz | | Slew Rate | | SR | | | 0.5 | V/µs | | Transient Response | Rise Time | t <sub>r</sub> | $R_L = 2k\Omega, C_L = 3$ | 100pF | 0.7 | μs | | | Overshoot | 0S | | | 15 | % | | Current from Terminal 8 To V- | | l <sub>8</sub> + | | | 20 | μA | | Current from Terminal 8 To V+ | | l <sub>8</sub> - | | | 2 | mA | | Settling Time | | 0.01% | A <sub>V</sub> = 1 | 2V <sub>P-P</sub> Input | 8 | μs | | | | 0.10% | A <sub>V</sub> = 1 | 2V <sub>P-P</sub> Input | 4.5 | μs | ### **Electrical Specifications** $T_A = +25 \,^{\circ}\text{C}$ , V+ = 5V, V- = 0, Unless Otherwise Specified. | | | | | CA5420A | | | | |---------------------------------|---------------------|------------------------------------------|-----------------|---------|-----------------|-------|--| | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNITS | | | Input Offset Voltage | V <sub>IO</sub> | V <sub>0</sub> = 2.5V | - | 1 | 5 | mV | | | Input Offset Current | I <sub>IO</sub> | V <sub>0</sub> = 2.5V | - | 0.02 | 4 | pA | | | Input Current | l <sub>l</sub> | V <sub>0</sub> = 2.5V | - | 0.02 | 5 | pА | | | Common Mode Rejection Ratio | CMRR | $V_{CM} = 0$ to 3.7V, $V_0 = 2.5V$ | 75 | 83 | - | dB | | | Common Mode Input Voltage Range | V <sub>ICR</sub> + | V <sub>0</sub> = 2.5V | 3.7 | 4 | - | V | | | | V <sub>ICR</sub> - | | - | -0.3 | 0 | V | | | Power Supply Rejection Ratio | PSRR | $\triangle V + = 1V; \triangle V - = 1V$ | 70 | 83 | - | dB | | | Large Signal Voltage Gain | A <sub>OL</sub> | | | | | | | | $V_0 = 0.5 \text{ to } 4V$ | | $R_L = \infty$ | 85 | 87 | - | dB | | | V <sub>O</sub> = 0.5 to 4V | | $R_L = 10k\Omega$ | 85 | 87 | - | dB | | | V <sub>O</sub> = 0.7 to 3V | | $R_L = 2k\Omega$ | 80 | 85 | - | dB | | | Source Current | I <sub>SOURCE</sub> | V <sub>O</sub> = 0V | 1.2 | 2.7 | - | mA | | ### **Electrical Specifications** $T_A = +25$ °C, V+ = 5V, V- = 0, Unless Otherwise Specified. (**continued**) | | | TEST SYMBOL CONDITIONS | | CA5420A | | | | |----------------|---------------------|------------------------|-----------------|---------|-----------------|-------|--| | PARAMETER | SYMBOL | | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNITS | | | Sink Current | I <sub>SINK</sub> | V <sub>O</sub> = 5V | 1.2 | 2.1 | - | mA | | | Output Voltage | V <sub>OM</sub> + | | 4.85 | 4.94 | - | V | | | | V <sub>OM</sub> - | | - | 0.13 | 0.15 | V | | | | v <sub>om</sub> + | $R_L = 10 k\Omega$ | 4.7 | 4.9 | - | V | | | | v <sub>om</sub> - | | - | 0.12 | 0.15 | V | | | | v <sub>om</sub> + | $R_L = 2k\Omega$ | 3.5 | 4.6 | - | V | | | | v <sub>om</sub> - | | - | 0.1 | 0.15 | V | | | Supply Current | I <sub>SUPPLY</sub> | V <sub>O</sub> = 0V | - | 400 | 550 | μΑ | | | | | V <sub>0</sub> = 2.5V | - | 430 | 600 | μΑ | | ## **Electrical Specifications** $T_A = -55 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ , $V_T = 5 \,^{\circ}\text{C}$ , $V_T = 0$ , Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-55 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ . | | SYMBOL | | | | | | |---------------------------------|---------------------|--------------------------------------------------|-----------------|------|-----------------|-------| | PARAMETER | | TEST<br>CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNITS | | Input Offset Voltage | V <sub>IO</sub> | V <sub>0</sub> = 2.5V | - | 2 | 10 | mV | | Input Offset Current | I <sub>IO</sub> | V <sub>0</sub> = 2.5V | - | 1.5 | 3 | nA | | Up to $T_A = +85$ ° C | | | - | 2 | 10 | рА | | Input Current | 11 | V <sub>0</sub> = 2.5V | - | 2 | 5 | nA | | Up to $T_A = +85$ ° C | | | - | 10 | 15 | pA | | Common Mode Rejection Ratio | CMRR | $V_{CM} = 0 \text{ to } 3.7V,$<br>$V_{O} = 2.5V$ | 70 | 80 | - | dB | | Common Mode Input Voltage Range | V <sub>ICR</sub> + | V <sub>0</sub> = 2.5V | 3.7 | 4 | - | V | | | V <sub>ICR</sub> - | | - | -0.3 | 0 | V | | Power Supply Rejection Ratio | PSRR | $\Delta V + = 1V;$<br>$\Delta V - = 1V$ | 70 | 83 | - | dB | | Large Signal Voltage Gain | A <sub>OL</sub> | | | | | | | V <sub>0</sub> = 0.5 to 4V | | $R_L = \infty$ | 65 | 75 | - | dB | | V <sub>O</sub> = 0.7 to 4V | | $R_L = 10k\Omega$ | 80 | 87 | - | dB | | V <sub>0</sub> = 0.7 to 2.5V | | $R_L = 2k\Omega$ | 75 | 80 | - | dB | | Source Current | I <sub>SOURCE</sub> | V <sub>O</sub> = OV | 1 | 2.7 | - | mA | | Sink Current | I <sub>SINK</sub> | V <sub>O</sub> = 5V | 1 | 2.1 | - | mA | | Output Voltage | V <sub>OM</sub> + | R <sub>L</sub> = ∞ | 4.8 | 4.9 | - | V | | | v <sub>om</sub> - | | - | 0.16 | 0.2 | V | | | V <sub>OM</sub> + | $R_L = 10k\Omega$ | 4.7 | 4.9 | - | V | | | V <sub>OM</sub> - | | - | 0.15 | 0.2 | ٧ | | | v <sub>om</sub> + | $R_L = 2k\Omega$ | 3 | 4 | - | V | | | V <sub>OM</sub> - | | - | 0.14 | 0.2 | V | | Supply Current | ISUPPLY | V <sub>O</sub> = 0V | - | 430 | 600 | μΑ | | | | V <sub>0</sub> = 2.5V | - | 480 | 650 | μΑ | ### **Electrical Specifications** For Equipment Design at $V_{SUPPLY} = \pm 1V$ , $T_A = +25 \,^{\circ}$ C, Unless Otherwise Specified. | | | | | CA5420A | ١ | UNITS | |----------------------------------|--------------------------|--------------------|-----------------|---------|-----------------|-------| | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN<br>(Note 6) | ТҮР | MAX<br>(Note 6) | | | Input Offset Voltage | V <sub>IO</sub> | | - | 2 | 5 | mV | | Input Offset Current | I <sub>10</sub> | | - | 0.01 | 4 | pA | | Input Current | 11 | | - | 0.02 | 5 | pA | | Large Signal Voltage Gain | A <sub>OL</sub> | $R_L = 10k\Omega$ | 10 | 100 | - | kV/V | | | | | 80 | 100 | - | dB | | Common Mode Rejection Ratio | CMRR | | - | 560 | - | μV/V | | | | | 60 | 65 | - | dB | | Common Mode Input Voltage Range | V <sub>ICR</sub> + | | 0.2 | 0.5 | - | V | | | V <sub>ICR</sub> - | | -1 | -1.3 | - | V | | Power Supply Rejection Ratio | PSRR | | - | 32 | 425 | μV/V | | | | | 70 | 90 | - | dB | | Maximum Output Voltage | v <sub>om</sub> + | $R_L = \infty$ | 0.9 | 0.95 | - | V | | | V <sub>OM</sub> - | | -0.85 | -0.91 | - | V | | Supply Current | I <sub>SUPPLY</sub> | | - | 350 | 650 | μΑ | | Device Dissipation | P <sub>D</sub> | | - | 0.7 | 1.1 | mW | | Input Offset Voltage Temp. Drift | $\Delta V_{10}/\Delta T$ | | - | 4 | - | μV/°C | ### **Electrical Specifications** For Equipment Design at $V_{SUPPLY} = \pm 10V$ , $T_A = +25 \,^{\circ}C$ , Unless Otherwise Specified. | | | | | CA5420A | <b>L</b> | UNITS | |-------------------------------------------|--------------------------|--------------------|-----------------|---------|-----------------|-------| | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | | | Input Offset Voltage | V <sub>IO</sub> | | - | 2 | 5 | mV | | Input Offset Current | I <sub>IO</sub> | | - | 0.03 | 4 | pA | | Input Current | 11 | | - | 0.05 | 5 | pA | | Large Signal Voltage Gain | A <sub>OL</sub> | $R_L = 10k\Omega$ | 20 | 100 | - | kV/V | | | | | 80 | 100 | - | dB | | Common Mode Rejection Ratio | CMRR | | - | 100 | 320 | μV/V | | | | | 70 | 80 | - | dB | | Common Mode Input Voltage Range | V <sub>ICR</sub> + | | 9 | 9.3 | - | V | | | V <sub>ICR</sub> - | | -10 | -10.3 | - | V | | Power Supply Rejection Ratio | PSRR | | - | 32 | 320 | μV/V | | | | | 70 | 90 | - | dB | | Maximum Output Voltage | V <sub>OM</sub> + | R <sub>L</sub> = ∞ | 9.7 | 9.9 | - | V | | | V <sub>OM</sub> - | | -9.7 | -9.85 | - | V | | Supply Current | I <sub>SUPPLY</sub> | | - | 450 | 1000 | μΑ | | Device Dissipation | P <sub>D</sub> | | - | 9 | 14 | mW | | Input Offset Voltage<br>Temperature Drift | $\Delta V_{10}/\Delta T$ | | - | 4 | - | μV/°C | #### NOTE: $<sup>6. \ \</sup> Parameters \ with \ MIN \ and/or \ MAX \ limits \ are \ 100\% \ tested \ at \ +25\,^{\circ}C, \ unless \ otherwise \ specified. \ Temperature \ limits \ established \ by \ characterization$ and are not production tested. ### **Typical Applications** #### **Picoammeter Circuit** The exceptionally low input current (typically 0.2pA) makes the CA5420A highly suited for use in a picoammeter circuit. With only a single $10 \ G\Omega$ resistor, this circuit covers the range from $\pm 1.5 \ pA$ . Higher current ranges are possible with suitable switching techniques and current scaling resistors. Input transient protection is provided by the $1 \ M\Omega$ resistor in series with the input. Higher current ranges require that this resistor be reduced. The $10 \ M\Omega$ resistor connected to pin 2 of the CA5420A decouples the potentially high input capacitance often associated with lower current circuits and reduces the tendency for the circuit to oscillate under these conditions. FIGURE 2. PICOAMMETER CIRCUIT #### **High Input Resistance Voltmeter** Advantage is taken of the high input impedance of the CA5420A in a high input resistance DC voltmeter. Only two 1.5V "AA" type penlite batteries power this exceedingly high-input resistance (>1,000,000M $\Omega$ ) DC voltmeter. Full-scale deflection is $\pm 500$ mV, $\pm 150$ mV, and $\pm 15$ mV. Higher voltage ranges are easily added with external input voltage attenuator networks. The meter is placed in series with the gain network, thus eliminating the meter temperature co-efficient error term. Supply current in the standby position with the meter undeflected is $300\mu A$ . At full-scale deflection this current rises to $800\mu A$ . Carbon-zinc battery life should be in excess of 1,000 hours. FIGURE 3. HIGH INPUT RESISTANCE VOLTMETER ### **Typical Performance Curves** FIGURE 4. OUTPUT VOLTAGE SWING AND COMMON MODE INPUT VOLTAGE RANGE vs SUPPLY VOLTAGE FIGURE 5. OUTPUT VOLTAGE vs LOAD SOURCING CURRENT ### Typical Performance Curves (Continued) FIGURE 6. OUTPUT VOLTAGE vs LOAD SINKING CURRENT FIGURE 7. SUPPLY CURRENT vs OUTPUT VOLTAGE FIGURE 8. OUTPUT VOLTAGE SWING vs LOAD RESISTANCE FIGURE 9. INPUT BIAS CURRENT DRIFT ( $\Delta I_B/\Delta T$ ) FIGURE 10. INPUT NOISE VOLTAGE vs FREQUENCY FIGURE 11. OPEN LOOP GAIN AND PHASE SHIFT RESPONSE ### **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07/08/ 2011 | FN1925.7 | page 1 Features: Change "2V Supply at 300μA" to "2V Supply at 350μA" page 3 Updated Thermal Resistance note for package. page 3 Electrical Spec Table, V+ = 5V, V- = 0V (lower table): change PSRR min from 75dB to 70dB. page 4 Electrical Spec Table, V+ = 5V, V- = 0V (upper table) Change Supply Current Vo =0V Max from 500μA to 550μA, and V0 = 2.5V change max from 550μA to 600μA. page 4 Electrical Spec Table, TA = -55 to +125 V+ = 5V, V- = 0V (lower table) change Supply Current VO=0V Max from 550μA to 600μA, change Vo=2.5V max from 600uA to 650uA. page 5 Electrical Spec Table Vsupply =+/-1V (upper table) Common Mode Rejection Ratio, delete 1000uV/V MAX spec and leave only a typ spec. PSRR change 320uV/V max to 425μV/V max. page 9 POD M8.15 Updated to new POD format by removing table and moving dimensions onto drawing and adding land pattern. Changed in Typical Recommended Land Pattern the following: 2.41(0.095) to 2.20(0.087) 0.76 (0.030) to 0.60(0.023) 0.200 to 5.20(0.205) | | 12/08/2009 | FN1925.6 | Electrical Specifications Table; TA = 25°C, V+ = 5V, V- = 0V; Change Input Offset Current Max from 0.5pA to 4pA P3, same table as above; Input Current Max from 1pA to 5pA. P4: same table as above; Output Voltage VOM+: Minimum spec for RL = Infinity from 4.9V to 4.85V P5: In Vsupply = +/-1V, Large Signal Voltage Gain spec: Min from 20kV/V to 10kV/V and from 86dB to 80dB P4; Large Signal Voltage Gain RL = inf; change min to 65dB and typ to 75dB (was 85dB Min and 87dB Typ) Updated Pb-free bullet in Features and Pb-free note in Ordering Information per Mark Kwoka's new verbiage based on lead finish. Added TB347 link to ordering information for reel specifications. Added MSL link to Order Info Updated Caution statement in Abs Max per legal's new verbiage. Added Pb-Free Reflow link to Thermal Info Added POD to last page Added standard Over Temp note to applicable elec spec tables Corrected Input Offset Current Max from 0.4pA to 4pA | | 12/21/2005 | FN1925.5 | Added redline release FGs to ordering information table. | | September 1998 | FN1925.4 | Initial Release | #### **Products** Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families. For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISLCA5420A To report errors or suggestions for this datasheet, please go to: <a href="https://www.intersil.com/askourstaff">www.intersil.com/askourstaff</a> FITs are available from our website at: <a href="http://rel.intersil.com/reports/search.php">http://rel.intersil.com/reports/search.php</a> intersil For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com ### **Package Outline Drawing** #### M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 3, 3/11 #### NOTES: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - ${\bf 5.} \ \ {\bf Terminal\ numbers\ are\ shown\ for\ reference\ only}.$ - The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.