## Low Voltage, Dual SPDT, USB/CVBS/ Audio Switches, with Negative Signal Capability

The Intersil ISL54207 dual SPDT (Single Pole/Double Throw) switches combine low distortion audio/video and accurate USB 2.0 high speed ( 480 Mbps ) data signal switching in the same low voltage device. When operated with a 2.7 V to 3.6 V single supply, these analog switches allow audio/video signal swings below-ground, allowing the use of a common USB and audio/video connector in digital cameras, camcorders and other portable battery powered Personal Media Player devices.

The ISL54207 incorporates circuitry for detection of the USB $V_{B U S}$ voltage, which is used to switch between the audio/video and USB signal sources in the portable device. The part has a control pin to open all the switches and put the part in a low power down state.
The ISL54207 is available in a small $10 \mathrm{Ld} 2.1 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ ultra-thin $\mu$ TQFN package and a 10Ld 3mm x 3mm TDFN package. It operates over a temperature range of -40 to $+85^{\circ}$.

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN557 "Recommended Test Procedures for Analog Switches"


## Features

- High Speed (480Mbps) Signaling Capability per USB 2.0
- Low Distortion Negative Signal Capability
- Detection of \BUS Voltage on USB Cable
- Control Pin to Open all Switches and Enter Low Power State
- Low Distortion Mono Audio Signal
- THD+N at 20 mW into $32 \Omega$ Load <0.1\%
- Low Distortion Color Video Signal
- Differential Gain . 0.28\%
- Differential Phase 0.04 deg
- Cross-talk (4MHz) -78dB
- Single Supply Operation (VD) 2.7V to 3.6V
- -3dB Bandwidth USB Switch 630 MHz
- Available in $\mu$ TQFN and TDFN Packages
- Pb-Free Plus Anneal Available (RoHS Compliant)
- Compliant with USB 2.0 Short Circuit Requirements Without Additional External Components


## Applications

- Digital Camera and Camcorders
- Video MP3 and other Personal Media Players
- Cellular/Mobile Phones
- PDA's
- Audio/Video/USB Switching


## Application Block Diagram



Pinouts (Note 1)


ISL54207
(10 LD TDFN)
TOP VIEW


NOTE:

1. ISL54207 Switches shown for $\mathrm{V}_{\text {BUS }}=$ Logic "0" and CTRL = Logic "1".

## Truth Table

| ISL54207 |  |  |  |
| :---: | :---: | :---: | :---: |
| VBUS | CTRL | NC1, NC2 | NO1, NO2 |
| 0 | 0 | OFF | OFF |
| 0 | 1 | ON | OFF |
| 1 | $x$ | OFF | ON |

CTRL: Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$
$V_{B U S}$ : Logic " 0 " when $\leq \mathrm{V}_{\mathrm{DD}}+0.2 \mathrm{~V}$ or Floating, Logic " 1 " when $\geq V_{D D}+0.8 V$

## Pin Descriptions

| ISL54207 |  |  |
| :---: | :---: | :--- |
| PIN NO. | NAME | FUNCTION |
| 1 | VDD | Power Supply |
| 2 | VBUS | Digital Control Input |
| 3 | COM1 | Voice/Video and USB Common Pin |
| 4 | COM2 | Voice/Video and USB Common Pin |
| 5 | GND | Ground Connection |
| 6 | NC2 | Audio or Video Input |
| 7 | NC1 | Audio or Video Input |
| 8 | NO2 | USB Differential Input |
| 9 | NO1 | USB Differential Input |
| 10 | CTRL | Digital Control Input (Audio Enable) |

## Ordering Information

| PART NUMBER (Note) | PART MARKING | TEMP. RANGE ( ${ }^{\circ}$ ) | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL54207IRUZ-T | FP | -40 to +85 | 10 Ld $2.1 \times 1.6 \mathrm{~mm} \mu$ TQFN Tape and Reel | L10.2.1x1.6A |
| ISL54207IRZ-T | $207 Z$ | -40 to +85 | $10 \mathrm{Ld} 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN Tape and Reel | L10.3×3A |
| ISL54207IRZ | 2072 | -40 to +85 | $10 \mathrm{Ld} 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN | L10.3×3A |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate or NiPdAu termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| VDD to GND | -0.3 to 6.0V |
| Input Voltages |  |
| NCx, NOx(Note 2) | -2 V to (( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| VBUS (Note 2). | -2 V to 5.5 V |
| CTRL (Note 2) | -0.3 to (( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| Output Voltages |  |
| COMx (Note 2) | -2 V to (( $\mathrm{V}_{\mathrm{DD}}$ ) + 0.3V) |
| Continuous Current (NCx, COMx) | $\pm 150 \mathrm{~mA}$ |
| Peak Current (NCx, COMx) |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max). | $\pm 300 \mathrm{~mA}$ |
| Continuous Current (NOx) | $\pm 40 \mathrm{~mA}$ |
| Peak Current ( NOx ) |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) . | $\pm 100 \mathrm{~mA}$ |
| ESD Rating: |  |
| HBM | . >7kV |
| MM | >450V |
| CDM | >2kV |

## Thermal Information

$\begin{array}{cc}\text { Thermal Resistance (Typical, Note 3) } & \theta_{\text {JA }}(\mathrm{C} / \mathrm{W}) \\ 10 \mathrm{Ld} \mu \text { TQFN Package } \ldots \ldots \ldots \ldots \ldots \ldots \ldots & \ldots \ldots\end{array}$
10 Ld $\mu$ TQFN Package . . . . . . . . . . . . . . . . . . . . . . . . . . 130
Maximum Junction Temperature (Plastic Package) . . . . . . $+150^{\circ} \mathrm{C}$
Maximum Storage Temperature Range. . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Conditions

Temperature Range
ISL54207IRUZ and ISL54207IRZ. . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES:
2. Signals on NOx, NCx, COMx, CTRL, VBUS exceeding $V_{D D}$ or GND by specified amount are clamped. Limit current to maximum current ratings.
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}} \mathrm{VSH}^{2}=3.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}} \mathrm{SL}=3.2 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{CTRLH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLL}}=0.5 \mathrm{~V}$, (Notes 4,6 ), unless otherwise specified.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ}$ ) | (NOTE 5) MIN | TYP | (NOTE 5) MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Audio/Video Switches (NC1, NC2) |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=$ float, $\mathrm{CTRL}=1.4 \mathrm{~V}$ | Full | -1.5 | - | 1.5 | V |
| ON Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=\text { float, } \mathrm{CTRL}=1.4 \mathrm{~V}, \\ & \mathrm{l}^{\mathrm{COMx}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NCx}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V}, \\ & \text { (See Figure 3) } \end{aligned}$ | 25 | - | 2.65 | 4 | $\Omega$ |
|  |  | Full | - | - | 5.5 | $\Omega$ |
| ron Matching Between Channels, ${ }^{\Delta} \mathrm{r} \mathrm{ON}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=\text { float, } \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=100 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{NCx}}=\text { Voltage at max roN over signal range of }-0.85 \mathrm{~V} \text { to } \\ & 0.85 \mathrm{~V} \text {, (Note 8) } \end{aligned}$ | 25 | - | 0.02 | 0.13 | $\Omega$ |
|  |  | Full | - | - | 0.16 | $\Omega$ |
| $\mathrm{r}^{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT }}$ (ON) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=\text { float, } \mathrm{CTRL}=1.4 \mathrm{~V}, \\ & \left.\mathrm{I}_{\mathrm{COMx}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NCx}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (Note } 7\right) \end{aligned}$ | 25 | - | 0.03 | 0.05 | $\Omega$ |
|  |  | Full | - | - | 0.07 | $\Omega$ |
| Discharge Pull-Down Resistance, $\mathrm{R}_{\mathrm{NC} 1}, \mathrm{R}_{\mathrm{NC} 2}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=$ float, $\mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}$ or $\mathrm{V}_{\mathrm{COM}+}=-0.85 \mathrm{~V}, 0.85 \mathrm{~V}, \mathrm{~V}_{\mathrm{NCx}}=-0.85 \mathrm{~V}, 0.85 \mathrm{~V}$, $\mathrm{V}_{\mathrm{NOx}}=$ floating, Measure current through the discharge pull-down resistor and calculate resistance value. | 25 | - | 50 | - | $\mathrm{k} \Omega$ |
| USB Switches (NO1, NO2) |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or 3 V | Full | 0 | - | $V_{\text {DD }}$ | V |
| ON Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4.4 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.6 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NOx}}=0 \mathrm{~V} \text { to } 400 \mathrm{mV} \\ & (\text { See Figure } 4) \end{aligned}$ | 25 | - | 4.6 | 5 | $\Omega$ |
|  |  | Full | - | - | 6.5 | $\Omega$ |
| ron Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4.4 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.6 \mathrm{~V} \text {, } \\ & \mathrm{l}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NOx}}=\text { Voltage at } \max \mathrm{r}_{\mathrm{ON}}, \\ & \text { (Note 8) } \end{aligned}$ | 25 | - | 0.06 | 0.5 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| $\mathrm{r}^{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT }}$ (ON) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=4.4 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or 3.6 V , $\mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\text {NOx }}=0 \mathrm{~V}$ to 400 mV , (Note 7) | 25 | - | 0.4 | 0.6 | $\Omega$ |
|  |  | Full | - | - | 1.0 | $\Omega$ |

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUSH}}=3.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}} \mathrm{SL}=3.2 \mathrm{~V}$, $\mathrm{V}_{\text {CTRLH }}=1.4 \mathrm{~V}, \mathrm{~V}_{\text {CTRLL }}=0.5 \mathrm{~V}$, (Notes 4,6 ), unless otherwise specified. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> (C) | (NOTE 5) MIN | TYP | (NOTE 5) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{D}+(\mathrm{OFF})}$ or ID-(OFF) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0 \mathrm{~V}, \mathrm{C} R \mathrm{RL}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMx}}=0.5 \mathrm{~V}, 0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NOx}}=0 \mathrm{~V}, 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NCx}}=\text { float } \end{aligned}$ | 25 | -10 | - | 10 | nA |
|  |  | Full | -70 | - | 70 | nA |
| ON Leakage Current, $\mathrm{I}_{\mathrm{Dx}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.25 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.6 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{NOx}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMx}}, \mathrm{~V}_{\mathrm{NCx}}=\text { float } \end{aligned}$ | 25 | -10 | 2 | 10 | nA |
|  |  | Full | -75 | - | 75 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $V_{D D}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 1) | 25 | - | 67 | - | ns |
| Turn-OFF Time, toff | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 1) | 25 | - | 48 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\text {D }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 2) | 25 | - | 18 | - | ns |
| Skew, tSKEW | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or $3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega$, $C_{L}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=720 \mathrm{ps}$ at 480 Mbps , <br> (Duty Cycle =50\%) (See Figure 7) | 25 | - | 50 | - | ps |
| Total Jitter, $\mathrm{t}_{\mathrm{J}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=750 \mathrm{ps} \text { at } 480 \mathrm{Mbps} \end{aligned}$ | 25 | - | 210 | - | ps |
| Propagation Delay, tPD | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF},(\text { See Figure } 7) \end{aligned}$ | 25 | - | 250 | - | ps |
| Crosstalk (Channel-to-Channel), NC2 to COM1, NC1 to COM2 | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=$ float, $\mathrm{CTRL}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=75 \Omega$, $\mathrm{f}=4 \mathrm{MHz}, \mathrm{V}_{\mathrm{NCx}}=300 \mathrm{mV} \mathrm{V}_{\mathrm{P}-\mathrm{P}}$, <br> (See Figure 6) | 25 | - | -78 | - | dB |
| Differential Gain | $\begin{aligned} & \mathrm{V}_{\text {IN }}=300 \mathrm{mV}_{\mathrm{P}-\mathrm{P},} \mathrm{~V}_{\text {OFFSET }}=0 \mathrm{~V} \text { to } 0.7 \mathrm{~V}, \mathrm{f}=3.58 \mathrm{MHz}, \\ & \mathrm{R}_{\mathrm{L}}=75 \end{aligned}$ | 25 | - | 0.28 | - | \% |
| Differential Phase | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=300 \mathrm{mVp}-\mathrm{p}, \mathrm{~V}_{\mathrm{OFFSET}}=0 \mathrm{~V} \text { to } 0.7 \mathrm{~V}, \mathrm{f}=3.58 \mathrm{MHz}, \\ & \mathrm{R}_{\mathrm{L}}=75 \end{aligned}$ | 25 | - | 0.04 | - | - |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=\text { float, } \\ & \mathrm{CTRL}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NCx}}=0.707 \mathrm{~V}_{\mathrm{RMS}}\left(2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right), \mathrm{R}_{\mathrm{L}}=32 \Omega \end{aligned}$ | 25 | - | 0.06 | - | \% |
| NCx (Audio/Video) Switch -3dB Bandwidth | Signal $=8 \mathrm{dBm}, \mathrm{R}_{\mathrm{L}}=75 \Omega, C_{L}=5 \mathrm{pF}$ | 25 | - | 338 | - | MHz |
| NOx (USB) Switch -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 \mathrm{~V}_{\mathrm{DC}}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | - | 630 | - | MHz |
| NOx OFF Capacitance, $\mathrm{C}_{\text {NOx }}$ (OFF) | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=\text { float, CTRL }=3.0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{D}-} \text { or } \mathrm{V}_{\mathrm{D}+}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure 5) } \end{aligned}$ | 25 | - | 6 | - | pF |
| NCx OFF Capacitance, $\mathrm{C}_{\mathrm{NCx} \text { (OFF) }}$ | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3 \mathrm{~V} \text {, } \\ & \mathrm{V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure } 5 \text { ) } \end{aligned}$ | 25 | - | 9 | - | pF |
| COMx ON Capacitance, $\mathrm{C}_{\text {COMx }}$ (ON) | $\begin{aligned} & f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=5.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3 \mathrm{~V} \text {, } \\ & \mathrm{V}_{\mathrm{D}-\text { or }} \mathrm{V}_{\mathrm{D}+}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure } 5 \text { ) } \end{aligned}$ | 25 | - | 10 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range, $\mathrm{V}_{\mathrm{DD}}$ |  | Full | 2.7 |  | 3.6 | V |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=$ float or $5.25 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}$ | 25 | - | 6 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 10 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (Low Power State) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUS}}=0 \mathrm{~V}$ or float, $\mathrm{CTRL}=0 \mathrm{~V}$ or float | 25 | - | 1 | 7 | nA |
|  |  | Full | - | - | 140 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| V ${ }_{\text {BUS }}$ Voltage Low, $\mathrm{V}_{\text {BUSL }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | $\mathrm{V}_{\mathrm{DD}}+0.2$ | V |
| V ${ }_{\text {BUS }}$ Voltage High, $\mathrm{V}_{\text {BUSH }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | $\mathrm{V}_{\mathrm{DD}}+0.8$ | - | - | V |
| CTRL Voltage Low, $\mathrm{V}_{\text {CTRLL }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |

Electrical Specifications-2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BUSH}}=3.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}$ SL $=3.2 \mathrm{~V}$, $\mathrm{V}_{\text {CTRLH }}=1.4 \mathrm{~V}, \mathrm{~V}_{\text {CTRLL }}=0.5 \mathrm{~V}$, (Notes 4,6 ), unless otherwise specified. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP <br> (C) | (NOTE 5) MIN | TYP | (NOTE 5) <br> MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CTRL Voltage High, $\mathrm{V}_{\text {CTRLH }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | - | V |
| Input Current, IBUSL, ICTRLL | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=0 \mathrm{~V}$ or float, $\mathrm{CTRL}=0 \mathrm{~V}$ or float | Full | -50 | 20 | 50 | nA |
| Input Current, IBUSH | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=5.25 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or float | Full | -2 | 1.1 | 2 | $\mu \mathrm{A}$ |
| Input Current, ICTRLH | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=0 \mathrm{~V}$ or float, $\mathrm{CTRL}=3.6 \mathrm{~V}$ | Full | -2 | 1.1 | -2 | $\mu \mathrm{A}$ |
| V ${ }_{\text {BUS }}$ Pull-Down Resistor, RVBUS | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=5.25 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or float | Full | - | 4 | - | $\mathrm{M} \Omega$ |
| CTRL Pull-Down Resistor, R ${ }_{\text {CTRL }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {BUS }}=0 \mathrm{~V}$ or float, $\mathrm{CTRL}=3.6 \mathrm{~V}$ | Full | - | 4 | - | $\mathrm{M} \Omega$ |

NOTES:
4. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
6. Parts are $100 \%$ tested at $+25^{\circ}$. Limits across the full temperature range are guaranteed by design and correlation.
7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
8. ron matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between NC1 and NC2 or between NO1 and NO2.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{\text {(INPUT) }} \frac{R_{L}}{R_{L}+r_{(O N)}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1. SWITCHING TIMES

## Test Circuits and Waveforms (Continued)



FIGURE 2A. MEASUREMENT POINTS


Repeat test for all switches. $\mathrm{C}_{\mathrm{L}}$ includes fixture and stray capacitance.

FIGURE 2B. TEST CIRCUIT

FIGURE 2. BREAK-BEFORE-MAKE TIME


Repeat test for all switches.
FIGURE 3. AUDIO ron TEST CIRCUIT


Repeat test for all switches.
FIGURE 4. USB ron TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



Repeat test for all switches.
FIGURE 5. CAPACITANCE TEST CIRCUIT


FIGURE 7A. MEASUREMENT POINTS


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches

FIGURE 6. AUDIO CROSSTALK TEST CIRCUIT

|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals. |tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals |tskew_0| Change in Skew through the Switch for Output Signals.
|tskew_i| Change in Skew through the Switch for Input Signals.

FIGURE 7B. TEST CIRCUIT
FIGURE 7. SKEW TEST

## Application Block Diagram



## Detailed Description

The ISL54207 device is a dual single pole/double throw (SPDT) analog switch device that operates from a single DC power supply in the range of 2.7 V to 3.6 V . It was designed to function as a dual 2 to 1 multiplexer to select between USB differential data signals and mono audio/composite video baseband signals (CVBS). It comes in tiny $\mu$ TQFN and TDFN packages for use in cameras, camcorders, video MP3 players, PDAs, cell phones, and other personal media players.

The part consists of two $3 \Omega$ audio/video switches and two $5 \Omega$ USB switches. The audio/video switches can accept signals that swing below ground. They were designed to pass ground reference audio or dc restored with synch composite video signals with minimal distortion. The USB switches were designed to pass high-speed USB differential data signals with minimal edge and phase distortion.
The ISL54207 was specifically designed for digital cameras, camcorders, MP3 players, cell phones and other personal media player applications that need to combine the audio/video jacks and the USB data connector into a single shared connector, thereby saving space and component cost. A typical application block diagram of this functionality is shown above.

The ISL54207 incorporates circuitry for the detection of the USB VBUS voltage, which is used to switch between the audio/video drivers and USB transceiver of the media player. The ISL54207 contains a logic control pin (CTRL) that when driven Low while VBUS is Low, opens all switches and puts the part into a low power state, drawing typically 1 nA of $\mathrm{I}_{\mathrm{DD}}$ current.

A detailed description of the two types of switches is provided in the following sections. The USB transmission and audio/video playback are intended to be mutually exclusive operations.

## NC1 and NC2 Audio/Video Switches

The two NC (normally closed) audio/video switches (NC1, NC2) are $3 \Omega$ switches that can pass signals that swing below ground by as much as 1.5 V . They were designed to pass ground reference audio signals and DC restored composite base-band signals (CVBS), including negative synchronizing pulse with minimal insertion loss and very low distortion and degradation.

The -3 dB bandwidth into $75 \Omega$ is 338 MHz (Figure 17). Crosstalk between NC1 and NC2 @ 4MHz is -78 dB (Figure 16), which allows composite video to be routed through one switch and mono-audio through the other switch with little interference.
The recommended maximum signal range is from -1.5 V to 1.5 V . You can apply positive signals greater than 1.5 V but the ron resistance of the switch increases rapidly above 1.5 V . The signal should not be allowed to exceed the $\mathrm{V}_{\mathrm{DD}}$ rail or swing more negative than -1.5 V .

Over a signal range of $\pm 1 \mathrm{~V}(0.707 \mathrm{Vrms})$ with $\mathrm{V}_{\mathrm{DD}}>2.7 \mathrm{~V}$, these switches have an extremely low ron resistance variation. They can pass a ground referenced audio signal with very low distortion ( $<0.06 \%$ THD+N) when delivering 15.6 mW into a $32 \Omega$ headphone speaker load. See Figures 10, 11, 12, and 13 THD+N performance curves.
Figure 8 and 9 shows the vector scope plots of a standard NTSC color bar signal at both the input (Figure 8) and output (Figure 9) of the ISL54207. The plots show that except for a little attenuation due to switch ron and test fixture cabling, there is virtually no degradation of the video waveform through the switch.


FIGURE 8. VECTOR-SCOPE PLOT BEFORE SWITCH


FIGURE 9. VECTOR-SCOPE PLOT AFTER SWITCH

Figure 18 shows the differential gain (DG) and differential phase (DP) plots at the output of the switch using an actual NTSC composite video signal and a VM700A Video Measurement Test Set. DG $=0.28 \%$ and DP $=0.04^{\circ}$.

These NC switches are uni-directional switches. The audio/video sources should be connected at the NC side of the switch (pins 7 and 8 ) and the speaker load and video receiver should be connected at the COM side of the switch (pins 3 and 4).
The NC switches are active (turned ON) whenever the $\mathrm{V}_{\mathrm{BUS}}$ voltage is $\leq$ to $\mathrm{V}_{\mathrm{DD}}+0.2 \mathrm{~V}$ or floating and the CTRL voltage $\geq$ to 1.4 V .

Note: Whenever the NC switches are ON the USB transceivers need to be in the high impedance state or static high or low state.

## NO1 and NO2 USB Switches

The two NO (normally open) USB switches (NO1, NO2) are $5 \Omega$ bidirectional switches that are designed to pass high-speed USB differential signals in the range of $\pm 0 \mathrm{~V}$ to 400 mV . The switches have low capacitance and high bandwidth to pass USB high-speed signals (480Mbps) with minimum edge and phase distortion to meet USB 2.0 signal quality specifications. See Figure 14 for High-speed Eye Pattern taken with switch in the signal path.

The maximum signal range for the USB switches is from -1.5 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage at NO 1 and NO 2 should not be allowed to exceed the $\mathrm{V}_{\mathrm{DD}}$ voltage rail or go below ground by more than -1.5 V .
The NO switches are active (turned ON) whenever the $\mathrm{V}_{\mathrm{BUS}}$ voltage is $\geq$ to $\mathrm{V}_{\mathrm{DD}}+0.8 \mathrm{~V}$. VBUS is internally pulled low, so when VBUS is floating, the USB switches are OFF.
Note: Whenever the NO switches are ON, the audio and video drivers need to be at AC or DC ground or floating to keep from interfering with the data transmission.

## ISL54207 Operation

The discussion that follows will discuss using the ISL54207 in the typical application shown in the block diagram on page 8.

## LOGIC CONTROL

The state of the ISL54207 device is determined by the voltage at the VBUS pin (pin 2) and the CTRL pin (pin 10). Refer to truth-table on page 2 of the data sheet.
The VBUS pin and CTRL pin are internally pulled low through $4 \mathrm{M} \Omega$ resistors to ground and can be left floating. The CTRL control pin is only active when VBUS is logic " 0 ".

## Logic control voltage levels:

VBUS = Logic " 0 " (Low) when VBUS $\leq \mathrm{V}_{\mathrm{DD}}+0.2 \mathrm{~V}$ or Floating.
VBUS = Logic "1" (High) when VBUS $\geq \mathrm{V}_{\mathrm{DD}}+0.8 \mathrm{~V}$
CTRL = Logic " 0 " (Low) when $\leq 0.5 \mathrm{~V}$ or floating.
CTRL = Logic " 1 " (High) when $\geq 1.4 \mathrm{~V}$

## Audio/Video Mode

If the VBUS pin = Logic " 0 " and CTRL pin = Logic " 1 ," the part will be in the Audio/Video mode. In Audio/Video mode the NC1 and NC2 $3 \Omega$ audio/video switches are ON and the NO1 and NO2 $5 \Omega$ USB switches are OFF (high impedance). In a typical application, $\mathrm{V}_{\mathrm{DD}}$ will be in the range of 2.7 V to 3.6 V and will be connected to the battery or LDO of the media player. When a audio/video jack is plugged into the common connector, nothing gets connected at the VBUS pin (it is floating) and as long as the CTRL = Logic "1," the ISL54207 part remains in the audio/video mode and the media player audio and video drivers can drive the speaker and video display.

## USB Mode

If the VBUS pin = Logic " 1 " and CTRL pin = Logic " 0 " or Logic "1," the part will go into USB mode. In USB mode, the NO1 and NO2 $5 \Omega$ switches are ON and the NC1 and NC2 $3 \Omega$ audio switches are OFF (high impedance). When a USB cable from a computer or USB hub is connected at the common connector, the voltage at the VBUS pin will be driven to be in the range of 4.4 V to 5.25 V . The ISL54207 part will go into the USB mode. In USB mode, the computer or USB hub transceiver and the media player USB transceiver are connected and digital data will be able to be transmitted back and forth.

When the USB cable is disconnected, the ISL54207 automatically turns the NO1 and NO2 switches OFF.

## Low Power Mode

If the VBUS pin = Logic "0" and CTRL pin = Logic " 0 ," the part will be in the Low Power mode. In the Low Power mode, the NCx switches and the NOx switches are OFF (high impedance). In this state, the device draws typically 1 nA of current.

## EXTERNAL V bus $^{\text {SERIES RESISTOR }}$

The ISL54207 contains a clamp circuit between VBUS and VDD. Whenever the $V_{B U S}$ voltage is greater than the $V_{D D}$ voltage by more than 2.55 V , current will flow through this clamp circuitry into the $V_{D D}$ power supply bus.
During normal USB operation, $\mathrm{V}_{\mathrm{DD}}$ is in the range of 2.7 V to 3.6 V and $\mathrm{V}_{\mathrm{BUS}}$ is in the range of 4.4 V to 5.25 V . The clamp
circuit is not active and no current will flow through the clamp into the $V_{D D}$ supply.

In a USB application, the situation can exist where the $\mathrm{V}_{\mathrm{BUS}}$ voltage from the computer could be applied at the VBUS pin before the $\mathrm{V}_{\mathrm{DD}}$ voltage is up to its normal operating voltage range and current will flow through the clamp into the $\mathrm{V}_{\mathrm{DD}}$ power supply bus. This current could be quite high when $\mathrm{V}_{\mathrm{DD}}$ is OFF or at 0 V and could potentially damage other components connected in the circuit. In the application circuit, a $22 \mathrm{k} \Omega$ resistor has been put in series with the VBUS pin to limit the current to a safe level during this situation.

It is recommended that a current limiting resistor in the range of $10 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$ be connected in series with the VBUS pin. It will have minimal impact on the logic level at the VBUS pin during normal USB operation and protect the circuit during the time $\mathrm{V}_{B U S}$ is present before $\mathrm{V}_{\mathrm{DD}}$ is up to its normal operating voltage.

Note: No external resistor is required in applications where $\mathrm{V}_{\text {BUS }}$ will not exceed $\mathrm{V}_{\mathrm{DD}}$ by more than 2.55 V .

## POWER

The power supply connected at VDD (pin 1) provides power to the ISL54207 part. Its voltage should be kept in the range of 2.7 V to 3.6 V when used in a USB/Audio/Video application to ensure you get proper switching when the $\mathrm{V}_{\mathrm{B}}$, at its lower limit of 4.4 V .

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ}$, Unless Otherwise Specified



FIGURE 10. THD+N vs SUPPLY VOLTAGE vs FREQUENCY


FIGURE 11. THD+N vs SIGNAL LEVELS vs FREQUENCY

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 12. THD+N vs OUTPUT VOLTAGE


FIGURE 13. THD+N vs OUTPUT POWER


TIME (10ns/DIV)
FIGURE 14. EYE PATTERN: 480Mbps WITH NOx SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 15. FREQUENCY RESPONSE


FIGURE 17. FREQUENCY RESPONSE

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP):
GND (TDFN Paddle Connection: Tie to GND or Float)
TRANSISTOR COUNT:
98
PROCESS:
Submicron CMOS


FIGURE 16. VIDEO TO AUDIO CROSSTALK


FIGURE 18. DIFFERENTIAL PHASE AND DIFFERENTIAL GAIN

## Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)



L10.2.1x1.6A
10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 2.05 | 2.10 | 2.15 | - |
| E | 1.55 | 1.60 | 1.65 | - |
| e | 0.50 BSC |  |  |  |
| k | 0.20 | - | - | - |
| L | 0.35 | 0.40 | 0.45 | - |
| N | 10 |  |  |  |
| Nd | 4 |  |  |  |
| Ne | 1 |  |  |  |
| $\theta$ | 0 | - | 12 | 4 |

NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. Same as JEDEC MO-255UABD except:

No lead-pull-back, "A" MIN dimension $=0.45$ not 0.50 mm "L" MAX dimension $=0.45$ not 0.42 mm .
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.


## Thin Dual Flat No-Lead Plastic Package (TDFN)



L10.3x3A
10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.70 | 0.75 | 0.80 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.20 REF |  |  | - |
| b | 0.20 | 0.25 | 0.30 | 5,8 |
| D | 2.95 | 3.0 | 3.05 | - |
| D2 | 2.25 | 2.30 | 2.35 | 7,8 |
| E | 2.95 | 3.0 | 3.05 | - |
| E2 | 1.45 | 1.50 | 1.55 | 7,8 |
| e | 0.50 BSC |  |  | - |
| k | 0.25 | - | - | - |
| L | 0.25 | 0.30 | 0.35 | 8 |
| N | 10 |  |  |  |
| Nd | 5 |  |  |  |

Rev. 3 3/06
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. N is the number of terminals.
3. Nd refers to the number of terminals on $D$.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Compliant to JEDEC MO-229-WEED-3 except for D2 dimensions.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

