## 400MHz Multiplexing Amplifier

The ISL59440 is a 400 MHz bandwidth $4: 1$ multiplexing amplifier designed primarily for video switching. This Muxamp has user-settable gain and also features a high speed three-state function to enable the output of multiple devices to be wired together. All logic inputs have pull-downs to ground and may be left floating. The ENABLE pin, when pulled high, sets the ISL59440 to the low current power-down mode for power sensitive applications - consuming just 5 mW .
table 1. ChANNEL SELECT LOGIC TABLE

| S1 | S0 | $\overline{\text { ENABLE }}$ | HIZ | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | IN0 |
| 0 | 1 | 0 | 0 | IN1 |
| 1 | 0 | 0 | 0 | IN2 |
| 1 | 1 | 0 | 0 | IN3 |
| $X$ | $X$ | 1 | $X$ | Power Down |
| $X$ | $X$ | 0 | 1 | High Z |

## Pinout



## Functional Diagram



ENABLE pin must be low in order to activate the HIZ state

## Features

- $411 \mathrm{MHz}(-3 \mathrm{~dB})$ Bandwidth $\left(\mathbb{A}=1, \mathrm{~V}_{\text {OUT }}=100 \mathrm{mV} \mathrm{V}_{\mathrm{P}-\mathrm{P}}\right)$
- $200 \mathrm{MHz}(-3 \mathrm{~dB})$ Bandwidth $\left(\mathbb{A}=2, \mathrm{~V}_{\mathrm{OUT}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right)$
- Slew Rate $\left(\mathbb{A}=1, R_{L}=500 \Omega, \mathrm{~V}_{\text {OUT }}=4 \mathrm{~V}\right) \ldots . .1053 \mathrm{~V} / \mu \mathrm{s}$
- Slew Rate $\left(\mathbb{A}=2, R_{L}=500 \Omega, \mathrm{~V}_{\mathrm{OUT}}=5 \mathrm{~V}\right) \ldots . .1470 \mathrm{~V} / \mu \mathrm{s}$
- Adjustable Gain
- High Speed Three-state Output (HIZ)
- Low Current Power-down. .5 mW
- Pb-Free Available (RoHS Compliant)


## Applications

- HDTV/DTV Analog Inputs
- Video Projectors
- Computer Monitors
- Set-top Boxes
- Security Video
- Broadcast Video Equipment


## Ordering Information

| PART NUMBER | PART MARKING | PACKAGE | PKG. DWG. <br> $\#$ |
| :--- | :--- | :--- | :--- |
| ISL59440IA* $^{*}$ | 59440 IA | 16 Ld QSOP | MDP0040 |
| ISL59440IAZ* <br> (Note) | 59440 IAZ | 16 Ld QSOP <br> (Pb-free) | MDP0040 |

*Add "-T7" or "-T13" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
Absolute Maximum Ratings $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

Supply Voltage (V+ to V-) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . V- -0.5 V , V+ +0.5V
Supply Turn-on Slew Rate . .................................. . . . 1V/us
IN- Input Current (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5mA
Digital \& Analog Input Current (Note 1) . . . . . . . . . . . . . . . . . . . 50mA
Output Current (Continuous) . . . . . . . . . . . . . . . . . . . . . . . . . . 50mA
ESD Rating
Human Body Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.5kV
Machine Model . ................................................ . . 300 V

## Thermal Information

Storage Temperature Range . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Operating Temperature . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Operating Junction Temperature . . . . . . . . . . . . . . . . $40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Curves

Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:

1. If an input signal is applied before the supplies are powered up, the input current must be limited to these maximum values.
2. Parts are $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits established by characterization and are not production tested.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\quad \mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | $\begin{array}{\|c\|} \text { MIN } \\ \text { (Note 2) } \end{array}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Note 2) } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GENERAL |  |  |  |  |  |  |
| $\pm \mathrm{I}_{\text {S }}$ Enabled | Supply Current | No load, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, ENABLE Low | 12.5 | 14.5 | 16.5 | mA |
| IS Disabled | Disabled Supply Current I+ | No load, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, ENABLE High | 0.5 | 1 | 1.5 | mA |
|  | Disabled Supply Current I- | No load, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, $\overline{\text { ENABLE }}$ High |  | 3 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OUT }}$ | Positive and Negative Output Swing | $V_{I N}= \pm 2 \mathrm{~V}, R_{L}=500 \Omega, A_{V}=2$ | $\pm 3.5$ | $\pm 3.9$ |  | V |
| Iout | Output Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ to GND | 80 | 130 |  | mA |
| $\mathrm{V}_{\text {OS }}$ | Output Offset Voltage |  | -12 | 4 | +12 | mV |
| lb+ | Input Bias Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -4 | 2.5 | -1.5 | $\mu \mathrm{A}$ |
| Ib- | Feedback Bias Current |  | -15 | 7 | 15 | $\mu \mathrm{A}$ |
| ROUT | Output Resistance | $H I Z=$ logic high, (DC), $A_{V}=1$ |  | 1.4 |  | $\mathrm{M} \Omega$ |
|  |  | HIZ = logic low, (DC), $A_{V}=1$ |  | 0.2 |  | $\Omega$ |
| R IN | Input Resistance | $\mathrm{V}_{\text {IN }}=3.5 \mathrm{~V}$ |  | 10 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=224 \mathrm{mV} \mathrm{VMS}, A_{\mathrm{V}}=1$ |  | 0.9 |  | pF |
| $A_{C L}$ or $A_{V}$ | Voltage Gain | $\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=500 \Omega, \mathrm{~V}_{\text {OUT }}= \pm 3 \mathrm{~V}$ | 1.990 | 2.005 | 2.020 | V/V |
| $\mathrm{I}_{\text {TRI }}$ | Output Current in Three-state | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -20 | 6 | 20 | $\mu \mathrm{A}$ |
| LOGIC |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input High Voltage (Logic Inputs) |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{L}}$ | Input Low Voltage (Logic Inputs) |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current (Logic Inputs) |  | 55 | 90 | 135 | $\mu \mathrm{A}$ |
| IIL | Input Low Current (Logic Inputs) |  | -10 | 0 | 10 | $\mu \mathrm{A}$ |
| AC GENERAL |  |  |  |  |  |  |
| - 3dB BW | -3dB Bandwidth | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{F}}=332 \Omega, \mathrm{~V}_{\text {OUT }}=200 \mathrm{mV} \mathrm{~V}_{\text {P-P }}, \\ & C_{L}=1.6 \mathrm{pF}, \mathrm{C}_{\mathrm{G}}=0.6 \mathrm{pF} \end{aligned}$ |  | 400 |  | MHz |
|  |  | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=2, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=511 \Omega, \mathrm{~V}_{\mathrm{OUT}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \\ & \mathrm{C}_{\mathrm{L}}=5.5 \mathrm{pF}, \mathrm{C}_{\mathrm{G}}=0.6 \mathrm{pF} \end{aligned}$ |  | 200 |  | MHz |

## Electrical Specifications $\quad \mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to GND unless otherwise specified. (Continued)

| PARAMETER | DESCRIPTION | CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 2) } \end{gathered}$ | TYP | $\begin{array}{\|c\|} \hline \text { MAX } \\ \text { (Note 2) } \\ \hline \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0.1 dB BW | 0.1dB Bandwidth | $\begin{aligned} & A_{V}=1, R_{F}=332 \Omega, V_{O U T}=200 \mathrm{mV}_{\mathrm{P}-\mathrm{P},} \\ & C_{L}=1.6 \mathrm{pF}, \mathrm{C}_{\mathrm{G}}=0.6 \mathrm{pF} \end{aligned}$ |  | 22 |  | MHz |
|  |  | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{\text {OUT }}=2 V_{P-P}, \\ & C_{L}=5.5 p F, C_{G}=0.6 p F \end{aligned}$ |  | 62 |  | MHz |
| dG | Differential Gain Error | NTC-7, $R_{L}=150, C_{L}=1.6 p F, A_{V}=1$ |  | 0.01 |  | \% |
|  |  | NTC-7, $\mathrm{R}_{\mathrm{L}}=150, C_{L}=5.5 \mathrm{pF}, A_{V}=2$ |  | 0.05 |  | \% |
| dP | Differential Phase Error | NTC-7, $\mathrm{R}_{\mathrm{L}}=150, C_{L}=1.6 \mathrm{pF}, A_{V}=1$ |  | 0.02 |  | - |
|  |  | NTC-7, $R_{L}=150, C_{L}=5.5 p F, A_{V}=2$ |  | 0.02 |  | - |
| +SR | Slew Rate | $\begin{aligned} & 25 \% \text { to } 75 \%, A_{V}=1, V_{\text {OUT }}=4 V, R_{L}=500 \Omega, \\ & C_{L}=1.6 p F \end{aligned}$ |  | 1053 |  | V/us |
|  |  | $\begin{aligned} & 25 \% \text { to } 75 \%, A_{V}=2, V_{\text {OUT }}=5 \mathrm{~V}, R_{L}=500 \Omega, \\ & C_{L}=5.5 \mathrm{pF} \end{aligned}$ |  | 1470 |  | V/us |
| -SR | Slew Rate | $\begin{aligned} & 25 \% \text { to } 75 \%, A_{V}=1, V_{\text {OUT }}=4 V, R_{L}=500 \Omega \text {, } \\ & C_{L}=1.6 \mathrm{pF} \end{aligned}$ |  | 925 |  | V/us |
|  |  | $\begin{aligned} & 25 \% \text { to } 75 \%, A_{V}=2, V_{\text {OUT }}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega \text {, } \\ & \mathrm{C}_{\mathrm{L}}=5.5 \mathrm{pF} \end{aligned}$ |  | 1309 |  | V/us |
| PSRR | Power Supply Rejection Ratio | DC, PSRR V+ and V- combined | -50 | -58 |  | dB |
| ISO | Channel Isolation | $\mathrm{f}=10 \mathrm{MHz}$, Ch-Ch crosstalk and off-isolation, $C_{L}=5.5 \mathrm{pF}$ |  | 75 |  | dB |

## SWITCHING CHARACTERISTICS

| $\mathrm{V}_{\text {GLITCH }}$ | Channel-to-Channel Switching Glitch | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=5.5 \mathrm{pF}, \mathrm{A}_{\mathrm{V}}=2$ | 1 | $m V_{\text {P-P }}$ |
| :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\text { ENABLE Switching Glitch }}$ | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=5.5 \mathrm{pF}, \mathrm{A}_{\mathrm{V}}=2$ | 800 | $m V_{P-P}$ |
|  | HIZ Switching Glitch | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=5.5 \mathrm{pF}, \mathrm{A}_{\mathrm{V}}=2$ | 375 | $m V_{P-P}$ |
| tsw-L-H | Channel Switching Time Low to High | 1.2 V logic threshold to $10 \%$ movement of analog output | 25 | ns |
| tsw-H-L | Channel Switching Time High to Low | 1.2V logic threshold to $10 \%$ movement of analog output | 20 | ns |

## TRANSIENT RESPONSE

| $t_{R},{ }^{\text {t }}$ F | Rise and Fall Time, 10\% to $90 \%$ | $\begin{aligned} & A_{V}=1, R_{F}=332 \Omega, V_{O U T}=100 \mathrm{~m}_{\mathrm{P}-\mathrm{P}}, \\ & C_{L}=1.6 \mathrm{pF}, C_{G}=0.6 \mathrm{pF} \end{aligned}$ | 0.65 | ns |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{\text {OUT }}=2 V_{P-P}, \\ & C_{L}=5.5 p F, C_{G}=0.6 p F \end{aligned}$ | 1.51 | ns |
| ts | 0.1\% Settling Time | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{\text {OUT }}=2 V_{P-P}, \\ & C_{L}=5.5 p F, C_{G}=0.6 p F \end{aligned}$ | 9.0 | ns |
| $\mathrm{O}_{S}$ | Overshoot | $\begin{aligned} & A_{V}=1, R_{F}=332 \Omega, V_{O U T}=100 \mathrm{mV}_{P-P}, \\ & C_{L}=1.6 \mathrm{pF}, C_{G}=0.6 p F \end{aligned}$ | 17.85 | \% |
|  |  | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{\text {OUT }}=2 V_{P-P}, \\ & C_{L}=5.5 p F, C_{G}=0.6 p F \end{aligned}$ | 12.65 | \% |
| tPLH | Propagation Delay - Low to High, 10\% to $10 \%$ | $\begin{aligned} & A_{V}=1, R_{F}=332 \Omega, V_{O U T}=100 \mathrm{mV}_{P-P}, \\ & C_{L}=1.6 \mathrm{pF}, C_{G}=0.6 \mathrm{pF} \end{aligned}$ | 0.54 | ns |
|  |  | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{O U T}=2 V_{P-P}, \\ & C_{L}=5.5 \mathrm{pF}, C_{G}=0.6 p F \end{aligned}$ | 0.99 | ns |
| tPHL | Propagation Delay- High to Low, 10\% to 10\% | $\begin{aligned} & A_{V}=1, R_{F}=332 \Omega, V_{O U T}=100 \mathrm{mV}_{P-P}, \\ & C_{L}=1.6 \mathrm{pF}, C_{G}=0.6 p F \end{aligned}$ | 0.57 | ns |
|  |  | $\begin{aligned} & A_{V}=2, R_{F}=R_{G}=511 \Omega, V_{O U T}=2 V_{P-P}, \\ & C_{L}=5.5 \mathrm{pF}, C_{G}=0.6 p F \end{aligned}$ | 1.02 | ns |

Typical Performance Curves $\mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to $G N D, T_{A}=25 \mathrm{C}$, unless otherwise specified.


FIGURE 1. SMALL SIGNAL GAIN vs FREQUENCY vs $C_{L}$


FIGURE 3. LARGE SIGNAL GAIN vs FREQUENCY vs $C_{L}$


FIGURE 5. SMALL SIGNAL 0.1 dB GAIN vs FREQUENCY vs $\mathrm{C}_{\mathrm{L}}$


FIGURE 2. SMALL SIGNAL GAIN vs FREQUENCY vs $R_{L}$


FIGURE 4. LARGE SIGNAL GAIN vs FREQUENCY vs $R_{L}$


FIGURE 6. SMALL SIGNAL 0.1dB GAIN vs FREQUENCY vs $R_{L}$

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to $\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. (Continued)


FIGURE 7. LARGE SIGNAL 0.1 dB GAIN vs FREQUENCY vs $C_{L}$


FIGURE 9. PSRR CHANNELS


FIGURE 11. INPUT NOISE vs FREQUENCY


FIGURE 8. LARGE SIGNAL 0.1dB GAIN vs FREQUENCY vs $R_{L}$


FIGURE 10. CROSSTALK AND OFF ISOLATION


FIGURE 12. INPUT NOISE vs FREQUENCY

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to $\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. (Continued)


20ns/DIV
FIGURE 13. CHANNEL TO CHANNEL SWITCHING GLITCH
$V_{I N}=0 V, A_{V}=2$


20ns/DIV
FIGURE 15. $\overline{\text { ENABLE }}$ SWITCHING GLITCH $V_{I N}=0 V, A_{V}=2$


20ns/DIV
FIGURE 17. HIZ SWITCHING GLITCH $V_{I N}=0 V, A_{V}=2$


FIGURE 14. CHANNEL TO CHANNEL TRANSIENT RESPONSE $V_{I N}=1 V, A_{V}=2$


20ns/DIV
FIGURE 16. $\overline{\text { ENABLE }}$ TRANSIENT RESPONSE $V_{I N}=1 V, A_{V}=2$


20ns/DIV
FIGURE 18. HIZ TRANSIENT RESPONSE $V_{I N}=1 V, A_{V}=2$

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ to $\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. (Continued)


FIGURE 19. SMALL SIGNAL TRANSIENT RESPONSE


FIGURE 21. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 20. LARGE SIGNAL TRANSIENT RESPONSE


FIGURE 22. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 23. ROUT vs FREQUENCY

## Pin Descriptions

| PIN NUMBER | PIN NAME | EQUIVALENT <br> CIRCUIT |  |
| :---: | :---: | :---: | :--- |
| $1,3,7$ | NIC |  | Not Internally Connected; it is recommended this pin be tied to ground to minimize crosstalk. |
| 2 | INO | Circuit 1 | Input for Channel 0 |
| 4 | IN1 | Circuit 1 | Input for Channel 1 |
| 5 | GND | Circuit 4 | Ground pin |
| 6 | IN2 | Circuit 1 | Input for Channel 2 |
| 8 | IN3 | Circuit 1 | Input for Channel 3 |
| 9 | S0 | Circuit 2 | Channel selection pin LSB (binary logic code) |
| 10 | S1 | Circuit 2 | Channel selection pin MSB (binary logic code) |
| 11 | V- | Circuit 4 | Negative power supply |
| 12 | V+ | Circuit 4 | Positive power supply |
| 13 | OUT | Circuit 3 | Output |
| 14 | IN- | Circuit 1 | Inverting input of output amplifier |
| 15 | HIZ | Circuit 2 | Output disable (active high); there are internal pull-down resistors, so the device will be active with <br> no connection; "Hl" puts the output in high impedance state. |
| 16 | ENABLE | Circuit 2 | Device enable (active low); there are internal pull-down resistors, so the device will be active with <br> no connection; "HI" puts device into power-down mode. |



## AC Test Circuits



FIGURE 24A. TEST CIRCUIT FOR MEASURING WITH A $50 \Omega$ OR $75 \Omega$ INPUT TERMINATED EQUIPMENT


FIGURE 24B. BACKLOADED TEST CIRCUIT FOR VIDEO CABLE APPLICATION. BANDWIDTH AND LINEARITY FOR RL LESS THAN $500 \Omega$ WILL BE DEGRADED.

NOTE: Figure 24A illustrates the optimum output load when connecting to input terminated equipment. Figure 24B illustrates backloaded test circuit for video cable applications.

## Application Circuits


$0.4 \mathrm{pF}<\mathrm{C}_{\mathrm{G}}<0.7 \mathrm{pF} \quad{ }^{*} \mathrm{C}_{\mathrm{L}}$ : TOTAL LOAD CAPACITANCE
$\mathrm{C}_{\mathrm{T} \text { : }}$ TRACE CAPACITANCE
Cout: OUTPUT CAPACITANCE
FIGURE 25A. GAIN OF 1 APPLICATION CIRCUIT


FIGURE 25B. GAIN OF 2 APPLICATION CIRCUIT

## Application Information

## General

The ISL59440 is a 4:1 mux that is ideal as a matrix element in high performance switchers and routers. The ISL59440 is optimized to drive 5 pF in parallel with a $500 \Omega$ load. The capacitance can be split between the PCB capacitance and an external load capacitance. Its low input capacitance and high input resistance provides excellent $50 \Omega$ or $75 \Omega$ terminations.

## Parasitic Effects on Frequency Performance

 CAPACITANCE AT THE INVERTING INPUTThe AC performance of current-feedback amplifiers in the non-inverting gain configuration is strongly effected by stray capacitance at the inverting input. Stray capacitance from the inverting input pin to the output $\left(\mathrm{C}_{\mathrm{F}}\right)$, and to ground $\left(\mathrm{C}_{\mathrm{G}}\right)$, increase gain peaking and bandwidth. Large values of either capacitance can cause oscillation. The ISL59440 has been optimized for a 0.4 pF to 0.7 pF capacitance $\left(\mathrm{C}_{\mathrm{G}}\right)$. Capacitance ( $\mathrm{C}_{\mathrm{F}}$ ) to the output should be minimized. To achieve optimum performance the feedback network resistor(s) must be placed as close to the device as possible. Trace lengths greater than $1 / 4$ inch combined with resistor pad capacitance can result in inverting input to ground capacitance approaching 1pF. Inverting input and output
traces should not run parallel to each other. Small size surface mount resistors (604 or smaller) are recommended.

## CAPACITANCE AT THE OUTPUT

The output amplifier is optimized for capacitance to ground $\left(C_{L}\right)$ directly on the output pin. Increased capacitance causes higher peaking with an increase in bandwidth. The optimum range for most applications is $\sim 1.0 \mathrm{pF}$ to $\sim 6 \mathrm{pF}$. The optimum value can be achieved through a combination of PC board trace capacitance $\left(\mathrm{C}_{\mathrm{T}}\right)$ and an external capacitor ( $\mathrm{C}_{\text {OUT }}$. A good method to maintain control over the output pin capacitance is to minimize the trace length $\left(\mathrm{C}_{\boldsymbol{T}}\right)$ to the next component, and include a discrete surface mount capacitor (COUT) directly at the output pin.

## FEEDBACK RESISTOR VALUES

The AC performance of the output amplifier is optimized with the feedback resistor network ( $\mathrm{R}_{\mathrm{F}}, \mathrm{R}_{\mathrm{G}}$ ) values recommended in the application circuits. The amplifier bandwidth and gain peaking are directly effected by the value(s) of the feedback resistor(s) in unity gain and gain $>1$ configurations. Transient response performance can be tailored simply by changing these resistor values. Generally, lower values of $R_{F}$ and $R_{G}$ increase bandwidth and gain peaking. This has the effect of decreasing rise/fall times and increasing overshoot.

## GROUND CONNECTIONS

For the best isolation and crosstalk rejection, the GND pin and NIC pins must connect to the GND plane.

## CONTROL SIGNALS

S0, S1, ENABLE, HIZ - These pins are TTL/CMOS compatible control inputs. The S0 pin selects which one of the inputs connect to the output. The ENABLE, HIZ pins are used to disable the part to save power and three-state the output amplifiers, respectively. For control signal rise and fall times less than 10 ns the use of termination resistors close to the part will minimize transients coupled to the output.

## POWER-UP CONSIDERATIONS

The ESD protection circuits use internal diodes from all pins the $\mathrm{V}+$ and V - supplies. In addition, a dV/dT- triggered clamp is connected between the $V$ + and $V$ - pins, as shown in the Equivalent Circuits 1 through 4 section of the "Pin Descriptions" on page 8. The dV/dT triggered clamp imposes a maximum supply turn-on slew rate of $1 \mathrm{~V} / \mu \mathrm{s}$. Damaging currents can flow for power supply rates-of-rise in excess of $1 \mathrm{~V} / \mu \mathrm{s}$, such as during hot plugging. Under these conditions, additional methods should be employed to ensure the rate of rise is not exceeded.

Consideration must be given to the order in which power is applied to the $\mathrm{V}+$ and V - pins, as well as analog and logic input pins. Schottky diodes (Motorola MBR0550T or equivalent) connected from $V$ + to ground and $V$ - to ground (Figure 26) will shunt damaging currents away from the internal $\mathrm{V}+$ and V - ESD diodes in the event that the $\mathrm{V}_{+}$ supply is applied to the device before the V - supply.
If positive voltages are applied to the logic or analog video input pins before $\mathrm{V}_{+}$is applied, current will flow through the internal ESD diodes to the $\mathrm{V}+$ pin. The presence of large decoupling capacitors and the loading effect of other circuits connected to $\mathrm{V}_{+}$, can result in damaging currents through the ESD diodes and other active circuits within the device. Therefore, adequate current limiting on the digital and analog inputs is needed to prevent damage during the time the voltages on these inputs are more positive than $\mathrm{V}_{+}$.

## HIZ STATE

An internal pull-down resistor connected to the HIZ pin ensures the device will be active with no connection to the HIZ pin. The HIZ state is established within approximately 30 ns (Figure 18) by placing a logic high ( $>2 \mathrm{~V}$ ) on the HIZ pin. If the HIZ state is selected, the output is a high impedance $1.4 \mathrm{M} \Omega$. Use this state to control the logic when more than one mux shares a common output.

In the HIZ state the output is three-stated, and maintains its high $Z$ even in the presence of high slew rates. The supply current during this state is basically the same as the active state.

## ENABLE AND POWER DOWN STATES

The enable pin is active low. An internal pull-down resistor ensures the device will be active with no connection to the $\overline{\text { ENABLE }}$ pin. The Power Down state is established when a logic high ( $>2 \mathrm{~V}$ ) is placed on the $\overline{\text { ENABLE }}$ pin. In the Power Down state, the output has no leakage but has a large capacitance (on the order of 15 pF ), and is capable of being back-driven. Under this condition, large incoming slew rates can cause fault currents of tens of mA. Do not use this state as a high $Z$ state for applications driving more than one mux on a common output.

## LIMITING THE OUTPUT CURRENT

No output short circuit current limit exists on this part. All applications need to limit the output current to less than 50 mA . Adequate thermal heat sinking of the parts is also required.


## PC Board Layout

The frequency response of this circuit depends greatly on the care taken in designing the PC board. The following are recommendations to achieve optimum high frequency performance from your PC board.

- The use of low inductance components such as chip resistors and chip capacitors is strongly recommended.
- Match channel-channel analog I/O trace lengths and layout symmetry. This will minimize propagation delay mismatches.
- Maximize use of AC de-coupledPCB layers. All signal I/O lines should be routed over continuous ground planes (i.e. no split planes or PCB gaps under these lines). Avoid vias in the signal $\mathrm{I} / \mathrm{O}$ lines.
- Use proper value and location of termination resistors. Termination resistors should be as close to the device as possible.
- When testing use good quality connectors and cables, matching cable types and keeping cable lengths to a minimum.
- Minimum of 2 power supply de-coupling capacitors are recommended ( $1000 \mathrm{pF}, 0.01 \mu \mathrm{~F}$ ) as close to the device as possible - Avoid vias between the cap and the device because vias add unwanted inductance. Larger caps can be farther away. When vias are required in a layout, they should be routed as far away from the device as possible.
- The NIC pins are placed on both sides of the input pins. These pins are not internally connected to the die. It is recommended these pins be tied to ground to minimize crosstalk.


## Quarter Size Outline Plastic Packages Family (QSOP)



MDP0040
QUARTER SIZE OUTLINE PLASTIC PACKAGES FAMILY

| SYMBOL | INCHES |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | QSOP16 | QSOP24 | QSOP28 | TOLERANCE |  |
| A | 0.068 | 0.068 | 0.068 | Max. | - |
| A1 | 0.006 | 0.006 | 0.006 | $\pm 0.002$ | - |
| A2 | 0.056 | 0.056 | 0.056 | $\pm 0.004$ | - |
| b | 0.010 | 0.010 | 0.010 | $\pm 0.002$ | - |
| c | 0.008 | 0.008 | 0.008 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | $\pm 0.004$ | 1,3 |
| E | 0.236 | 0.236 | 0.236 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | $\pm 0.004$ | 2,3 |
| e | 0.025 | 0.025 | 0.025 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | Basic | - |
| N | 16 | 24 | 28 | Reference | - |

Rev. F 2/07
NOTES:

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of 0.010 " maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

