

# Stereo Digital Volume Control

#### **Features**

- Complete Digital Volume Control
  - 2 Independent Channels
  - Serial Control
  - 0.5 dB Step Size
- Wide Adjustable Range
  - -95.5 dB Attenuation
  - +31.5 dB Gain
- Low Distortion & Noise
  - 0.001% THD+N
  - 116 dB Dynamic Range
- Noise Free Level Transitions
- Channel-to-Channel Crosstalk Better Than 110 dB

## **Description**

The CS3310 is a complete stereo digital volume control designed specifically for audio systems. It features a 16-bit serial interface that controls two independent, low-distortion audio channels.

The CS3310 includes an array of well-matched resistors and a low noise active output stage that is capable of driving a 600  $\Omega$  load. A total adjustable range of 127 dB, in 0.5 dB steps, is achieved through 95.5 dB of attenuation and 31.5 dB of gain.

The simple 3-wire interface provides daisy-chaining of multiple CS3310's for multi-channel audio systems.

The device operates from ±5 V supplies and has an input/output voltage range of ±3.75 V.

#### **ORDERING INFORMATION**

CS3310-KS 0° to 70° C 16-pin Plastic SOIC CS3310-KSZ, Lead Free 0° to 70° C 16-pin Plastic SOIC





**ANALOG CHARACTERISTICS** ( $T_A$  = 25 °C, VA+, VD+ = 5  $V\pm5\%$ ; VA- = -5 $V\pm5\%$ ; Rs=0;  $R_L=2~k\Omega$ ;  $C_L=20~pF$ ; 10 Hz to 20 kHz Measurement Bandwidth; unless otherwise specified)

| Parameter                                            |         | Symbol          | Min        | Тур        | Max        | Unit     |
|------------------------------------------------------|---------|-----------------|------------|------------|------------|----------|
| DC Characteristics                                   |         |                 |            |            |            |          |
| Step Size                                            |         |                 | -          | 0.5        | -          | dB       |
| Gain Error (31.5 dB Gain)                            |         |                 | -          | ±0.05      | -          | dB       |
| Gain Matching Between Channels                       |         |                 | -          | ±0.05      | -          | dB       |
| Input Resistance                                     |         | R <sub>IN</sub> | 8          | 10         | -          | kΩ       |
| Input Capacitance                                    |         | C <sub>IN</sub> | -          | 10         | -          | pF       |
| AC Characteristics                                   |         |                 |            |            |            |          |
| Total Harmonic Distortion plus Noise (V in = 2V rms, | 1 kHz)  | THD+N           | -          | 0.001      | .0025      | %        |
| Dynamic Range                                        |         |                 | 110        | 116        | -          | dB       |
| Input/Output Voltage Range                           |         |                 | (VA-)+1.25 | -          | (VA+)-1.25 | ٧        |
| Output Noise (                                       | Note 1) |                 | -          | 4.2        | 8.4        | μVrms    |
| Digital Feedthrough (Peak Component)                 | Note 2) |                 | -80        | -          | -          | dB       |
| Interchannel Isolation (1 kHz)                       | Note 2) |                 | -100       | -110       | -          | dB       |
| Output Buffer                                        |         |                 |            |            |            |          |
| Offset Voltage (                                     | Note 1) | $V_{OS}$        | -          | 0.25       | 0.75       | mV       |
| Load Capacitance                                     |         |                 | -          | -          | 100        | pF       |
| Short Circuit Current                                |         |                 | -          | 20         | -          | mA       |
| Unity Gain Bandwidth, Small Signal (                 | Note 2) |                 | 2          | -          | -          | MHz      |
| Power Supplies                                       |         |                 |            |            |            |          |
| Supply Current (No Load, AIN = 0 V)                  |         | IA+             | -          | 7.0        | 9.0        | mA       |
|                                                      |         | IA-<br>ID+      | -          | 7.0<br>450 | 9.0<br>800 | mA<br>μA |
| Power Consumption                                    |         | P <sub>D</sub>  | -          | 72         | 94         | μA<br>mW |
| Power Supply Rejection Ratio (250 Hz)                |         | PSRR            | -          | 80         | - 94       | dB       |
| Tower oupply riejection riatio (200 mz)              |         | i onn           | -          | 00         |            | ub       |

Notes: 1. Measured with input grounded and Gain = 1. Will increase as a function of Gain settings >1.

2. This parameter is guaranteed by design and/or characterization.



# **DIGITAL CHARACTERISTICS** $(T_A = 25 \, ^{\circ}\!C, \, VA+ \, , \, VD+ = 5V \pm 5\%, \, VA- = -5V \pm 5\%)$

| Parameter                                    |                 | Min    | Тур | Max    | Unit |
|----------------------------------------------|-----------------|--------|-----|--------|------|
| High-Level Input Voltage                     | V <sub>IH</sub> | 2.0    | -   | VD+0.3 | V    |
| Low-Level Input Voltage                      | $V_{IL}$        | -0.3   | -   | +0.8   | V    |
| High-Level Output Voltage $(I_O = 200\mu A)$ | V <sub>OH</sub> | VD-1.0 | -   | -      | V    |
| Low-Level Output Voltage (I O = 3.2mA)       | V <sub>OL</sub> | -      | -   | 0.4    | ٧    |
| Input Leakage Current                        | I <sub>in</sub> | -      | 1.0 | 10     | μΑ   |

# **SWITCHING CHARACTERISTICS** $(T_A = 25 \text{ }^{\circ}\text{C}; \text{VA+}, \text{VD+} = +5\text{V} \pm 5\%; \text{VA-} = -5\text{V} \pm 5\%; \text{C}_L = 20 \text{ pF})$

| Parameter                  |                                     |                   | Min      | Тур | Max | Unit     |
|----------------------------|-------------------------------------|-------------------|----------|-----|-----|----------|
| Serial Clock               |                                     | SCLK              | 0        | -   | -   | MHz      |
| Serial Clock               | Pulse Width High<br>Pulse Width Low | t <sub>ph</sub>   | 80<br>80 | -   | -   | ns<br>ns |
| MUTE                       | Pulse Width Low                     | -                 | 2.0      | -   | -   | ms       |
| Input Timing               |                                     |                   |          |     |     |          |
| SDATAI Set Up Time         |                                     | t <sub>SDVS</sub> | 20       | -   | -   | ns       |
| SDATAI Hold Time           |                                     | t <sub>SDH</sub>  | 20       | -   | -   | ns       |
| CS Valid to SCLK Rising    |                                     | t <sub>CSVS</sub> | 30       | -   | -   | ns       |
| SCLK Falling to CS High    |                                     | t <sub>LTH</sub>  | 35       | -   | -   | ns       |
| Output Timing              |                                     |                   |          |     |     |          |
| CS Low to Output Active    |                                     | t <sub>CSH</sub>  | -        | -   | 35  | ns       |
| SCLK Falling to Data Valid |                                     | t <sub>SSD</sub>  | -        | -   | 60  | ns       |
| CS High to SDATAO Inactive |                                     | t <sub>CSDH</sub> | -        | -   | 100 | ns       |



Figure 1. Serial Port Timing Diagram



# RECOMMENDED OPERATING CONDITIONS (DGND = 0V; all voltages with respect to ground)

| Parameter                     |                        |                | Min   | Тур  | Max   | Unit |
|-------------------------------|------------------------|----------------|-------|------|-------|------|
| DC Power Supplies:            |                        |                |       |      |       |      |
|                               | Positive Digital       | VD+            | 4.75  | 5.0  | VA+   | V    |
|                               | Positive Analog        | VA+            | 4.75  | 5.0  | 5.25  | V    |
|                               | Negative Analog        | VA             | -4.75 | -5.0 | -5.25 | V    |
|                               | (VD+) - (VA+) (Note 3) | -              | -0.3  | -    | 0.0   | V    |
| Ambient Operating Temperature |                        | T <sub>A</sub> | 0     | 25   | 70    | °C   |

Notes: 3. Applying power to VD+ prior to VA+ creates a SCR latch-up condition. Refer to Figure 2 for the recommended power connections.

# ABSOLUTE MAXIMUM RATINGS (AGND, DGND = 0V, all voltages with respect to ground.)

| Pa                                            | Symbol           | Min              | Max  | Unit        |    |
|-----------------------------------------------|------------------|------------------|------|-------------|----|
| DC Power Supplies:                            |                  |                  |      |             |    |
|                                               | Positive Digital | VD+              | -0.3 | (VA+)+ 0.3  | V  |
|                                               | Positive Analog  | VA+              | -0.3 | 6.0         | V  |
|                                               | Negative Analog  | VA-              | 0.3  | -6.0        | V  |
| Input Current, Any Pin Except Supply          |                  | l <sub>in</sub>  | -    | ±10         | mA |
| Digital Input Voltage                         |                  | V <sub>IND</sub> | -0.3 | (VA+) + 0.3 | V  |
| Ambient Operating Temperature (power applied) |                  | T <sub>A</sub>   | -55  | +125        | °C |
| Storage Temperature                           |                  | T <sub>STG</sub> | -65  | +150        | °C |





\*Required to terminate  $\underline{SDATAI}$  due to high impedance state of SDATAO when  $\overline{CS}$  is high.

Figure 2. Recommended Connection Diagram

<sup>\*\*</sup>Refer to Note 3.



# **GENERAL DESCRIPTION**

The CS3310 is a stereo, digital volume control designed for audio systems. The levels of the left and right analog input channels are set by a 16-bit serial data word; the first 8 bits address the right channel and the remaining 8 bits address the left channel, as detailed in Table 1. Resistor values are decoded to 0.5 dB resolution by an internal multiplexer for a total attenuation range of -95.5 dB. An output amplifier stage provides a programmable gain of up to 31.5 dB in 0.5 dB steps. This results in an overall 8-bit adjustable range of 127 dB.

The CS3310 operates from  $\pm 5$  V supplies and accepts inputs up to  $\pm 3.75$  V. Once in operation, the CS3310 can be brought to a muted state with the mute pin, MUTE, or by writing all zeros to the volume control registers. The device contains a simple three wire serial interface which accepts 16-bit data. This interface also supports daisy-chaining capability.

#### SYSTEM DESIGN

Very few external components are required to support the CS3310. Normal power supply decoupling components are all that is required, as shown in Figure 2.

#### **Serial Data Interface**

The CS3310 has a simple, three wire interface that consists of three input pins: SDATAI, serial data input; SCLK, serial data clock and  $\overline{\text{CS}}$ , the chip select input. SDATAO, serial data output, enables the user to read the current volume setting or provide daisy-chaining of multiple CS3310's.

The 16-bit serial data is formatted MSB first and clocked into SDATAI by the rising edge of SCLK with  $\overline{\text{CS}}$  low as shown in Figure 3. The data is latched by the rising edge of  $\overline{\text{CS}}$  and the analog output levels of both left and right channels are set. The existing data in the volume control data register is clocked out SDATAO on the falling edge of SCLK. This data can be used to read current gain/attenuation levels or to daisy chain multiple CS3310's. See Figure 1 for proper setup and hold times for  $\overline{\text{CS}}$ , SDATAI, SCLK, and SDATAO. SCLK and SDATAI should be active only during volume setting operations to achieve optimum dynamic range.

# **Daisy Chaining**

Digitally controlled, multi-channel audio systems often result in complex address decoding which complicates PCB layout. This is greatly simplified with the daisy-chaining capability of the CS3310.





Figure 3. Serial Port Timing

In single device operation, volume control data is loaded into the 16-bit shift register by holding the CS pin low for sixteen SCLK pulses and then latched on the rising edge of CS. The previous contents of the shift-register are shifted through the register and out SDATAO during the process.

Multi-channel operation can be implemented as shown in Figure 4 by connecting the SDATAO of device #1 to the SDATAI pin of device #2. In this manner multiple CS3310s can be loaded from a single serial data line without complex addressing schemes. Volume control data is loaded by holding  $\overline{CS}$  low for 16 x N SCLK pulses, where N is the number of devices in the chain. The 16 bits clocked into device #1 on SCLK pulses 1-16 are clocked into device #2 on SCLK pulses 17-32. The CS3310s are simultaneously updated on the rising edge of  $\overline{CS}$  following 16 x N SCLK pulses Notice that a 47 kohm resistor is required to terminate SDATAI, as shown in Figure 4, due to the high impedance state of SDATAO when  $\overline{CS}$  is high..



Figure 4. Daisy Chaining Diagram



# **Changing the Analog Output Level**

Care has been taken to ensure that there are no audible artifacts in the analog output signal during volume control changes. The gain/attenuation changes of the CS3310 occur at zero crossings to eliminate glitches during level transitions. The zero crossing for the left channel is the voltage potential at the AGNDL pin; the voltage potential at the AGNDR pin defines the right channel zero crossing.

A volume control change occurs after chip select latches the data in the volume control data register and two zero crossings are detected. If two zero crossings are not detected within 18 ms of the change in  $\overline{CS}$ , the new volume setting is implemented. The zero crossing enable pin, ZCEN, enables or disables the zero crossing detection function as well as the 18 ms time-out circuit.

| Input Code<br>(Left or Right Channel) | Gain or Attenuation (dB) |
|---------------------------------------|--------------------------|
| 11111111                              | +31.5                    |
| 11111110                              | +31.0                    |
| •                                     | •                        |
| •                                     | •                        |
| 11000000                              | 0                        |
| •                                     | •                        |
| 0000010                               | -95.0                    |
| 0000001                               | -95.5                    |
| 00000000                              | Software Mute            |

**Table 1. Input Code Definition** 

# **Analog Inputs and Outputs**

The maximum input level is limited by the common-mode voltage capabilities of the internal opamp. Signals approaching the analog supply voltages may be applied to the AIN pins if the internal attenuator limits the output signal to within 1.25 volts of the analog supply rails.

The outputs are capable of driving 600  $\Omega$  loads to within 1.25 volts of the analog supply rails and are short circuit protected to 20 mA.

As with any adjustable gain stage the affects of a DC offset at the input must be considered. Capacitively coupling the analog inputs may be required to prevent "clicks and pops" which occur with gain changes if an appreciable offset is present.

# **Source Impedance Requirements**

The CS3310 requires a low source impedance to achieve maximum performance. The ESD protection diodes on the analog input pins are reversed biased during normal operation. A characteristic of a reversed biased diode is a non-linear voltage dependent capacitance which can be



a source of distortion if the source impedance becomes appreciable relative to the reversed biased diode capacitance. Source impedances equal to or less than 600 ohms will avoid this distortion mechanism for the CS3310.

#### Mute

Muting can be <u>achieved</u> by either hardware or software control. Hardware muting is accomplished via the MUTE input and software muting by loading all zeroes into the volume control register.

MUTE disconnects the internal buffer amplifiers from the output pins and terminates AOUTL and AOUTR with 10 k $\Omega$  resistors to ground. The mute is activated with a zero crossing detection (independent of the zero cross enable status) or an 18 ms timeout to eliminate any audible "clicks" or "pops".  $\overline{\text{MUTE}}$  also initiates an internal offset calibration.

A software mute is implemented by loading all zeroes into the volume control register. The internal amplifier is set to unity gain with the amplifier input connected to the maximum attenuation point of the resistive divider, AGND.

A "soft mute" can be accomplished by sequentially ramping down from the current volume control setting to the maximum attenuation code of all zeroes.

# **Power-Up Considerations**

Upon initial application of power, the  $\overline{\text{MUTE}}$  pin of the CS3310 should be set low to initiate a power-up sequence. This sequence sets the serial shift register and the volume control register to zero and performs an offset calibration. The device should remain muted until the supply voltages have settled to ensure an accurate calibration. The device also includes an internal power-on reset circuit that requires approximately 100  $\mu$ s to settle and will ignore any attempts to address the internal registers during this period.

The offset calibration minimizes internally generated offsets and ignores offsets applied to the AIN pins. External clocks are not required for calibration.

Although the device is tolerant to power supply variation, the device will enter a hardware mute state if the power supply voltage drops below approximately  $\pm 3.5$  volts. A power-up sequence will be initiated if the power supply voltage returns to greater than  $\pm 3.5$  volts.

Applying power to VD+ prior to VA+ creates a SCR latch-up condition. Refer to Figure 2 for the recommended power connections.



# PCB Layout, Grounding and Power Supply Decoupling

As with any high performance device which contains both analog and digital circuitry, careful attention to power supply and grounding arrangements must be observed to optimize performance. Figure 2 shows the recommended power arrangements with VA+ connected to a clean +5 volt supply and VA- connected to a clean -5 volt supply. VD+ powers the digital interface circuitry and should be powered from VA+, as shown in Figure 2, to avoid potentially destructive SCR latchup. Decoupling capacitors should be located as near to the CS3310 as possible, see Figure 5.



Figure 5. Recommended 2-Layer PCB Layout

The printed circuit board layout should have separate analog and digital regions with individual ground planes. The CS3310 should reside in the analog region as shown in Figure 5. Care should be taken to ensure that there is minimal resistance in the analog ground leads to the device to prevent any change in the defined attenuation settings. Extensive use of ground plane fill on both the analog and digital sections of the circuit board will yield large reductions in radiated noise effects.

#### **Performance Plots**

Figure 8 displays the CS3310 frequency response with a 3.75 Vp output.

Figure 9 shows the frequency response with a 0.375 Vp output.

Figure 6 is the Total Harmonic Distortion + Noise vs. amplitude at 1 kHz. The upper trace is the THD+N vs. amplitude of the CS3310 The lower trace is the THD+N of the Audio Precision System One generator output connected directly to the analyzer input. The System One panel settings are identical to the previous test. This indicates that the THD+N contribution of the Audio Precision actually degrades the measured performance of the CS3310 below 2.7 Vrms signal levels.



Figure 7 is a 16k FFT plot demonstrating the crosstalk performance of the CS3310 at 20 kHz. Both channels were set to unity gain. The right channel input is grounded with the left channel driven to 2.65 Vrms output at 20 kHz. The FFT plot is of the right channel output. This indicates channel to channel crosstalk of -130 dB at 20 kHz.

Figure 10 is a series of plots which display the unity-gain THD+N vs. Frequency for 600  $\Omega$ , 2 k $\Omega$  and infinite load conditions. The output was set to 2 Vrms. The Audio Precision System One was bandlimited to 22 kHz

Figure 11 is a series of plots which display the unity-gain THD+N vs. Frequency for 1, 2 and 2.8 Vrms output levels. The output load was open circuit. The Audio Precision System One was bandlimited to 22 kHz.



Figure 6. THD+N vs. AMP



Figure 8. Frequency Response Full Scale Input



Figure 10. THD+N vs. Frequency LOAD = 600  $\Omega$ , 2 k $\Omega$ , open ckt



Figure 7. 20 kHz Crosstalk



Figure 9. Frequency Response -20 dB Input



Figure 11. THD+N vs. Frequency Output levels of 1, 2, and 2.8 Vrms



#### PIN DESCRIPTION



# Power Supply Connections

### VA+ - Positive Analog Power, Pin 12.

Positive analog supply. Nominally +5 volts.

#### VA- - Negative Analog Power, Pin 13.

Negative analog supply. Nominally -5 volts.

## AGNDL - Left Channel Analog Ground, Pin 15.

Analog ground reference for the left channel.

#### AGNDR - Right Channel Analog Ground, Pin 10.

Analog ground reference for the right channel.

## VD+ - Positive Digital Power, Pin 4.

Positive supply for the digital section. Nominally +5 volts. Applying power to VD+ prior to VA+ creates a SCR latch-up condition. Refer to Figure 2 for the recommended power connections.

### DGND - Digital Ground, Pin 5.

Digital ground for the digital section.



### Analog Inputs and Outputs

## AINL, AINR - Left and Right Channel Analog Inputs, Pins 16, 9.

Analog input connections for the left and right channels. Nominally ±3.75 volts for a full scale input.

## AOUTL, AOUTR - Left and Right Channel Analog Outputs, Pins 14, 11.

Analog outputs for the left and right channels. Nominally ±3.75 volts for a full scale output.

### **Digital Pins**

## SDATAI - Serial Data Input, Pin 3.

Serial input data that sets the analog output level of the left and right channels. The data is formatted in a 16-bit word. The first eight bits clocked into this pin control the analog output level for the right channel, and the second eight bits clocked into the device control the analog output level for the left channel. The data is clocked into the CS3310 by the rising edge of SCLK.

# SDATAO - Serial Data Output, Pin 7.

Serial output data that provides daisy-chaining of multiple CS3310's. This serial output will output the previous sixteen bits of volume control data that were clocked into the SDATAI pin. SDATAO will enter a High Impedance State when CS is High.

### SCLK - Serial Input Clock, Pin 6.

Serial clock that clocks in the individual bits of serial data from the SDATAI pin. This clock is also used to clock out the individual bits from the SDATAO pin. The SDATAI data is latched on the rising edge, and SDATAO data is clocked out on the falling edge.

# CS - Chip Select, Pin 2.

When high, the SDATAO output is held in a high impedance state. A falling transition defines the start of the 16-bit volume control word into the device. The 16-bit input data is latched into the control register on the rising edge of CS.

# MUTE - Mute, Pin 8.

Forces both the left and right analog out<u>put channels to ground.</u> An offset calibration is initiated following the low transition of MUTE. Calibration requires a minimum mute period of 2 ms.



### **ZCEN - Zero Crossing Enable, Pin 1.**

This pin enables or disables the zero crossing detection and time-out function used during analog output level transitions. A high level on this pin enables the zero crossing detection function. A low level on this pin disables the zero crossing detection.

#### PARAMETER DEFINITIONS

# **Dynamic Range**

Full scale (RMS) signal to broadband noise ratio. The broadband noise is measured over the specified bandwidth with the input grounded. Units in decibels.

### **Total Harmonic Distortion plus Noise**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels.

#### Interchannel Isolation

A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with the input under test grounded and a full-scale signal applied to the other channel. Units in decibels.



# **PACKAGE DIMENSIONS**

# 16L SOIC (300 MIL BODY) PACKAGE DRAWING



|     | INCHES |       | MILLIM | IETERS |  |
|-----|--------|-------|--------|--------|--|
| DIM | MIN    | MAX   | MIN    | MAX    |  |
| Α   | 0.093  | 0.104 | 2.35   | 2.65   |  |
| A1  | 0.004  | 0.012 | 0.10   | 0.30   |  |
| В   | 0.013  | 0.020 | 0.33   | 0.51   |  |
| С   | 0.009  | 0.013 | 0.23   | 0.32   |  |
| D   | 0.398  | 0.413 | 10.10  | 10.50  |  |
| E   | 0.291  | 0.299 | 7.40   | 7.60   |  |
| е   | 0.040  | 0.060 | 1.02   | 1.52   |  |
| Н   | 0.394  | 0.419 | 10.00  | 10.65  |  |
| Ĺ   | 0.016  | 0.050 | 0.40   | 1.27   |  |
| ∞   | 0°     | 8°    | 0°     | 8°     |  |

JEDEC #: MS-013



| Revision | Date           | Changes                                                                |
|----------|----------------|------------------------------------------------------------------------|
| PP1      | April 1991     | Initial release                                                        |
| PP2      | December 1992  | Update specifications                                                  |
| PP3      | February 1999  | Update specifications                                                  |
| PP4      | July 2004      | Update specifications and bring into new template. Add lead free part. |
| F1       | September 2005 | Added "Lead Free" to Ordering Information on front page.               |

#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find one nearest you go to <a href="https://www.cirrus.com">www.cirrus.com</a>

#### IIMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.