

# **CS5463**

# **Single Phase, Bi-directional Power/Energy IC**

# **Features**

- Energy Data Linearity: ±0.1% of Reading over 1000:1 Dynamic Range
- On-chip Functions:
- **-** Instantaneous Voltage, Current, and Power
- **-** I<sub>RMS</sub> and V<sub>RMS</sub>, Apparent, Reactive, and Active (Real) Power
- **-** Active Fundamental and Harmonic Power
- **-** Reactive Fundamental, Power Factor, and Line Frequency
- **-** Energy-to-pulse Conversion
- **-** System Calibrations and Phase Compensation
- **-** Temperature Sensor
- Meets accuracy spec for IEC, ANSI, JIS.
- Low Power Consumption
- Current Input Optimized for Sense Resistor.
- GND-referenced Signals with Single Supply
- On-chip 2.5 V Reference (25 ppm/℃ typ)
- Power Supply Monitor
- Simple Three-wire Digital Serial Interface
- "Auto-boot" Mode from Serial E<sup>2</sup>PROM
- Power Supply Configurations:
	- $VA+ = +5 V$ ; AGND = 0 V;  $VD+ = +3.3 V$  to +5 V

# **Description**

The CS5463 is an integrated power measurement device which combines two  $\Delta \Sigma$ analog-to-digital converters, power calculation engine, energy-to-frequency converter, and a serial interface on a single chip. It is designed to accurately measure instantaneous current and voltage, and calculate  $V_{RMS}$ ,  $I_{RMS}$ , instantaneous power, apparent power, active power, and reactive power for single-phase, 2- or 3-wire power metering applications.

The CS5463 is optimized to interface to shunt resistors or current transformers for current measurement, and to resistive dividers or potential transformers for voltage measurement.

The CS5463 features a bi-directional serial interface for communication with a processor and a programmable energy-to-pulse output function. Additional features include on-chip functionality to facilitate system-level calibration, temperature sensor, voltage sag detection, and phase compensation.

#### **ORDERING INFORMATION:** See [Page 45.](#page-44-0)





# **TABLE OF CONTENTS**



**CIRRUS LOGIC®** 





# **LIST OF FIGURES**



# **LIST OF TABLES**





# <span id="page-4-0"></span>**1. OVERVIEW**

The CS5463 is a CMOS monolithic power measurement device with a computation engine and an energy-to-frequency pulse output. The CS5463 combines a programmable gain amplifier, two  $\Delta\Sigma$  Analog-to-Digital Converters (ADCs), system calibration, and a computation engine on a single chip.

The CS5463 is designed for power measurement applications and is optimized to interface to a current sense resistor or transformer for current measurement, and to a resistive divider or potential transformer for voltage measurement. The current channel provides programmable gains to accommodate various input levels from a multitude of sensing elements. With single +5 V supply on VA+/AGND, both of the CS5463's input channels can accommodate common mode plus signal levels between (AGND - 0.25 V) and VA+.

The CS5463 also is equipped with a computation engine that calculates instantaneous power, IRMS, V<sub>RMS</sub>, apparent power, active (real) power, reactive power, harmonic active power, active and reactive fundamental power, and power factor. The CS5463 additional features include line frequency, current and voltage sag detection, zero-cross detection, positive-only accumulation mode, and three programmable pulse output pins. To facilitate communication to a microprocessor, the CS5463 includes a simple three-wire serial interface which is SPI™ and Microwire™ compatible. The CS5463 provides three outputs for energy registration.  $\overline{E1}$ ,  $\overline{E2}$ , and  $\overline{E3}$  are designed to interface to a microprocessor.



# <span id="page-5-0"></span>**2. PIN DESCRIPTION**



# <span id="page-6-0"></span>**3. CHARACTERISTICS & SPECIFICATIONS**

### <span id="page-6-3"></span>**RECOMMENDED OPERATING CONDITIONS**



#### **ANALOG CHARACTERISTICS**

Min / Max characteristics and specifications are guaranteed over all [Recommended Operating Conditions](#page-6-3).

Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25$  °C.

 $VA+ = VD+ = 5 V ±5\%$ ; AGND = DGND = 0 V; VREFIN = +2.5 V. All voltages with respect to 0 V.

 $MCLK = 4.096 MHz$ .

<span id="page-6-4"></span>

<span id="page-6-2"></span><span id="page-6-1"></span>Notes: 1. Applies when the HPF option is enabled.

2. Applies when the line frequency is equal to the product of the Output Word Rate (OWR) and the value of epsilon  $(E)$ .

# <span id="page-7-5"></span>**ANALOG CHARACTERISTICS** (Continued)



<span id="page-7-2"></span><span id="page-7-1"></span><span id="page-7-0"></span>Notes: 3. Applies before system calibration.

- 4. All outputs unloaded. All inputs CMOS level.
- 5. Measurement method for PSRR: VREFIN tied to VREFOUT, VA+ = VD+ = 5 V, a 150 mV (zero-to-peak) (60 Hz) sinewave is imposed onto the +5 V DC supply voltage at VA+ and VD+ pins. The "+" and "-" input pins of both input channels are shorted to AGND. Then the CS5463 is commanded to continuous conversion acquisition mode, and digital output data is collected for the channel under test. The (zero-to-peak) value of the digital sinusoidal output signal is determined, and this value is converted into the (zero-to-peak) value of the sinusoidal voltage (measured in mV) that would need to be applied at the channel's inputs, in order to cause the same digital sinusoidal output. This voltage is then defined as Veq. PSRR is then (in dB):

$$
\text{PSRR} = 20 \cdot \log \left[ \frac{150}{V_{eq}} \right]
$$

- <span id="page-7-3"></span>6. When voltage level on PFMON is sagging, and LSD bit = 0, the voltage at which LSD is set to 1.
- <span id="page-7-4"></span>7. If the LSD bit has been set to 1 (because PFMON voltage fell below PMLO), this is the voltage level on PFMON at which the LSD bit can be permanently reset back to 0.

# **VOLTAGE REFERENCE**



<span id="page-8-0"></span>Notes: 8. The voltage at VREFOUT is measured across the temperature range. From these measurements the following formula is used to calculate the VREFOUT Temperature Coefficient:.

$$
TC_{VREF} = \left(\frac{(VREFOUT_{MAX} - VREFOUT_{MIN})}{VREFOUT_{AVG}}\right) \left(\frac{1}{T_{A^{MAX}} - T_{A^{MIN}}}\right) \left(1.0 \times 10^6\right)
$$

9. Specified at maximum recommended output of 1 µA, source or sink.

#### <span id="page-8-1"></span>**DIGITAL CHARACTERISTICS**

Min / Max characteristics and specifications are guaranteed over all [Recommended Operating Conditions](#page-6-3).

- Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25$  °C.
- $VA + = VD + = 5V + 5\%$ ; AGND = DGND = 0 V. All voltages with respect to 0 V.
- $MCLK = 4.096 MHz$ .







<span id="page-9-0"></span>Notes: 10. All measurements performed under static conditions.

- 11. If a crystal is used, then XIN frequency must remain between 2.5 MHz 5.0 MHz. If an external oscillator is used, XIN frequency range is 2.5 MHz - 20 MHz, but K must be set so that MCLK is between 2.5 MHz - 5.0 MHz.
- <span id="page-9-1"></span>12. If external MCLK is used, then the duty cycle must be between 45% and 55% to maintain this specification.
- <span id="page-9-2"></span>13. The frequency of CPUCLK is equal to MCLK.
- <span id="page-9-3"></span>14. The minimum FSCR is limited by the maximum allowed gain register value. The maximum FSCR is limited by the full-scale signal applied to the channel input.
- <span id="page-9-4"></span>15. Configuration Register bits PC[6:0] are set to "0000000".
- <span id="page-9-5"></span>16. The MODE pin is pulled low by an internal resistor.

### **SWITCHING CHARACTERISTICS**

- Min / Max characteristics and specifications are guaranteed over all [Recommended Operating Conditions](#page-6-3).
- Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25 \text{ °C}$ .
- VA+ = 5 V ±5% VD+ = 3.3 V ±5% or 5 V ±5%; AGND= DGND = 0 V. All voltages with respect to 0 V.
- Logic Levels: Logic  $0 = 0$  V, Logic  $1 = VD +$ .



<span id="page-10-1"></span><span id="page-10-0"></span>Notes: 17. Specified using 10% and 90% points on waveform of interest. Output loaded with 50 pF.

18. Oscillator start-up time varies with crystal parameters. This specification does not apply when using an external clock source.

**IRRUS LOGIC®** 



**Auto-boot Sequence Timing (Not to Scale)**

<span id="page-11-0"></span>**Figure 1. CS5463 Read and Write Timing Diagrams**



#### **SWITCHING CHARACTERISTICS** (Continued)



<span id="page-12-2"></span><span id="page-12-1"></span>Notes: 19. Pulse output timing is specified at MCLK = 4.096 MHz, E2MODE = 0, and E3MODE[1:0] = 0. Refer to Section 5.5 [Energy Pulse Output](#page-16-0) on page 17 for more information on pulse output pins.

20. Timing is proportional to the frequency of MCLK.



<span id="page-12-0"></span>**Figure 2. Timing Diagram for E1, E2, and E3**

### **ABSOLUTE MAXIMUM RATINGS**

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.



<span id="page-12-5"></span><span id="page-12-4"></span><span id="page-12-3"></span>Notes: 21. VA+ and AGND must satisfy  $[(VA+) - (AGND)] \le +6.0$  V.

- 22. VD+ and AGND must satisfy  $[(VD+) (AGND)] \le +6.0 V$ .
- 23. Applies to all pins including continuous over-voltage conditions at the analog input pins.
- <span id="page-12-6"></span>24. Transient current of up to 100 mA will not cause SCR latch-up.
- <span id="page-12-7"></span>25. Maximum DC input current for a power supply pin is  $\pm 50$  mA.
- <span id="page-12-8"></span>26. Total power dissipation, including all input currents and output currents.





**Figure 3. Data Measurement Flow Diagram.**

# <span id="page-13-4"></span><span id="page-13-0"></span>**4. THEORY OF OPERATION**

The CS5463 is a dual-channel analog-to-digital converter (ADC) followed by a computation engine that performs power calculations and energy-to-pulse conversion. The data flow for the voltage and current channel measurement and the power calculation algorithms are depicted in [Figure 3](#page-13-4) and [4](#page-14-1), respectively.

The analog inputs are structured with two dedicated channels, Voltage and Current, then optimized to simplify interfacing to various sensing elements.

The voltage-sensing element introduces a voltage waveform on the voltage channel input  $VIN<sub>±</sub>$  and is subject to a gain of 10x. A second-order delta-sigma modulator samples the amplified signal for digitization.

Simultaneously, the current-sensing element introduces a voltage waveform on the current channel input  $IIN<sub>±</sub>$ and is subject to two selectable gains of the programmable gain amplifier (PGA). The amplified signal is sampled by a fourth-order delta-sigma modulator for digitization. Both converters sample at a rate of MCLK/8, the over-sampling provides a wide dynamic range and simplified anti-alias filter design.

### <span id="page-13-1"></span>**4.1 Digital Filters**

The decimating digital filters on both channels are Sinc<sup>3</sup> filters followed by 4th-order IIR filters. The single-bit data is passed to the low-pass decimation filter and output at a fixed word rate. The output word is passed to an optional IIR filter to compensate for the magnitude roll off of the low-pass filtering operation.

An optional digital high-pass filter (HPF in [Figure 3](#page-13-4)) removes any DC component from the selected signal path. By removing the DC component from the voltage and/or the current channel, any DC content will also be removed from the calculated active power as well. With both HPFs enabled the DC component will be removed from the calculated  $V<sub>RMS</sub>$  and  $I<sub>RMS</sub>$  as well as the apparent power.

When the optional HPF in either channel is disabled, an all-pass filter (APF) is implemented. The APF has an amplitude response that is flat within the channel bandwidth and is used for matching phase in systems where only one HPF is engaged.

# <span id="page-13-2"></span>**4.2 Voltage and Current Measurements**

The digital filter output word is then subject to a DC offset adjustment and a gain calibration ([See Section 7.](#page-36-0) [System Calibration](#page-36-0) on page 37). The calibrated measurement is available by reading the instantaneous voltage and current registers.

The Root Mean Square (RMS in [Figure 4](#page-14-1)) calculations are performed on N instantaneous voltage and current samples, Vn and In, respectively (where N is the cycle count), using the formula:

$$
I_{RMS} = \sqrt{\frac{\sum_{n=0}^{N-1} I_n}{\sum_{n=0}^{N-1} I_n}}
$$

and likewise for  $V_{RMS}$ , using Vn.  $I_{RMS}$  and  $V_{RMS}$  are accessible by register reads, which are updated once every cycle count (referred to as a computational cycle).

### <span id="page-13-3"></span>**4.3 Power Measurements**

The instantaneous voltage and current samples are multiplied to obtain the instantaneous power (see Figure [3\)](#page-13-4). The product is then averaged over N conversions to compute active power and is used to drive energy pulse output E1. Energy output E2 is selectable, providing an energy sign or a pulse output that is proportional to the apparent power. Energy output E3





**Figure 4. Power Calculation Flow.**

<span id="page-14-1"></span>provides a pulse output that is proportional to the reactive power or apparent power. Output E3 can also be set to display the sign of the voltage applied to the voltage channel or the PFMON comparator output.

The apparent power (S) is the combination of the active power and reactive power, without reference to an impedance phase angle, and is calculated by the CS5463 using the following formula:

$$
S = V_{RMS} \times I_{RMS}
$$

Power Factor (PF) is the active power ( $P_{\text{Active}}$ ) divided by the apparent power (S)

$$
\text{PF}\ = \frac{\text{P}_{Active}}{\text{S}}
$$

The sign of the power factor is determined by the active power.

The CS5463 calculates the reactive power,  $Q<sub>Tria</sub>$  utilizing trigonometric identities, giving the formula

$$
Q_{\text{Trig}} = \sqrt{S^2 - P_{\text{Active}}^2}
$$

Average reactive power,  $Q_{Avg}$ , is generated by averaging the voltage multiplied by the current with a 90° phase shift difference between them. The 90° phase shift is realized by applying an IIR digital filter in the voltage channel to obtain quadrature voltage (see [Figure 3\)](#page-13-4). This filter will give exactly -90° phase shift across all frequencies, and utilizes epsilon  $(E)$  to achieve unity gain at the line frequency.

The instantaneous quadrature voltage  $(V<sub>O</sub>)$  and current (I) samples are multiplied to obtain the instantaneous

quadrature power (Q). The product is then averaged over N conversions, utilizing the formula

$$
Q_{Avg} = \frac{\sum_{n=1}^{N} Q_n}{N}
$$

Fundamental active (P<sub>F</sub>) and reactive (Q<sub>F</sub>) power is calculated by performing a discrete Fourier transform (DFT) at the relevant frequency on the instantaneous voltage (V) and current (I). Epsilon is used to set the frequency of the internal sine (imaginary component) and cosine (real component) waveform generator. The harmonic active power  $(P_H)$  is calculated by subtracting the fundamental active power  $(P_F)$  from the active power (PActive).

The peak current ( $I_{peak}$ ) and peak voltage ( $V_{peak}$ ) are the instantaneous current and voltage, respectively, with the greatest magnitude detected during the last computation cycle. Active, apparent, reactive, and fundamental power are updated every computation cycle.

#### <span id="page-14-0"></span>**4.4 Linearity Performance**

The linearity of the  $V<sub>RMS</sub>$ ,  $I<sub>RMS</sub>$ , active, reactive, and power-factor power measurements (before calibration) will be within  $\pm 0.1\%$  of reading over the ranges specified, with respect to the input voltage levels required to cause full-scale readings in the  $I<sub>RMS</sub>$  and  $V<sub>RMS</sub>$  regis-ters. Refer to [Accuracy Specifications](#page-6-4) on page 7.

Until the CS5463 is calibrated, the accuracy of the CS5463 (with respect to a reference line-voltage and line-current level on the power mains) is not guaranteed to within ±0.1%. (See Section 7. [System Calibration](#page-36-0) on [page 37.](#page-36-0)) The accuracy of the internal calculations can often be improved by selecting a value for the Cycle Count Register that will cause the time duration of one computation cycle to be equal to (or very close to) a whole number of power-line cycles (and N must be greater than or equal to 4000).



# <span id="page-15-0"></span>**5. FUNCTIONAL DESCRIPTION**

# <span id="page-15-1"></span>**5.1 Analog Inputs**

The CS5463 is equipped with two fully differential input channels. The inputs  $VIN<sub>±</sub>$  and IIN $<sub>±</sub>$  are designated as</sub> the voltage and current channel inputs, respectively. The full-scale differential input voltage for the current and voltage channel is  $\pm 250$  mV<sub>p</sub>.

### <span id="page-15-2"></span>**5.1.1 Voltage Channel**

The output of the line voltage resistive divider or transformer is connected to the VIN+ and VIN- input pins of the CS5463. The voltage channel is equipped with a 10x fixed-gain amplifier. The full-scale signal level that can be applied to the voltage channel is  $\pm 250$  mV. If the input signal is a sine wave the maximum RMS voltage at a gain 10x is:

$$
\frac{250 \text{mV}_{P}}{\sqrt{2}} \cong 176.78 \text{mV}_{RMS}
$$

which is approximately 70.7% of maximum peak voltage. The voltage channel is also equipped with a Voltage Gain Register, allowing for an additional programmable gain of up to 4x.

# <span id="page-15-3"></span>**5.1.2 Current Channel**

The output of the current-sense resistor or transformer is connected to the IIN+ and IIN- input pins of the CS5463. To accommodate different current sensing elements the current channel incorporates a programmable gain amplifier (PGA) with two programmable input gains. Configuration Register bit Igain (see [Table 1](#page-15-7)) defines the two gain selections and corresponding maximum input-signal level.

| Igain | <b>Maximum Input Range</b> |     |
|-------|----------------------------|-----|
|       | $±250$ mV                  | 10x |
|       | $+50$ mV                   | 50x |

**Table 1. Current Channel PGA Setting**

<span id="page-15-7"></span>For example, if Igain=0, the current channel's PGA gain is set to 10x. If the input signals are pure sinusoids with zero phase shift, the maximum peak differential signal on the current or voltage channel is  $\pm 250$  mV<sub>P</sub>. The input signal levels are approximately 70.7% of maximum peak voltage producing a full-scale energy pulse registration equal to 50% of absolute maximum energy pulse registration. This will be discussed further in [See Sec-](#page-16-0)tion 5.5 [Energy Pulse Output](#page-16-0) on page 17.

The Current Gain Register also facilitates an additional programmable gain of up to 4x. If an additional gain is applied to the voltage and/or current channel, the maximum input range should be adjusted accordingly.

# <span id="page-15-4"></span>**5.2 IIR Filters**

The current and voltage channel are equipped with a 4th-order IIR filter, that is used to compensate for the magnitude roll off of the low-pass decimation filter. Operational Mode Register bit IIR engages the IIR filters in both the voltage and current channels.

# <span id="page-15-5"></span>**5.3 High-pass Filters**

By removing the offset from either channel, no error component will be generated at DC when computing the active power. By removing the offset from both channels, no error component will be generated at DC when computing  $V<sub>RMS</sub>$ ,  $I<sub>RMS</sub>$ , and apparent power. Operational Mode Register bits VHPF and IHPF activate the HPF in the voltage and current channel respectively. When a high-pass filter is active in only one channel, an all-pass filter (APF) is applied to the other channel. The APF has an amplitude response that is flat within the channel bandwidth and is used for matching phase in systems where only one HPF is engaged.

# <span id="page-15-6"></span>**5.4 Performing Measurements**

The CS5463 performs measurements of instantaneous voltage  $(V_n)$  and current  $(I_n)$ , and calculates instantaneous power (P<sub>n</sub>) at an output word rate (OWR) of

$$
\text{OWR} = \frac{(\text{MCLK/K})}{1024}
$$

where K is the clock divider selected in the Configuration Register.

The RMS voltage ( $V<sub>RMS</sub>$ ), RMS current ( $I<sub>RMS</sub>$ ), and active power (P<sub>active</sub>) are computed using N instantaneous samples of  $V_n$ , I<sub>n</sub>, and P<sub>n</sub> respectively, where N is the value in the Cycle Count Register and is referred to as a "computation cycle". The apparent power (S) is the product of  $V<sub>RMS</sub>$  and  $I<sub>RMS</sub>$ . A computation cycle is derived from the master clock (MCLK), with frequency:

Computation Cycle = 
$$
\frac{\text{OWR}}{\text{N}}
$$

Under default conditions and with  $K = 1$ ,  $N = 4000$ , and  $MCLK = 4.096 MHz - the OWR = 4000 Hz$  and the Computation Cycle = 1 Hz.

All measurements are available as a percentage of full scale. The format for signed registers is a two's complement, normalized value between -1 and +1. The format



for unsigned registers is a normalized value between 0 and 1. A register value of

$$
\frac{(2^{23}-1)}{2^{23}} = 0.99999988
$$

represents the maximum possible value.

At each instantaneous measurement, the CRDY bit will be set in the Status Register, and the INT pin will become active if the CRDY bit is unmasked in the Mask Register. At the end of each computation cycle, the DRDY bit will be set in the Status Register, and the INT pin will become active if the DRDY bit is unmasked in the Mask Register. When these bits are asserted, they must be cleared before they can be asserted again.

If the Cycle Count Register (N) is set to 1, all output calculations are instantaneous, and DRDY, like CRDY, will indicate when instantaneous measurements are finished. Some calculations are inhibited when the cycle count is less than 2.

Epsilon  $(\varepsilon)$  is the ratio of the input line frequency  $(f_i)$  to the sample frequency (f<sub>s</sub>) of the ADC.

$$
\epsilon = \bar{f}_i / \bar{f}_s
$$

where  $f_s = MCLK / (K^*1024)$ . With MCLK = 4.096 MHz and clock divider  $K = 1$ ,  $f_s = 4000$  Hz. For the two most-common line frequencies, 50 Hz and 60 Hz

$$
\mathcal{E} = 50 \text{ Hz} / 4000 \text{ Hz} = 0.0125
$$

and

$$
\epsilon = 60 \text{ Hz} / 4000 \text{ Hz} = 0.015
$$

respectively. Epsilon is used to set the frequency of the internal sine/cosine reference for the fundamental active and reactive measurements, and the gain of the 90° phase shift (IIR) filter for the average reactive power.

### <span id="page-16-0"></span>**5.5 Energy Pulse Output**

The CS5463 provides three output pins for energy registration. By default, E1 registers active energy, E3 registers reactive energy, and E2 indicates the sign of both active and reactive energy. (See Figure 2. [Timing Dia](#page-12-0)[gram for E1, E2, and E3](#page-12-0) on page13.) The E1 pulse output is designed to register the Active Energy. The E2 pin can be set to register Apparent Energy. [Table 2](#page-16-3) defines the pulse output mode, which is controlled by bit E2MODE in the Operational Mode Register.

| <b>E2MODE</b> | <b>E2 Output Mode</b>  |
|---------------|------------------------|
|               | Sign of Energy         |
|               | <b>Apparent Energy</b> |

**Table 2. E2 Pin Configuration**

<span id="page-16-3"></span>The E3 pin can be set to register Reactive Energy (default), PFMON, Voltage Channel Sign, or Apparent Energy. [Table 3](#page-16-4) defines the pulse output format, which is controlled by bits E3MODE[1:0] in the Operational Mode Register.



**Table 3. E3 Pin Configuration**

<span id="page-16-4"></span>The pulse output frequency of  $\overline{E1}$ ,  $\overline{E2}$ , and  $\overline{E3}$  is directly proportional to the power calculated from the input signals. The value contained in the PulseRateE Register is the ratio of the frequency of energy-output pulses to the number of samples, at full scale, which defines the average frequency for the output pulses. The pulse width,  $t_{pw}$  in [Figure 2](#page-12-0), is programmable through the Pulse-Width register, and is approximately equal to:

$$
t_{pw}(\text{sec}) \approx \text{PulseWidth} \cdot \frac{1}{(\text{MCLK/K}) / 1024}
$$

If MCLK = 4.096 MHz,  $K = 1$ , and PulseWidth = 1, then  $t_{\text{DW}} \equiv 0.25 \text{ ms}.$ 

# <span id="page-16-1"></span>**5.5.1 Active Energy**

The E1 pin produces active-low pulses with an output frequency proportional to the active power. The E2 pin is the energy direction indicator. Positive energy is represented by E1 pin falling while the E2 is high. Negative energy is represented by the E1 pin falling while the E2 is low. The E1 and E2 switching characteristics are specified in Figure 2. [Timing Diagram for E1, E2, and E3](#page-12-0) [on page13.](#page-12-0)

[Figure 5](#page-16-2) illustrates the pulse output format with positive active energy and negative reactive energy.



<span id="page-16-2"></span>**Figure 5. Active and Reactive energy pulse outputs**



The pulse output frequency of  $\overline{E1}$  is directly proportional to the active power calculated from the input signals. To calculate the output frequency of E1, the following transfer function can be utilized:

 $\mathsf{FREQ}_\mathsf{P}$  = Average frequency of active energy  $\overline{\mathsf{E1}}$  pulses [Hz] VIN = rms voltage across VIN+ and VIN- [V] VGAIN = Voltage channel gain IIN = rms voltage across IIN+ and IIN- [V] IGAIN = Current channel gain PF = Power Factor PulseRate = PulseRateE x (MCLK/K)/2048 [Hz] VREFIN = Voltage at VREFIN pin [V]  $\mathsf{FREG}_\mathsf{P} = \frac{\mathsf{VIN} \times \mathsf{VGAIN} \times \mathsf{IN} \times \mathsf{IGAIN} \times \mathsf{PF} \times \mathsf{PulseRate}}{\mathsf{Poisson} \times \mathsf{Poisson} \times \mathsf$ VREFIN<sup>2</sup>

With MCLK = 4.096 MHz,  $PF = 1$ , and default settings, the pulses will have an average frequency equal to the frequency specified by PulseRate when the input signals applied to the voltage and current channels cause full-scale readings in the instantaneous voltage and current registers. The maximum pulse frequency from the E1 pin is (MCLK/K)/2048.

# <span id="page-17-0"></span>**5.5.2 Apparent Energy Mode**

Pin E2 outputs apparent energy pulses when the Operational Mode Register bit E2MODE = 1. Pin E3 outputs apparent energy pulses when the Operational Mode Register bits  $E3MODE[1:0] = 3$  (11b). [Figure 6](#page-17-3) illustrates the pulse output format with apparent energy on E2 (E2MODE = 1 and E3MODE $[1:0] = 0$ )



<span id="page-17-3"></span>**Figure 6. Apparent energy pulse outputs**

The pulse output frequency of  $\overline{E2}$  (and/or E3) is directly proportional to the apparent power calculated from the input signals. Since apparent power is without reference to an impedance phase angle, the following transfer function can be utilized to calculate the output frequency on E2 (and/or E3).



VREFIN = Voltage at VREFIN pin [V]

With MCLK  $=$  4.096 MHz and default settings, the pulses will have an average frequency equal to the frequency specified by PulseRate when the input signals applied to the voltage and current channels cause full-scale readings in the instantaneous voltage and current registers. The maximum pulse frequency from the E2 (and/or E3) pin is (MCLK/K)/2048. The E2 (and/or E3) pin outputs apparent energy, but has no energy direction indicator.

# <span id="page-17-1"></span>**5.5.3 Reactive Energy Mode**

Reactive energy pulses are output on pin  $\overline{E3}$  by setting bit  $E3MODE[1:0] = 0$  (default) in the Operational Mode Register. Positive reactive energy is registered by  $\overline{E3}$ falling when  $\overline{E2}$  is high. Negative reactive energy is registered by  $\overline{E3}$  falling when  $\overline{E2}$  is low. [Figure 5 on](#page-16-2) [page 17](#page-16-2) illustrates the pulse output format with negative reactive energy output on pin  $\overline{E3}$  and the sign of the energy on E2. The E3 and E2 pulse output switching characteristics are specified in [Figure 2 on page 13](#page-12-0).

The pulse output frequency of E3 is directly proportional to the reactive power calculated from the input signals. To calculate the output frequency on E3, the following transfer function can be utilized:

 $FREG<sub>O</sub>$  = Average frequency of reactive energy  $\overline{E3}$  pulses [Hz] VIN = rms voltage across VIN+ and VIN- [V] VGAIN = Voltage channel gain IIN = rms voltage across IIN+ and IIN- [V] IGAIN = Current channel gain  $PQ = \sqrt{1 - PF^2}$ PulseRate = PulseRateE x (MCLK/K)/2048 [Hz] VREFIN = Voltage at VREFIN pin [V]  $\mathsf{FREQ}_\mathsf{Q} = \frac{\mathsf{VIN} \times \mathsf{VGAIN} \times \mathsf{IN} \times \mathsf{IGAIN} \times \mathsf{PQ} \times \mathsf{PulseRate}}{\cdots \cdots}$ VREFIN<sup>2</sup>

With MCLK =  $4.096$  MHz, PF = 0 and default settings, the pulses will have an average frequency equal to the frequency specified by PulseRate when the input signals applied to the voltage and current channels cause full-scale readings in the instantaneous voltage and current registers. The maximum pulse frequency from the E1 pin is (MCLK/K)/2048.

# <span id="page-17-2"></span>**5.5.4 Voltage Channel Sign Mode**

Setting bits  $E3MODE[1:0] = 2$  (10b) in the Operational Mode Register outputs the sign of the voltage channel on pin  $\overline{E3}$ . [Figure 7](#page-17-4) illustrates the output format with voltage channel sign on  $\overline{E3}$ 



<span id="page-17-4"></span>**Figure 7. Voltage Channel Sign Pulse outputs**

**RRUS LOGIC®** 

Output pin E3 is high when the line voltage is positive and pin E3 is low when the line voltage is negative.

# <span id="page-18-0"></span>**5.5.5 PFMON Output Mode**

Setting bit  $E3MODE[1:0] = 1$  (01b) in the Operational Mode Register outputs the state of the PFMON comparator on pin  $\overline{E3}$ . [Figure 8](#page-18-5) illustrates the output format with PFMON on E3



**Figure 8. PFMON output to pin E3**

<span id="page-18-5"></span>When PFMON is greater then the threshold, pin  $\overline{E3}$  is high and when PFMON is less than the threshold pin  $\overline{E3}$ is low.

# <span id="page-18-1"></span>**5.5.6 Design Example**

#### EXAMPLE #1:

The maximum rated levels for a power line meter are 250 V rms and 20 A rms. The required number of pulses-per-second on E1 is 100 pulses per second (100 Hz), when the levels on the power line are 220 V rms and 15 A rms.

With a 10x gain on the voltage and current channel the maximum input signal is 250 mV<sub>P</sub>. ([See Section 5.1](#page-15-1) Analog Inputs [on page 16](#page-15-1).) To prevent over-driving the channel inputs, the maximum rated rms input levels will register 0.6 in  $V<sub>RMS</sub>$  and  $I<sub>RMS</sub>$  by design. Therefore the voltage level at the channel inputs will be 150 mV rms when the maximum rated levels on the power lines are 250 V rms and 20 A rms.

Solving for PulseRate using the transfer function:

$$
\mathsf{PulseRate} = \frac{\mathsf{FREG}_{\mathsf{P}} \times \mathsf{VREFIN}^2}{\mathsf{VIN} \times \mathsf{VGAN} \times \mathsf{IN} \times \mathsf{IGAIN} \times \mathsf{PF}}
$$

Therefore with  $PF = 1$  and:

$$
VIN = 220V \times ((150mV)/(250V)) = 132mV
$$

$$
IIN = 15A \times ((150mV)/(20A)) = 112.5mV
$$

the pulse rate is:

PulseRate =  $\frac{100 \times 2.5^2}{0.132 \times 10 \times 0.1125 \times 10}$  = 420.8754Hz

and the PulseRateE Register is set to:

$$
\text{PulseRateE} = \frac{\text{PulseRate}}{(\text{MCLK/K})/2048} = 0.2104377
$$

with MCLK = 4.096 MHz and  $K = 1$ .

# <span id="page-18-2"></span>**5.6 Sag and Fault Detect Feature**

Status bit VSAG and IFAULT in the Status Register, indicates a sag occurred in the power line voltage and current, respectively. For a sag condition to be identified, the absolute value of the instantaneous voltage or current must be less than the sag level for more than half of the sag duration (see [Figure 9\)](#page-18-6).

To activate voltage sag detection, a voltage sag level must be specified in the Voltage Sag Level Register (VSAGLevel), and a voltage sag duration must be specified in the Voltage Sag Duration Register (VSAGDuration). To activate current fault detection, a current sag level must be specified in the Current Fault Level Register (ISAGLevel), and a current sag duration must be specified in the Current Fault Duration Register (ISAG-Duration). The voltage and current sag levels are specified as the average of the absolute instantaneous voltage and current, respectively. Voltage and current sag duration is specified in terms of ADC cycles.



**Figure 9. Sag and Fault Detect**

# <span id="page-18-6"></span><span id="page-18-3"></span>**5.7 No Load Threshold**

The No Load Threshold register (Load $_{\text{Min}}$ ) is used to disable the active energy pulse output when the magnitude of the  $P_{\text{Active}}$  register is less than the value in the Load $_{Min}$  register.

# <span id="page-18-4"></span>**5.8 On-chip Temperature Sensor**

The on-chip temperature sensor is designed to assist in characterizing the measurement element over a desired temperature range. Once a temperature characterization is performed, the temperature sensor can then be utilized to assist in compensating for temperature drift.

Temperature measurements are performed during continuous conversions and stored in the Temperature Register. The Temperature Register (T) default is Celsius scale ( $\mathbb{C}$ ). The Temperature Gain Register (T<sub>gain</sub>) and Temperature Offset Register  $(T<sub>off</sub>)$  are constant values allowing for temperature scale conversions.



The temperature update rate is a function of the number of ADC samples. With MCLK =  $4.096$  MHz and K = 1 the update rate is:

$$
\frac{2240 \text{ samples}}{(MCLK/K)/1024} = 0.56 \text{ sec}
$$

The Cycle Count Register (N) must be set to a value greater then one. Status bit TUP in the Status Register, indicates when the Temperature Register is updated.

The Temperature Offset Register sets the zero-degree measurement. To improve temperature measurement accuracy, the zero-degree offset may need to be adjusted after the CS5463 is initialized. Temperature-offset calibration is achieved by adjusting the Temperature Offset Register  $(T_{off})$  by the differential temperature  $(\Delta T)$  measured from a calibrated digital thermometer and the CS5463 temperature sensor. A one-degree adjustment to the Temperature Register (T) is achieved by adding 2.737649x10<sup>-4</sup> to the Temperature Offset Register  $(T<sub>off</sub>)$ . Therefore,

$$
\boldsymbol{T_{off}} = \boldsymbol{T_{off}} + (\Delta \boldsymbol{T} \times 2.737649 \cdot 10^{-4})
$$

if T<sub>off</sub> = -0.0951126 and  $\Delta T$  = -2.0 (°C), then

 $T_{off} = [-0.0951126 + (-2.0 \times 2.737649 \cdot 10^{-4})] = -0.09566$ 

or 0xF3C168 (2's compliment notation) is stored in the Temperature Offset Register  $(T<sub>off</sub>)$ .

To convert the Temperature Register (T) from a Celsius scale  $(\mathbb{C})$  to a Fahrenheit scale  $(\mathbb{F})$  utilize the formula

$$
{}^{0}F = \frac{9}{5}({}^{0}C + 17.7778)
$$

Applying the above relationship to the CS5461A temperature measurement algorithm

$$
T\langle\mathop{^{\mathsf{O}}}\nolimits_{\mathsf{F}}\rangle\,=\,\Big(\frac{9}{5}\times T_{gain}\Big)\bigg[\,T\,\langle\mathop{^{\mathsf{O}}}\nolimits_{\mathsf{C}}\rangle+\Big(T_{off}+(17.7778\times2.737649\cdot{10}^{-4})\Big)\bigg]
$$

If  $T_{off}$  = -0.09566 and  $T_{gain}$  = 23.507 for a Celsius scale, then the modified values are  $T_{off} = -0.09079$ (0xF460E1) and  $T_{\text{gain}} = 42.3132$  (0x54A05E) for a Fahrenheit scale.

### <span id="page-19-0"></span>**5.9 Voltage Reference**

The CS5463 is specified for operation with a +2.5 V reference between the VREFIN and AGND pins. To utilize the on-chip 2.5 V reference, connect the VREFOUT pin to the VREFIN pin of the device. The VREFIN can be used to connect external filtering and/or references.

# <span id="page-19-1"></span>**5.10 System Initialization**

Upon powering up, the digital circuitry is held in reset until the analog voltage reaches 4.0 V. At that time, an eight-XIN-clock-period delay is enabled to allow the oscillator to stabilize. The CS5463 will then initialize.

A hardware reset is initiated when the  $\overline{\text{RESET}}$  pin is asserted with a minimum pulse width of 50 ns. The RE-SET signal is asynchronous, with a Schmitt-trigger input. Once the RESET pin is de-asserted, an eight-XIN-clock-period delay is enabled.

A software reset is initiated by writing the command 0x80. After a hardware or software reset, the internal registers (some of which drive output pins) will be reset to their default values. Status bit DRDY in the Status Register, indicates the CS5463 is in its active state and ready to receive commands.

#### <span id="page-19-2"></span>**5.11 Power-down States**

The CS5463 has two power-down states, Stand-by and Sleep. In the stand-by state all circuitry except the voltage reference and crystal oscillator is turned off. To return the device to the active state, a power-up command is sent to the device.

In Sleep state, all circuitry except the instruction decoder is turned off. When the power-up command is sent to the device, a system initialization is performed [\(See](#page-19-1) Section 5.10 [System Initialization](#page-19-1) on page 20).

### <span id="page-19-3"></span>**5.12 Oscillator Characteristics**

XIN and XOUT are the input and output of an inverting amplifier configured as an on-chip oscillator, as shown in Figure [10](#page-19-4). The oscillator circuit is designed to work with a quartz crystal. To reduce circuit cost, two load capacitors C1 and C2 are integrated in the device, from XIN to DGND, and XOUT to DGND. PCB trace lengths should be minimized to reduce stray capacitance. To



<span id="page-19-4"></span>**Figure 10. Oscillator Connection**



drive the device from an external clock source, XOUT should be left unconnected while XIN is driven by the external circuitry. There is an amplifier between XIN and the digital section which provides CMOS level signals. This amplifier works with sinusoidal inputs so there are no problems with slow edge times.

The CS5463 can be driven by an external oscillator ranging from 2.5 to 20 MHz, but the K divider value must be set such that the internal MCLK will run somewhere between 2.5 MHz and 5 MHz. The K divider value is set with the K[3:0] bits in the Configuration Register. As an example, if  $XIN = MCLK = 15 MHz$ , and K is set to 5, DCLK will equal 3 MHz, which is a valid value for DCLK.

# <span id="page-20-0"></span>**5.13 Event Handler**

The INT pin is used to indicate that an internal error or event has taken place in the CS5463. Writing a logic 1 to any bit in the Mask Register allows the corresponding bit in the Status Register to activate the INT pin. The interrupt condition is cleared by writing a logic 1 to the bit that has been set in the Status Register.

The behavior of the INT pin is controlled by the IMODE and IINV bits of the Configuration Register.



#### **Table 4. Interrupt Configuration**

<span id="page-20-4"></span>If the interrupt output signal format is set for either falling or rising edge, the duration of the INT pulse will be at least one DCLK cycle (DCLK = MCLK/K).

### <span id="page-20-1"></span>**5.13.1 Typical Interrupt Handler**

The steps below show how interrupts can be handled.

#### INITIALIZATION:

- 1) All Status bits are cleared by writing 0xFFFFFF to the Status Register.
- 2) The condition bits which will be used to generate interrupts are then set to logic 1 in the Mask Register.
- 3) Enable interrupts.

#### INTERRUPT HANDLER ROUTINE:

- 4) Read the Status Register.
- 5) Disable all interrupts.
- 6) Branch to the proper interrupt service routine.
- 7) Clear the Status Register by writing back the read value in step 4.
- 8) Re-enable interrupt
- 9) Return from interrupt service routine.

This handshaking procedure ensures that any new interrupts activated between steps 4 and 7 are not lost (cleared) by step 7.

### <span id="page-20-2"></span>**5.14 Serial Port Overview**

The CS5463 incorporates a serial port transmit and receive buffer with a command decoder that interprets one-byte (8-bit) commands as they are received. There are four types of commands: instructions, synchronizing, register writes, and register reads [\(See Section](#page-22-0) 5.16 Commands [on page 23](#page-22-0)).

Instructions are one byte in length and will interrupt any instruction currently executing. Instructions do not affect register reads currently being transmitted.

Synchronizing commands are one byte in length and only affect the serial interface. Synchronizing commands do not affect operations currently in progress.

Register writes must be followed by three bytes of data. Register reads can return up to four bytes of data.

Commands and data are transferred most-significant bit (MSB) first. [Figure 1 on page 12,](#page-11-0) defines the serial port timing and required sequence necessary for writing to and reading from the serial port receive and transmit buffer, respectively. While reading data from the serial port, commands and data can be written simultaneously. Starting a new register read command while data is being read will terminate the current read in progress. This is acceptable if the remainder of the current read data is not needed. During data reads, the serial port requires input data. If a new command and data is not sent, SYNC0 or SYNC1 must be sent.

### <span id="page-20-3"></span>**5.14.1 Serial Port Interface**

The serial port interface is a "4-wire" synchronous serial communications interface. The interface is enabled to start excepting SCLKs when CS (Chip Select) is asserted (logic 0). SCLK (Serial bit-clock) is a Schmitt-trigger input that is used to strobe the data on SDI (Serial Data In) into the receive buffer and out of the transmit buffer onto SDO (Serial Data Out).



If the serial port interface becomes unsynchronized with respect to the SCLK input, any attempt to clock valid commands into the serial interface may result in unexpected operation. Therefor, the serial port interface must then be re-initialized by one of the following actions:

- Drive the  $\overline{\text{CS}}$  pin high, then low.
- Hardware Reset (drive RESET pin low for at least  $10 \,\mu s$ ).
- Issue the Serial Port Initialization Sequence, which is 3 (or more) SYNC1 command bytes (0xFF) followed by one SYNC0 command byte (0xFE).

If a re-synchronization is necessary, it is best to re-initialize the part either by hardware or software reset (command 0x80), as the state of the part may be unknown.

# <span id="page-21-0"></span>**5.15 Register Paging**

Read/write commands access one of the 32 registers within a specified page. By default, Page = 0. To access registers in another page, the Page Register (address 0x1F) must be written with the desired page number.



\* Accessed using register read/write commands.

#### **Figure 11. CS5463 Memory Map**

<span id="page-21-1"></span>Example:

Reading register 6 in page 3.

- 1. Write 3 to page register with command and data: 0x7E 0x00 0x00 0x03
- 2. Read register 6 with command: 0x0C 0xFF 0xFF 0xFF



#### <span id="page-22-0"></span>**5.16 Commands**

All commands are 8 bits in length. Any command byte value that is not listed in this section is invalid. Commands that write to registers must be followed by 3 bytes of data. Commands that read data can be chained with other commands (e.g., while reading data, a new command can be sent which can execute during the original read). All commands except register reads, register writes, and SYNC0 & SYNC1 will abort any currently executing commands.

#### <span id="page-22-1"></span>**5.16.1 Start Conversions**



Initiates acquiring measurements and calculating results. The device has two modes of acquisition.

C3 Modes of acquisition/measurement

 $0 =$  Perform a single computation cycle

1 = Perform continuous computation cycles

#### <span id="page-22-2"></span>**5.16.2 SYNC0 and SYNC1**



The serial port can be initialized by asserting  $\overline{CS}$  or by sending three or more consecutive SYNC1 commands followed by a SYNC0 command. The SYNC0 or SYNC1 can also be sent while sending data out.

SYNC 0 = Last byte of a serial port re-initialization sequence.

1 = Used during reads and serial port initialization.

#### <span id="page-22-3"></span>**5.16.3 Power-up/Halt**



If the device is powered-down, Power-Up/Halt will initiate a power on reset. If the part is already powered-on, all computations will be halted.

#### <span id="page-22-4"></span>**5.16.4 Power-down and Software Reset**



To conserve power the CS5463 has two power-down states. In stand-by state all circuitry, except the analog/digital clock generators, is turned off. In the sleep state all circuitry, except the command decoder, is turned off. Bringing the CS5463 out of sleep state requires more time than out of stand-by state, because of the extra time needed to re-start and re-stabilize the analog oscillator.

S[1:0] Power-down state

00 = Software Reset

- 01 = Halt and enter stand-by power saving state. This state allows quick power-on
- 10 = Halt and enter sleep power saving state.

 $11 -$ Reserved



#### <span id="page-23-0"></span>**5.16.5 Register Read/Write**



The Read/Write informs the command decoder that a register access is required. During a read operation, the addressed register is loaded into an output buffer and clocked out by SCLK. During a write operation, the data is clocked into an input buffer and transferred to the addressed register upon completion of the 24th SCLK.



RA[4:0] Register address bits (bits 5 through 1) of the read/write command.

#### **Register Page 0**



Note: For proper operation, do not attempt to write to unspecified registers.



#### **Register Page 1**



#### **Register Page 3**



Note: For proper operation, do not attempt to write to unspecified registers.

#### <span id="page-24-0"></span>**5.16.6 Calibration**



The CS5463 can perform system calibrations. Proper input signals must be applied to the current and voltage channel before performing a designated calibration.

CAL[4:0]\* Designates calibration to be performed 01001 = Current channel DC offset 01010 = Current channel DC gain 01101 = Current channel AC offset 01110 = Current channel AC gain 10001 = Voltage channel DC offset 10010 = Voltage channel DC gain 10101 = Voltage channel AC offset 10110 = Voltage channel AC gain 11001 = Current and Voltage channel DC offset 11010 = Current and Voltage channel DC gain 11101 = Current and Voltage channel AC offset 11110 = Current and Voltage channel AC gain

\*For proper operation, values for CAL[4:0] not specified should not be used.



# <span id="page-25-0"></span>**6. REGISTER DESCRIPTION**

- 1. "Default" = bit status after power-on or reset
- 2. Any bit not labeled is Reserved. A zero should always be used when writing to one of these bits.

### <span id="page-25-1"></span>**6.1 Page 0 Registers**

#### <span id="page-25-2"></span>**6.1.1 Configuration Register ( Config )**

Address: 0



Default = 0x000001





#### <span id="page-26-0"></span>6.1.2 Current and Voltage DC Offset Register (  $I_{DCoff}$  ,  $V_{DCoff}$  )

Address: 1 (Current DC Offset); 3 (Voltage DC Offset)



 $Default = 0x000000$ 

The DC Offset registers ( $I_{DCoff}$ ,  $V_{DCoff}$ ) are initialized to 0.0 on reset. When DC Offset calibration is performed, the register is updated with the DC offset measured over a computation cycle. DRDY will be set at the end of the calibration. This register may be read and stored for future system offset compensation. The value is represented in two's complement notation and in the range of -1.0  $\leq$  I<sub>DCoff</sub>, V<sub>DCoff</sub>  $<$  1.0, with the binary point to the right of the MSB. See Section 7.1.2.1 [DC Offset Calibration Sequence](#page-36-5) on page 37 for more information.

#### <span id="page-26-1"></span>**6.1.3 Current and Voltage Gain Register ( Ign , Vgn )**

Address: 2 (Current Gain); 4 (Voltage Gain)



 $Default = 0x400000 = 1.000$ 

The gain registers ( $I_{qn}$ , $V_{qn}$ ) are initialized to 1.0 on reset. When either a AC or DC Gain calibration is performed, the register is updated with the gain measured over a computation cycle. DRDY will be set at the end of the calibration. This register may be read and stored for future system gain compensation. The value is in the range  $0.0 \leq I_{\text{cm}}$ ,  $V_{\text{cm}}$  < 3.9999, with the binary point to the right of the second MSB.

#### <span id="page-26-2"></span>**6.1.4 Cycle Count Register ( Cycle Count )**

Address: 5



 $Default = 0x000FA0 = 4000$ 

Cycle Count, denoted as N, determines the length of one *computation cycle*. During continuous conversions, the computation cycle frequency is  $(MCLK/K)/(1024*N)$ . A one second computational cycle period occurs when  $MCLK = 4.096 MHz, K = 1, and N = 4000.$ 

#### <span id="page-26-3"></span>**6.1.5 PulseRateE Register ( PulseRateE )**

Address: 6



Default = 0x800000 = 1.00 (2 kHz @ 4.096 MHz MCLK)

PulseRateE sets the frequency of  $\overline{E1}$ ,  $\overline{E2}$ , &  $\overline{E3}$  pulses.  $\overline{E1}$ ,  $\overline{E2}$ ,  $\overline{E3}$  frequency = (MCLK x PulseRateE) / 2048 at full scale. For a 4 khz sample rate, the maximum pulse rate is 2 khz. The value is represented in two's complement notation and in the range is -1.0  $\leq$  PulseRateE  $<$  1.0, with the binary point to the right of the MSB. Negative values have the same effect as positive. See Section 5.5 [Energy Pulse Output](#page-16-0) on page 17 for more information.

# <span id="page-27-0"></span>**6.1.6 Instantaneous Current, Voltage, and Power Registers ( I , V , P )**

Address: 7 (Instantaneous Current); 8 (Instantaneous Voltage); 9 (Instantaneous Power)



I and V contain the instantaneous measured values for current and voltage, respectively. The instantaneous voltage and current samples are multiplied to obtain Instantaneous Power (P). The value is represented in two's complement notation and in the range of -1.0  $\leq$  I, V, P  $<$  1.0, with the binary point to the right of the MSB.

# <span id="page-27-1"></span>6.1.7 Active (Real) Power Register (P<sub>Active</sub>)

Address: 10 (Active Power)



The instantaneous power is averaged over each computation cycle (N conversions) to compute Active Power ( $P_{Active}$ ). The value will be within in the range of -1.0  $\leq P_{Active}$  1.0. The value is represented in two's complement notation, with the binary point to the right of the MSB.

#### <span id="page-27-2"></span>**6.1.8 RMS Current & Voltage Registers ( IRMS , VRMS )**

Address: 11  $(I<sub>RMS</sub>)$ ; 12  $(V<sub>RMS</sub>)$ 



I<sub>RMS</sub> and V<sub>RMS</sub> contain the Root Mean Square (RMS) values of I and V, calculated each computation cycle. The value is represented in unsigned binary notation and in the range of  $0.0 \leq I_{RMS}$ ,  $V_{RMS} < 1.0$ , with the binary point to the left of the MSB.

#### <span id="page-27-3"></span>**6.1.9 Epsilon Register ( )**

Address: 13



 $Default = 0x01999A = 0.0125 sec$ 

Epsilon  $(\epsilon)$  is the ratio of the input line frequency to the sample frequency of the ADC ([See Section 5.4](#page-15-6) Perform[ing Measurements](#page-15-6) on page 16). Epsilon is either written to the register, or measured during conversions. The value is represented in two's complement notation and in the range of -1.0  $\leq \epsilon$  < 1.0, with the binary point to the right of the MSB. Negative values have no significance.



#### <span id="page-28-0"></span>**6.1.10 Power Offset Register ( Poff )**

Address: 14



Default = 0x000000

Power Offset ( $P_{off}$ ) is added to the instantaneous power being accumulated in the  $P_{active}$  register, and can be used to offset contributions to the energy result that are caused by undesirable sources of energy that are inherent in the system. The value is represented in two's complement notation and in the range of -1.0  $\leq$  P<sub>off</sub>  $<$  1.0, with the binary point to the right of the MSB.

#### <span id="page-28-1"></span>**6.1.11 Status Register and Mask Register ( Status , Mask )**

Address: 15 (Status Register); 26 (Mask Register)



Default = 0x800001 (Status Register), 0x000000 (Mask Register)

The Status Register indicates status within the chip. In normal operation, writing a '1' to a bit will cause the bit to reset. Writing a '0' to a bit will not change it's current state.

The Mask Register is used to control the activation of the INT pin. Placing a logic '1' in a Mask bit will allow the corresponding bit in the Status Register to activate the INT pin when the status bit is asserted.



- CRDY Conversion Ready. Indicates a new conversion is ready. This will occur at the output word rate.
- IOR **Current Out of Range. Set when the Instantaneous Current Register overflows.**
- VOR Voltage Out of Range. Set when the Instantaneous Voltage Register overflows.
- IROR IRMS Out of Range. Set when the  $I_{RMS}$  Register overflows.
- VROR V<sub>RMS</sub> Out of Range. Set when the  $V_{RMS}$  Register overflows.
- EOR Energy Out of Range. Set when  $P_{ACTIVE}$  overflows.
- IFAULT Indicates a current fault has occurred. See Section 5.6 [Sag and Fault Detect Feature](#page-18-2) on page [19](#page-18-2).
- VSAG Indicates a voltage sag has occurred. See Section 5.6 [Sag and Fault Detect Feature](#page-18-2) on page [19](#page-18-2).
- TUP Temperature Updated. Indicates the Temperature Register has updated.
- TOD Modulator oscillation detected on the temperature channel. Set when the modulator oscillates due to an input above full scale.
- VOD (IOD) Modulator oscillation detected on the voltage (current) channel. Set when the modulator oscil-

**IRRUS LOGIC®** 

lates due to an input above full scale. The level at which the modulator oscillates is significantly higher than the voltage channel's differential input voltage (current) range.

- Note: The IOD and VOD bits may be 'falsely' triggered by very brief voltage spikes from the power line. This event should not be confused with a DC overload situation at the inputs, when the IOD and VOD bits will re-assert themselves even after being cleared, multiple times.
- LSD Low Supply Detect. Set when the voltage at the PFMON pin falls below the low-voltage threshold (PMLO), with respect to AGND pin. The LSD bit cannot be reset until the voltage at PFMON pin rises back above the high-voltage threshold (PMHI).
- FUP Epsilon Updated. Indicates completion of a line frequency measurement and update of Epsilon.
- $\overline{IC}$  Invalid Command. Normally logic 1. Set to logic 0 if an invalid command is received or the Status Register has not been successfully read.

#### <span id="page-29-0"></span>**6.1.12 Current and Voltage AC Offset Register (V<sub>ACoff</sub>, I<sub>ACoff</sub>)**

Address: 16 (Current AC Offset); 17 (Voltage AC Offset)



 $Default = 0x000000$ 

The AC Offset Registers (VACoff, IACoff) are initialized to zero on reset, allowing for uncalibrated normal operation. AC Offset Calibration updates these registers. This sequence lasts approximately (6N + 30) ADC cycles (where N is the value of the Cycle Count Register). DRDY will be asserted at the end of the calibration. These values may be read and stored for future system AC offset compensation. The value is represented in two's complement notation in the range of -1.0  $\leq$  V<sub>ACoff</sub>, I<sub>ACoff</sub>  $<$  1.0, with the binary point to the right of the MSB

#### <span id="page-29-1"></span>**6.1.13 Operational Mode Register ( Mode )**

Address: 18



Default = 0x000000



CIRRUS LOGIC<sup>®</sup>



#### <span id="page-30-0"></span>**6.1.14 Temperature Register ( T )**

Address: 19



T contains measurements from the on-chip temperature sensor. Measurements are performed during continuous conversions, with the default the Celsius scale  $(^{\circ}C)$ . The value is represented in two's complement notation and in the range of  $-128.0 \le T < 128.0$ , with the binary point to the right of the eighth MSB.

#### <span id="page-30-1"></span>**6.1.15 Average and Instantaneous Reactive Power Register ( QAVG , Q )**

Address: 20 (Average Reactive Power) and 21 (Instantaneous Reactive Power)



The Instantaneous Reactive Power (Q) is the product of the voltage, shifted 90 degrees, and the current. The Average Reactive Power ( $Q_{AVG}$ ) is Q averaged over N samples. The results are signed values with. The value is represented in two's complement notation and in the range of -1.0  $< Q$ ,  $Q_{AVG}$  1.0, with the binary point to the right of the MSB.

# <span id="page-30-2"></span>**6.1.16 Peak Current and Peak Voltage Register ( Ipeak , Vpeak )**

Address: 22 (Peak Currect) and 23 (Peak Voltage)



The Peak Current (I<sub>peak</sub>) and Peak Voltage (V<sub>peak</sub>) registers contain the instantaneous current and voltage with the greatest magnitude detected during the last computation cycle. The value is represented in two's complement notation and in the range of -1.0  $\leq$  I<sub>peak</sub>, V<sub>peak</sub>  $<$  1.0, with the binary point to the right of the MSB.



# <span id="page-31-0"></span>**6.1.17 Reactive Power Register ( QTrig )**

Address: 24



The Reactive Power (Q<sub>Trig</sub>) is calculated using trigonometric identities. (See Section 4.3 [Power Measurements](#page-13-3) [on page 14](#page-13-3)). The value is represented in unsigned notation and in the range of  $0 \le S < 1.0$ , with the binary point to the right of the MSB.

#### <span id="page-31-1"></span>**6.1.18 Power Factor Register ( PF )**

Address: 25



Power Factor is calculated by dividing the Active (Real) Power by Apparent Power. The value is represented in two's complement notation and in the range of -1.0  $\leq$  PF  $<$  1.0, with the binary point to the right of the MSB.

#### <span id="page-31-2"></span>**6.1.19 Apparent Power Register ( S )**

Address: 27



Apparent power (S) is the product of the  $V<sub>RMS</sub>$  and  $I<sub>RMS</sub>$ , The value is represented in unsigned notation and in the range of  $0 \le S < 1.0$ , with the binary point to the right of the MSB.



#### <span id="page-32-0"></span>**6.1.20 Control Register ( Ctrl )**

Register Address: 28



#### Default = 0x000000

| <b>STOP</b>  | Terminates the auto-boot sequence.<br>$0 = Normal$ (default)<br>$1 =$ Stop sequence                              |
|--------------|------------------------------------------------------------------------------------------------------------------|
| <b>INTOD</b> | Converts INT output pin to an open drain output.<br>$0 = Normal$ (default)<br>$1 =$ Open drain                   |
| <b>NOCPU</b> | Saves power by disabling the CPUCLK pin.<br>$0 = Normal$ (default)<br>$1 =$ Disables CPUCLK                      |
| <b>NOOSC</b> | Saves power by disabling the crystal oscillator.<br>$0 =$ Normal (default)<br>$1 =$ Disabling oscillator circuit |

<span id="page-32-1"></span>**<sup>6.1.21</sup> Harmonic Active Power Register ( PH )**

Address: 29



The Harmonic Active Power  $(P_H)$  is calculated by subtracting the Fundamental Active Power from the Active (Real) Power. The value is represented in two's complement notation and in the range of -1.0  $\leq$  P<sub>H</sub>  $<$  1.0, with the binary point to the right of the MSB.

#### <span id="page-32-2"></span>**6.1.22 Fundamental Active Power Register ( PF )**

Address: 30



The Fundamental Active Power (P<sub>F</sub>) is calculated by performing a discrete Fourier transform (DFT) at the relevant frequency on the V and I channels. The results are multiplied to yield fundamental power. The value is represented in two's complement notation and in the range of -1.0  $\leq$  P<sub>H</sub>  $<$  1.0, with the binary point to the right of the MSB.



# <span id="page-33-0"></span>**6.1.23 Fundamental Reactive Power Register ( QH )**

Address: 31 (read only)



Fundamental Reactive Power  $(Q_H)$  is calculated by performing a discrete Fourier transform (DFT) at the relevant frequency on the V and I channels. The value is represented in two's complement notation and in the range of  $-1.0 \leq Q_H < 1.0$ , with the binary point to the right of the MSB.

#### <span id="page-33-1"></span>**6.1.24 Page Register**

Address: 31 (write only)



Default =  $0x00$ 

Determines which register page the serial port will access.



#### <span id="page-34-0"></span>**6.2 Page 1 Registers**

#### <span id="page-34-1"></span>**6.2.1 Energy Pulse Output Width ( PulseWidth )**

Address: 0



Default  $= 1$ 

PulseWidth sets the duration of energy pulses ( $t_{PW}$ ). The actual pulse duration is the contents of PulseWidth divided by the output word rate (OWR). PulseWidth is an integer in the range of 1 to 8388607.

#### <span id="page-34-2"></span>**6.2.2 No Load Threshold ( LoadMin )**

Address: 1



Default  $= 0$ 

Load<sub>Min</sub> is used to set the no load threshold. When the magnitude of the  $P_{Active}$  register is less than Load<sub>Min</sub>, the active energy pulse output will be disabled. Load<sub>Min</sub> is a two's complement value in the range of  $-1.0 \le$  Load<sub>Min</sub> < 1.0, with the binary point to the right of the MSB. Negative values are not used.

#### <span id="page-34-3"></span>**6.2.3 Temperature Gain Register ( TGain )**

Address: 2



Default = 0x2F03C3 = 23.5073471

Sets the temperature channel gain. Temperature gain  $(T_{Gain})$  is utilized to convert from one temperature scale to another. The Celsius scale (°C) is the default. Values will be within in the range of  $0 \le T_{Gain} < 128$ . The value is represented in unsigned notation, with the binary point to the right of bit 7th MSB. [See Section 5.8](#page-18-4) On-chip [Temperature Sensor](#page-18-4) on page 19.

#### <span id="page-34-4"></span>**6.2.4 Temperature Offset Register ( TOff )**

Address: 3



Default = 0xF3D35A = -0.0951126

Temperature offset ( $T_{off}$ ) is used to remove the temperature channel's offset at the zero-degree reading. Values are represented in two's complement notation and in the range of -1.0  $\leq T_{off}$  < 1.0, with the binary point to the right of the MSB.



### <span id="page-35-0"></span>**6.3 Page 3 Registers**

#### <span id="page-35-1"></span>6.3.1 Voltage Sag and Current Fault Duration Registers (VSAG<sub>Duration</sub>, ISAG<sub>Duration</sub>)

Address: 6 (Voltage Sag Duration); 10 (Current Fault Duration)



 $Default = 0x000000$ 

Voltage Sag Duration (VSAG<sub>Duration</sub>) and Current Fault Duration (ISAG<sub>Duration</sub>) defines the number of instantaneous measurements utilized to determine a sag event. Setting these register to zero will disable this feature. The value is represented in unsigned notation. See Section 5.6 [Sag and Fault Detect Feature](#page-18-2) on page 19.

#### <span id="page-35-2"></span>**6.3.2 Voltage Sag and Current Fault Level Registers ( VSAGLevel , ISAGLevel )**

Address: 7 (Voltage Sag Level); 11 (Current Fault Level)



 $Default = 0x000000$ 

Voltage Sag Level (VSAG<sub>Level</sub>) and Current Fault Level (ISAG<sub>Level</sub>) defines the voltage level that the magnitude of input samples, averaged over the sag duration, must fall below in order to register a sag/fault condition. These value are represented in unsigned notation and in the range of  $0 \leq VSAG_{Level} < 1.0$ , with the binary point to the right of the third MSB. See Section 5.6 [Sag and Fault Detect Feature](#page-18-2) on page 19.

# <span id="page-36-0"></span>**7. SYSTEM CALIBRATION**

# <span id="page-36-1"></span>**7.1 Channel Offset and Gain Calibration**

The CS5463 provides digital DC offset and gain compensation that can be applied to the instantaneous voltage and current measurements, and AC offset compensation to the voltage and current RMS calculations.

Since the voltage and current channels have independent offset and gain registers, system offset and/or gain can be performed on either channel without the calibration results from one channel affecting the other.

The computational flow of the calibration sequences are illustrated in [Figure 12.](#page-36-6) The flow applies to both the voltage channel and current channel.

#### <span id="page-36-2"></span>**7.1.1 Calibration Sequence**

The CS5463 must be operating in its active state and ready to accept valid commands. Refer to [Section 5.16](#page-22-0) Commands [on page 23.](#page-22-0) The calibration algorithms are dependent on the value N in the Cycle Count Register (see [Figure 12\)](#page-36-6). Upon completion, the results of the calibration are available in their corresponding register. The DRDY bit in the Status Register will be set. If the DRDY bit is to be output on the INT pin, then DRDY bit in the Mask Register must be set. The initial values in the AC gain and offset registers do affect the results of the calibration results.

#### <span id="page-36-3"></span>7.1.1.1 Duration of Calibration Sequence

The value of the Cycle Count Register (N) determines the number of conversions performed by the CS5463 during a given calibration sequence. For DC offset and gain calibrations, the calibration sequence takes at least N + 30 conversion cycles to complete. For AC offset calibrations, the sequence takes at least 6N + 30 ADC cycles to complete, (about 6 computation cycles). As N is increased, the accuracy of calibration results will increase.

# <span id="page-36-4"></span>**7.1.2 Offset Calibration Sequence**

For DC and AC offset calibrations, the VIN $\pm$  pins of the voltage and  $III \pm p$ ins of the current channels should be connected to their ground reference level. (see [Figure](#page-36-7) [13](#page-36-7).)



<span id="page-36-7"></span>

The AC offset registers must be set to the default  $(0x000000)$ .

#### <span id="page-36-5"></span>7.1.2.1 DC Offset Calibration Sequence

Channel gain should be set to 1.0 when performing DC offset calibration. Initiate a DC offset calibration. The DC offset registers are updated with the negative of the average of the instantaneous samples collected over a computational cycle. Upon completion of the DC offset calibration the DC offset is stored in the corresponding DC offset register. The DC offset value will be added to



<span id="page-36-6"></span>**Figure 12. Calibration Data Flow**



each instantaneous measurement to nullify the DC component present in the system during conversion commands.

#### <span id="page-37-0"></span>7.1.2.2 AC Offset Calibration Sequence

Corresponding offset registers  $I_{ACoff}$  and/or  $V_{ACoff}$ should be cleared prior to initiating AC offset calibrations. Initiate an AC offset calibration.The AC offset registers are updated with an offset value that reflects the RMS output level. Upon completion of the AC offset calibration the AC offset is stored in the corresponding AC offset register. The AC offset register value is subtracted from each successive  $V<sub>RMS</sub>$  and  $I<sub>RMS</sub>$  calculation.

# <span id="page-37-1"></span>**7.1.3 Gain Calibration Sequence**

When performing gain calibrations, a reference signal should be applied to the VIN $\pm$  pins of the voltage and  $III<sub>±</sub>$  pins of the current channels that represents the desired maximum signal level. [Figure 14](#page-37-3) shows the basic setup for gain calibration.





<span id="page-37-3"></span>For gain calibrations, there is an absolute limit on the RMS voltage levels that are selected for the gain calibration input signals. The maximum value that the gain registers can attain is 4. Therefore, if the signal level of the applied input is low enough that it causes the CS5463 to attempt to set either gain register higher than 4, the gain calibration result will be invalid and all CS5463 results obtained while performing measurements will be invalid.

If the channel gain registers are initially set to a gain other then 1.0, AC gain calibration should be used.

#### <span id="page-37-2"></span>7.1.3.1 AC Gain Calibration Sequence

The corresponding gain register should be set to 1.0, unless a different initial gain value is desired. Initiate an AC gain calibration. The AC gain calibration algorithm computes the RMS value of the reference signal applied to the channel inputs. The RMS register value is then divided into 0.6 and the quotient is stored in the corresponding gain register. Each instantaneous measurement will be multiplied by its corresponding AC gain value.

A typical rms calibration value which allows for reasonable over-range margin would be 0.6 or 60% of the voltage and current channel's maximum input voltage level.

Two examples of AC gain calibration and the updated digital output codes of the channel's instantaneous data registers are shown in Figures [15](#page-37-4) and [16](#page-37-5). Figure [16](#page-37-5)



#### <span id="page-37-4"></span>**Figure 15. Example of AC Gain Calibration**



<span id="page-37-5"></span>**Figure 16. Example of AC Gain Calibration**

shows that a positive (or negative) DC-level signal can be used even though an AC gain calibration is being executed.



However, an AC signal cannot be used for DC gain calibration.

#### <span id="page-38-0"></span>7.1.3.2 DC Gain Calibration Sequence

Initiate a DC gain calibration. The corresponding gain register is restored to default (1.0). The DC gain calibration averages the channel's instantaneous measurements over one computation cycle (N samples). The average is then divided into 1.0 and the quotient is stored in the corresponding gain register

After the DC gain calibration, the instantaneous register will read at full-scale whenever the DC level of the input signal is equal to the level of the DC calibration signal applied to the inputs during the DC gain calibration.The HPF option should not be enabled if DC gain calibration is utilized.

# <span id="page-38-1"></span>**7.1.4 Order of Calibration Sequences**

1. If the HPF option is enabled, then any DC component that may be present in the selected signal path will be removed and a DC offset calibration is not required. However, if the HPF option is disabled the DC offset calibration sequence should be performed.

When using high-pass filters, it is recommended that the DC Offset register for the corresponding channel be set to zero. When performing DC offset calibration, the corresponding gain channel should be set to one.

- 2. If there is an AC offset in the  $V<sub>RMS</sub>$  or  $I<sub>RMS</sub>$  calculation, then the AC offset calibration sequence should be performed.
- 3. Perform the gain calibration sequence.
- 4. Finally, if an AC offset calibration was performed (step 2), then the AC offset may need to be adjusted to compensate for the change in gain (step 3). This can be accomplished by restoring zero to the AC offset register and then perform an AC offset calibration sequence. The adjustment could also be done by multiplying the AC offset register value that was cal-

culated in step 2 by the gain calculated in step 3 and updating the AC offset register with the product.

# <span id="page-38-2"></span>**7.2 Phase Compensation**

The CS5463 is equipped with phase compensation to cancel out phase shifts introduced by the measurement element. Phase Compensation is set by bits PC[6:0] in the Configuration Register and bits XVDEL and XIDEL in the Operational Mode Register

The default value of PC[6:0], XVDEL, and XIDEL is zero. With MCLK =  $4.096$  MHz and K = 1, the phase compensation has a range of  $\pm 8.1$  degrees when the input signals are 60 Hz. Under these conditions, each step of the phase compensation register (value of one LSB) is approximately 0.04 degrees. For values of MCLK other than 4.096 MHz, the range and step size should be scaled by 4.096 MHz/(MCLK/K). For power line frequencies other than 60Hz, the values of the range and step size of the PC[6:0] bits can be determined by converting the above values from angular measurement into the time domain (seconds), and then computing the new range and step size (in degrees) with respect to the new line frequency. To calculate the phase shift induced between the voltage and the current channel use the equation:

Phase  $=$   $\frac{\text{Freq} \times 360^\circ \times (\text{PC}[5.0] - (\text{PC}[6] \times 64) + (\text{XDEL} \times 128))}{4101 \times (10.48)}$  $(MCLK/K)/8$ 

Freq = Line Frequency [Hz] XDEL = XVDEL or -XIDEL

# <span id="page-38-3"></span>**7.3 Active Power Offset**

The Power Offset Register can be used to offset system power sources that may be resident in the system, but do not originate from the power line signal. These sources of extra energy in the system contribute undesirable and false offsets to the power and energy measurement results. After determining the amount of stray power, the Power Offset Register can be set to cancel the effects of this unwanted energy.



# <span id="page-39-0"></span>**8. AUTO-BOOT MODE USING E2PROM**

When the CS5463 MODE pin is asserted (logic 1), the CS5463 auto-boot mode is enabled. In auto-boot mode, the CS5463 downloads the required commands and register data from an external serial  $E^2$ PROM, allowing the CS5463 to begin performing energy measurements.

### <span id="page-39-1"></span>**8.1 Auto-boot Configuration**

A typical auto-boot serial connection between the CS5463 and a  $E^2$ PROM is illustrated in [Figure 17.](#page-39-4) In auto-boot mode, the CS5463's  $\overline{CS}$  and SCLK are configured as outputs. The CS5463 asserts  $\overline{CS}$  (logic 0), provides a clock on SCLK, and sends a read command to the  $E^2$ PROM on SDO. The CS5463 reads the user-specified commands and register data presented on the SDI pin. The  $E^2$ PROM's programmed data is utilized by the CS5463 to change the designated registers' default values and begin registering energy.



<span id="page-39-4"></span>**Figure 17. Typical Interface of E2PROM to CS5463**

Figure [17](#page-39-4) also shows the external connections that would be made to a calibrator device, such as a PC or custom calibration board. When the metering system is installed, the calibrator would be used to control calibration and/or to program user-specified commands and calibration values into the  $E^2$ PROM. The user-specified

commands/data will determine the CS5463's exact operation, when the auto-boot initialization sequence is running. Any of the valid commands can be used.

# <span id="page-39-2"></span>**8.2 Auto-boot Data for E2PROM**

Below is an example code set for an auto-boot sequence. This code is written into the  $E^2$ PROM by the user. The serial data for such a sequence is shown below in single-byte hexidecimal notation:

**-**64 00 00 60

Write Operation Mode Register, turn high-pass filters on.

**-**44 7F C4 A9

Write value of 0x7FC4A9 to Current Gain Register.

**-**48 FF B2 53

Write value of 0xFFB253 to Voltage Gain Register.

**-**74 00 00 04

Unmask bit #2 (LSD) in the Mask Register.

**-**E8

Start continuous conversions

**-**78 00 01 00

Write STOP bit to Control Register, to terminate auto-boot initialization sequence.

# <span id="page-39-3"></span>**8.3 Which E2PROMs Can Be Used?**

Several industry-standard serial  $E^2$ PROMs that will successfully run auto-boot with the CS5461A are listed below:

- Atmel AT25010, AT25020 or AT25040
- National Semiconductor NM25C040M8 or NM25020M8
- Xicor X25040SI

These types of serial  $E^2$ PROMs expect a specific 8-bit command (00000011) in order to perform a memory read. The CS5461A has been hardware programmed to transmit this 8-bit command to the  $E^2$ PROM at the beginning of the auto-boot sequence.



# <span id="page-40-0"></span>**9. BASIC APPLICATION CIRCUITS**

[Figure 18](#page-40-1) shows the CS5463 configured to measure power in a single-phase, 2-wire system while operating in a single-supply configuration. In this diagram, a shunt resistor is used to sense the line current and a voltage divider is used to sense the line voltage. In this type of shunt-resistor configuration, the common-mode level of the CS5463 must be referenced to the line side of the power line. This means that the common-mode potential of the CS5463 will track the high-voltage levels, as well as low-voltage levels, with respect to earth ground. Isolation circuitry is required when an earth-ground-referenced communication interface is connected.

[Figure 19](#page-41-1) shows the same single-phase, two-wire system with complete isolation from the power lines. This isolation is achieved using three transformers: a general purpose transformer to supply the on-board DC power; a high-precision, low-impedance voltage transformer, with very little roll-off/phase-delay, to measure voltage; and a current transformer to sense the line current.

[Figure 20](#page-41-0) shows a single-phase, 3-wire system. In many 3-wire residential power systems within the United States, only the two line terminals are available (neutral is not available). [Figure 21](#page-42-0) shows the CS5463 configured to meter a three-wire system with no neutral available.



<span id="page-40-1"></span>**Figure 18. Typical Connection Diagram (Single-phase, 2-wire** – **Direct Connect to Power Line)**





<span id="page-41-1"></span>**Figure 19. Typical Connection Diagram (Single-phase, 2-wire** – **Isolated from Power Line)**



<span id="page-41-0"></span>**Figure 20. Typical Connection Diagram (Single-phase, 3-wire)**





<span id="page-42-0"></span>**Figure 21. Typical Connection Diagram (Single-phase, 3-wire** – **No Neutral Available)**



# <span id="page-43-0"></span>**10.PACKAGE DIMENSIONS**

# **24L SSOP PACKAGE DRAWING**







#### **JEDEC #: MO-150**

Controlling Dimension is Millimeters.

- Notes: 3. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side.
	- 4. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition.
	- 5. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.



# <span id="page-44-0"></span>**11. ORDERING INFORMATION**



# <span id="page-44-1"></span>**12. ENVIRONMENTAL, MANUFACTURING, & HANDLING INFORMATION**



\* MSL (Moisture Sensitivity Level) as specified by IPC/JEDEC J-STD-020.

# <span id="page-45-0"></span>**13. REVISION HISTORY**



### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative.

[To find the one nearest to you go to w](http://www.cirrus.com)ww.cirrus.com

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject<br>to change without notice and is provided "AS IS" with supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus<br>for the use of this information, including use of t copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-<br>ERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED ICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIR-RUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOM-<br>ER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES TORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

SPI is a trademark of Motorola, Inc.

Microwire is a trademark of National Semiconductor Corporation.