

*Thermally Enhanced, Fully Integrated, Hall Effect-Based Linear Current Sensor IC With 100 μΩ Current Conductor and Optimized Performance at 3.3 V* 

## **Features and Benefits**

- Industry-leading noise performance through proprietary amplifier and filter design techniques
- Integrated shield greatly reduces capacitive coupling from current conductor to die due to high dV/dt signals, and prevents offset drift in high-side, high voltage applications
- Total output error improvement through gain and offset trim over temperature
- Small package size, with easy mounting capability
- Monolithic Hall IC for high reliability
- Ultra-low power loss: 100  $\mu\Omega$  internal conductor resistance
- ザ Galvanic isolation allows use in economical, high-side current sensing in high voltage systems
- 3.0 to 3.6 V, single supply operation

*Continued on the next page…*



## **Package: 5-pin package**



Additional leadforms available for qualifying volumes

## **Description**

The Allegro® ACS759 family of current sensor ICs provides economical and precise solutions for AC or DC current sensing. Typical applications include motor control, load detection and management, power supply and DC-to-DC converter control, inverter control, and overcurrent fault detection.

The device consists of a precision, low-offset linear Hall circuit with a copper conduction path located near the die. Applied current flowing through this copper conduction path generates a magnetic field which the Hall IC converts into a proportional voltage. Device accuracy is optimized through the close proximity of the magnetic signal to the Hall transducer. A precise, proportional output voltage is provided by the low-offset, chopper-stabilized BiCMOS Hall IC, which is programmed for accuracy at the factory.

High level immunity to current conductor dV/dt and stray electric fields, offered by Allegro proprietary integrated shield technology, guarantees low output voltage ripple and low offset drift in high-side, high voltage applications.

The output of the device has a positive slope ( $>V_{CC}/2$ ) when an increasing current flows through the primary copper conduction path (from terminal 4 to terminal 5), which is the path used for current sampling. The internal resistance of this conductive path is 100 μ $\Omega$  typical, providing low power loss.

The thickness of the copper conductor allows survival of the device at high overcurrent conditions. The terminals of the

*Continued on the next page…*

## **Typical Application**



Application 1. The ACS759 outputs an analog signal,  $V_{OUT}$ , that varies linearly with the bidirectional AC or DC primary current,  $I_P$ , within the range specified.  $C_F$  is for optimal noise management, with values that depend on the application.

#### **Features and Benefits (continued) Description (continued)**

- 120 kHz typical bandwidth
- 3 μs output rise time in response to step input current
- Output voltage proportional to AC or DC currents
- ザ Factory-trimmed for accuracy
- **Extremely stable output offset voltage**
- Nearly zero magnetic hysteresis

conductive path are electrically isolated from the signal leads (pins 1 through 3). This allows the ACS759 family of sensor ICs to be used in applications requiring electrical isolation without the use of opto-isolators or other costly isolation techniques.

The device is fully calibrated prior to shipment from the factory. The ACS759 family is lead (Pb) free. All leads are plated with 100% matte tin, and there is no Pb inside the package. The heavy gauge leadframe is made of oxygen-free copper.



#### **Selection Guide**



1Additional leadform options available for qualified volumes.

 $2$ With  $V_{CC}$  = 3.3 V.

3Contact Allegro for additional packing options.



#### **Absolute Maximum Ratings**



#### **Isolation Characteristics**



\* Allegro does not conduct 60-second testing. It is done only during the UL certification process.



#### **Thermal Characteristics** may require derating at maximum conditions



\*Additional thermal information available on the Allegro website

#### **Typical Overcurrent Capabilities1,2**



1Test was done with Allegro evaluation board. The maximum allowed current is limited by  $T_J$ (max) only.

2For more overcurrent profiles, please see FAQ on the Allegro website, www.allegromicro.com.



### **Functional Block Diagram**



### **Pin-out Diagram**



#### **Terminal List Table**





## *Thermally Enhanced, Fully Integrated, Hall Effect-Based Linear Current Sensor IC With 100 μΩ Current Conductor and Optimized Performance at 3.3 V*

## **COMMON OPERATING CHARACTERISTICS<sup>1</sup>** valid at T<sub>OP</sub> = -40°C to 150°C and V<sub>CC</sub> = 3.3 V, unless otherwise specified



1Device is factory-trimmed at 3.3 V, for optimal accuracy.

2See Characteristic Definitions section of this datasheet.

<sup>3</sup>Calculated using the formula BW<sub>i</sub> =  $0.35 / t_r$ .

 $4V_{\text{IOUT(Q)}}$  may drift over the lifetime of the device by as much as  $\pm 20$  mV.



#### **X050B PERFORMANCE CHARACTERISTICS<sup>1</sup>:**  $T_{OP} = -40^{\circ}$ C to 150°C, V<sub>CC</sub>= 3.3 V, unless otherwise specified



1See Characteristic Performance Data page for parameter distributions over temperature range.

2±3 sigma noise voltage.

 $\rm^{3}V_{\rm{OE(TOP)}}$  drift is referred to ideal  $\rm{V_{IOUT(Q)}}$  =  $\rm ^{1/2}$   $\rm{V_{CC}}$ . <sup>4</sup>Percentage of I<sub>P</sub>. Output filtered.

#### **X100B PERFORMANCE CHARACTERISTICS<sup>1</sup>:**  $T_{OP}$  = -40°C to 150°C, V<sub>CC</sub> = 3.3 V, unless otherwise specified



<sup>1</sup>See Characteristic Performance Data page for parameter distributions over temperature range.

2±3 sigma noise voltage.

 $\rm^{3}V_{OE(TOP)}$  drift is referred to ideal  $\rm V_{IOUT(Q)}$  =  $\rm ^{1}/_{2}$   $\rm V_{CC}$ .

<sup>4</sup>Percentage of I<sub>P</sub>. Output filtered.



#### **X150B PERFORMANCE CHARACTERISTICS<sup>1</sup>:**  $T_{OP} = -40^{\circ}$ C to 125°C, V<sub>CC</sub>= 3.3 V, unless otherwise specified



1See Characteristic Performance Data page for parameter distributions over temperature range.

2±3 sigma noise voltage.

 $\rm^{3}V_{\rm{OE(TOP)}}$  drift is referred to ideal  $\rm{V_{IOUT(Q)}}$  =  $\rm ^{1/2}$   $\rm{V_{CC}}$ . <sup>4</sup>Percentage of I<sub>P</sub>. Output filtered.

#### **X200B PERFORMANCE CHARACTERISTICS<sup>1</sup>:**  $T_{OP} = -40^{\circ}$ C to 85 $^{\circ}$ C,  $V_{CC} = 3.3$  V, unless otherwise specified



<sup>1</sup>See Characteristic Performance Data page for parameter distributions over temperature range.

2±3 sigma noise voltage.

 $\rm{^{3}V_{OE(TOP)}}$  drift is referred to ideal  $\rm{V_{IOUT(Q)}}$  =  $\rm{^{1}/_{2}V_{CC}}$ .

<sup>4</sup>Percentage of I<sub>P</sub>. Output filtered.



Data taken using the ACS759LCB-50B

### **Accuracy Data**

**Electrical Offset Voltage versus Ambient Temperature**



#### **Sensitivity versus Ambient Temperature**



**Nonlinearity versus Ambient Temperature** 



**Symmetry versus Ambient Temperature** 







Data taken using the ACS759LCB-100B

## **Accuracy Data**

**Electrical Offset Voltage versus Ambient Temperature**



#### **Sensitivity versus Ambient Temperature**



**Nonlinearity versus Ambient Temperature** 



**Symmetry versus Ambient Temperature** 





**Magnetic Offset Error versus Ambient Temperature Total Output Error versus Ambient Temperature**



Typical Maximum Limit  $\longrightarrow$  Mean  $\longrightarrow$  Typical Minimum Limit



Data taken using the ACS759LCB-150B

## **Accuracy Data**

**Electrical Offset Voltage versus Ambient Temperature**



#### **Sensitivity versus Ambient Temperature**



**Nonlinearity versus Ambient Temperature** 



**Symmetry versus Ambient Temperature** 



**300 250** ٠ **200** ERROM (MA) **IERROM (mA)** A **150 100 50 0 TA (°C)**

**Magnetic Offset Error versus Ambient Temperature Total Output Error versus Ambient Temperature**



Typical Maximum Limit  $\longrightarrow$  Mean  $\longrightarrow$  Typical Minimum Limit



Data taken using the ACS759LCB-200B

## **Accuracy Data**

**Electrical Offset Voltage versus Ambient Temperature**



**Sensitivity versus Ambient Temperature**



**Nonlinearity versus Ambient Temperature** 



**Symmetry versus Ambient Temperature** 





**Magnetic Offset Error versus Ambient Temperature Total Output Error versus Ambient Temperature**



Typical Maximum Limit  $\longrightarrow$  Mean  $\longrightarrow$  Typical Minimum Limit



Data taken using the ACS759LCB-100

## **Timing Data**





#### **Propagation Delay Time**

**t (2 μs/div.)**



## **VCC**  $\frac{1}{2}$ .<br>Carib **9.034 μs**  $+111$  $1111$ **VIOUT (1 V/div.) (IP = 60 A DC)** .<br>Statist o er

**t (2 μs/div.)**

## **Power-on Delay**



## **Characteristic Definitions**

## **Definitions of Accuracy Characteristics**

**Sensitivity (Sens).** The change in device output in response to a 1 A change through the primary conductor. The sensitivity is the product of the magnetic circuit sensitivity  $(G/A)$  and the linear IC amplifier gain (mV/G). The linear IC amplifier gain is programmed at the factory to optimize the sensitivity (mV/A) for the half-scale current of the device.

**Noise (V<sub>NOISE</sub>).** The noise floor is derived from the thermal and shot noise observed in Hall elements. Dividing the noise (mV) by the sensitivity (mV/A) provides the smallest current that the device is able to resolve.

**Nonlinearity**  $(E_{LIN})$ **. The degree to which the voltage output** from the IC varies in direct proportion to the primary current through its half-scale amplitude. Nonlinearity in the output can be attributed to the saturation of the flux concentrator approaching the half-scale current. The following equation is used to derive the linearity:

$$
100\left\{1-\left[\frac{\Delta \text{ gain} \times \% \text{ sat } (V_{\text{IOUT}\_\text{half-scale amperes} - V_{\text{IOUT(Q)}})}{2 (V_{\text{IOUT}\_\text{quarter-scale amperes} - V_{\text{IOUT(Q)}})}\right]\right\}
$$

where

 $\Delta$  gain = the gain variation as a function of temperature changes from 25ºC,

 $%$  sat = the percentage of saturation of the flux concentrator, which becomes significant as the current being sampled approaches half-scale  $\pm I_p$ , and

 $V_{\text{IOUT}}$  half-scale amperes = the output voltage (V) when the sampled current approximates half-scale  $\pm I_p$ .

**Symmetry (** $E_{SYM}$ **). The degree to which the absolute voltage** output from the IC varies in proportion to either a positive or negative half-scale primary current. The following equation is used to derive symmetry:

$$
100 \left( \frac{V_{\text{IOUT\_}} + \text{half-scale amperes} - V_{\text{IOUT(Q)}}}{V_{\text{IOUT(Q)}} - V_{\text{IOUT\_}} - \text{half-scale amperes}} \right)
$$

**Ratiometry.** The device features a ratiometric output. This means that the quiescent voltage output,  $V_{\text{IOUTO}}$ , and the magnetic sensitivity, Sens, are proportional to the supply voltage,  $V_{CC}$ . The ratiometric change (%) in the quiescent voltage output is defined as:

$$
\Delta V_{\text{IOUTQ}(\Delta V)} = \frac{V_{\text{IOUTQ}(\text{V_{CC}})} / V_{\text{IOUTQ}(3.3 \text{V})}}{V_{\text{CC}} / 3.3 \text{ (V)}} \times 100 \text{ (9)}
$$

and the ratiometric change (%) in sensitivity is defined as:

$$
\Delta \text{Sens}_{(\Delta V)} = \frac{\text{Sens}_{(V_{CC})} / \text{Sens}_{(3.3 V)}}{V_{CC} / 3.3 \text{ (V)}} \times 100 \text{ (%)}
$$

**Quiescent output voltage (** $V_{\text{IOUT}(Q)}$ **). The output of the device** when the primary current is zero. For bidirectional devices, it nominally remains at  $V_{CC}/2$ . Thus,  $V_{CC} = 3.3$  V translates into  $V_{\text{IOUT}(\text{OBI})} = 1.65$  V. For unidirectional devices, it nominally remains at 0.1  $\times$  V<sub>CC</sub>. Thus, V<sub>CC</sub> = 3.3 V translates into  $V_{\text{IOUT}(\text{OUN})} = 0.33 \text{ V}$ . Variation in  $V_{\text{IOUT}(\text{O})}$  can be attributed to the resolution of the Allegro linear IC quiescent voltage trim, magnetic hysteresis, and thermal drift.

**Electrical offset voltage (** $V_{OE}$ **). The deviation of the device out**put from its ideal quiescent value of  $V_{CC}/2$  for bidirectional and  $0.1 \times V_{CC}$  for unidirectional devices, due to nonmagnetic causes.

**Magnetic offset error (I<sub>ERROM</sub>).** The magnetic offset is due to the residual magnetism (remnant field) of the core material. The magnetic offset error is highest when the magnetic circuit has been saturated, usually when the device has been subjected to a full-scale or high-current overload condition. The magnetic offset is largely dependent on the material used as a flux concentrator. The larger magnetic offsets are observed at the lower operating temperatures.

**Total Output Error (** $E_{TOT}$ **). The maximum deviation of the** actual output from its ideal value, also referred to as *accuracy*, illustrated graphically in the output voltage versus current chart on the following page.

 $E_{TOT}$  is divided into four areas:

- **0 A at 25°C.** Accuracy at the zero current flow at 25°C, without the effects of temperature.
- **0 A over 〉 temperature.** Accuracy at the zero current flow including temperature effects.
- **Half-scale current at 25°C.** Accuracy at the the half-scale current at 25°C, without the effects of temperature.
- **Half-scale current over 〉 temperature.** Accuracy at the halfscale current flow including temperature effects.



## **Definitions of Dynamic Response Characteristics**

**Power-On Time**  $(t_{PO})$ **. When the supply is ramped to its operat**ing voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time,  $t_{PO}$ , is defined as the time it takes for the output voltage to settle within  $\pm 10\%$  of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage,  $V_{CC}(min)$ , as shown in the chart at right.

**Rise time (t<sup>r</sup> ).** The time interval between a) when the device reaches 10% of its full scale value, and b) when it reaches 90% of its full scale value. The rise time to a step response is used to derive the bandwidth of the device, in which  $f(-3 \text{ dB}) = 0.35/t_r$ . Both  $t_r$  and  $t_{RESPONSE}$  are detrimentally affected by eddy current losses observed in the conductive IC ground plane.



**Propagation delay (** $t_{\text{PROP}}$ **). The time required for the device** output to reflect a change in the primary current signal. Propagation delay is attributed to inductive loading within the linear IC package, as well as in the inductive loop formed by the primary conductor geometry. Propagation delay can be considered as a fixed time offset and may be compensated.





**Output Voltage versus Sampled Current**







Allegro MicroSystems, Inc. 15 115 Northeast Cutoff Worcester, Massachusetts 01615-0036 U.S.A. 1.508.853.5000; www.allegromicro.com

#### **Chopper Stabilization Technique**

Chopper Stabilization is an innovative circuit technique that is used to minimize the offset voltage of a Hall element and an associated on-chip amplifier. Allegro patented a Chopper Stabilization technique that nearly eliminates Hall IC output drift induced by temperature or package stress effects.

This offset reduction technique is based on a signal modulationdemodulation process. Modulation is used to separate the undesired DC offset signal from the magnetically induced signal in the frequency domain. Then, using a low-pass filter, the modulated DC offset is suppressed while the magnetically induced signal passes through the filter. The anti-aliasing filter prevents aliasing from happening in applications with high frequency signal components which are beyond the user's frequency range of interest.

As a result of this chopper stabilization approach, the output voltage from the Hall IC is desensitized to the effects of temperature and mechanical stress. This technique produces devices that have an extremely stable Electrical Offset Voltage, are immune to thermal stress, and have precise recoverability after temperature cycling.

This technique is made possible through the use of a BiCMOS process that allows the use of low-offset and low-noise amplifiers in combination with high-density logic integration and sample and hold circuits.



Concept of Chopper Stabilization Technique





## **Package CB, 5-pin package, leadform PFF**

Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical



## **Package CB, 5-pin package, leadform PSS**



Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical



Copyright ©2011-2012, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

