

**A8733**

# *Mobile Phone Xenon Photoflash Capacitor Charger With IGBT Driver*



*Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



### **Features and Benefits**

- $\blacksquare$  Low quiescent current draw (0.01 μA in shutdown mode)
- Primary-side output voltage sensing; no resistor divider required
- ザ User-adjustable current limit from 0.6 to 1.8 A
- $\bullet$  1.1 V logic (V<sub>HI</sub>(min)) compatibility
- Integrated IGBT driver
- ザ System enable input
- $\bullet$  Optimized for mobile phone, 1-cell Li+ battery applications
- Zero-voltage switching for lower loss
- $\blacktriangleright$  >75% efficiency
- Regulation feature to maintain the output voltage
- Charge complete indication
- Integrated 40 V DMOS switch

### **Applications**

- Mobile phone flash
- Digital and film camera flash

#### **Package: 10-contact DFN with exposed thermal pad (package EJ)**



### **Description**

The Allegro® A8733 Xenon photoflash charger IC is designed to meet the needs of ultra-low power, small form factor cameras, particularly camera-phones.

The charge time is adjustable by setting the charge current limit from 0.6 to 1.8 A maximum. By using primary-side voltage sensing, the need for a secondary-side resistive voltage divider is eliminated. This has the additional benefit of reducing leakage currents on the secondary side of the transformer. To extend battery life, the A8733 features very low supply current draw—typically 0.01 μA in shutdown mode.

The A8733 has a system enable pin to prevent accidental activation of CHARGE or TRIGGER signals The charge and trigger voltage logic thresholds are set at 1.1  $V_{HI} (min)$  to support applications implementing low voltage control logic.

The A8733 is available in a 10-contact 3 mm  $\times$  3 mm DFN package with a 0.75 nominal overall package height, and an exposed pad for enhanced thermal performance.

### **Typical Applications**



Application 1. Maintaining output voltage by predicting the output voltage droop (REG pin connected to primary -side RC network).



Application 2. Maintaining output target voltage by directly monitoring the output voltage (REG pin connected to a secondary-side resistor divider).

#### **Selection Guide**



\*Contact Allegro for additional ordering information.

#### **Absolute Maximum Ratings**



#### **Thermal Characteristics**



\*Additional thermal information available on Allegro website.



### **Functional Block Diagram**





#### **Pin-out Diagram**



(Contacts-Down View)

#### **Terminal List Table**





#### **ELECTRICAL CHARACTERISTICS** valid at V<sub>IN</sub>= 3.6 V, ENABLE = V<sub>IN</sub>, R<sub>SET</sub>= 26.7 kΩ, I<sub>SWlim</sub> = 1.2 A, and T<sub>A</sub>=25°C, except  $\bullet$  indicates specifications guaranteed from −40°C to 85°C unless otherwise noted



*Continued on the next page…*



#### **ELECTRICAL CHARACTERISTICS** (continued) valid at V<sub>IN</sub> = 3.6 V, ENABLE = V<sub>IN</sub>,  $R_{SET}$  = 26.7 kΩ, I<sub>SWlim</sub> = 1.2 A,

and  $T_A = 25^\circ \text{C}$ , unless otherwise noted



1Current limit guaranteed by design and correlation to static test. Refer to application section for peak current in actual circuits.

<sup>2</sup>Specifications over the range  $T_A$ = -40°C to 85°C; guaranteed by design and characterization.

### **IGBT Drive Timing Definition**

![](_page_6_Figure_8.jpeg)

### **Operation Timing Diagram**

![](_page_6_Figure_10.jpeg)

Trigger 'A' arrives during charging process. GATE is enabled.<br>Trigger 'B' arrives during regulation mode while not refreshing. GATE is enabled.<br>Charging resumes once DONE pins goes high.

Trigger 'C' arrives during regulation mode while refreshing. GATE is enabled.

Trigger 'D' arrives when ENABLE is high but CHARGE pin is low. GATE is enabled.

Trigger 'E' arrives when ENABLE is low. GATE is disabled.

![](_page_6_Picture_16.jpeg)

## Performance Characteristics

Charging Time at Various Peak Current Levels

![](_page_7_Figure_4.jpeg)

![](_page_7_Picture_5.jpeg)

![](_page_8_Figure_2.jpeg)

 $C_{\text{OUT}}$ = 20  $\mu$ F. For larger or smaller capacitances, charging time scales proportionally.

![](_page_8_Figure_4.jpeg)

Special low-profile transformer with relatively low inductance (Lp= 8  $\mu$ H) and high winding resistance (Rp = 0.37  $\Omega$ ). Higher efficiency can be achieved by using transformers with higher Lp, which reduces switching frequency and therefore switching loses, and lower resistance, which reduces conduction losses.

![](_page_8_Figure_6.jpeg)

An increase in  $I_{\text{SWlim}}$  with respect to  $V_{\text{BAT}}$  actually keeps the average input current roughly constant throughout the battery voltage range. Normally, if  $I_{SWlim}$  is kept constant, the average current will drop as  $V<sub>BAT</sub>$  goes higher.

![](_page_8_Picture_8.jpeg)

### Application Information

#### **General Operation Overview**

The charging operation is started by a low-to-high signal on the ENABLE pin, provided that  $V_{IN}$  is above the  $V_{\text{UVLO}}$  level. It is strongly recommended to keep the ENABLE pin at logic low during power-up.

- When ENABLE input is low, the device will be completely shut down and will not respond to any input at CHARGE or TRIGGER pin.
- When ENABLE is high and CHARGE is low, the device will remain in low-power standby mode. However, the IGBT gate driver will now respond to TRIGGER input signal.
- When ENABLE is high and CHARGE is high, the device will start switching to charge-up the output capacitor. Charging will stop after the output target voltage is reached.

Pulling either the CHARGE pin or the ENABLE pin low during a charging process stops the charging immediatey.

The DONE open-drain indicator is pulled low when CHARGE is high and target output voltage is reached. The primary peak current is set by RSET connected across ISET. When a charging cycle is initiated, the transformer primary side current, I<sub>Primary</sub>, ramps up linearly at a rate determined by the combined effect of the battery voltage,  $V_{\text{BAT}}$ , and the primary side inductance,  $L_{Primary}$ . When  $I_{Primary}$  reaches the current limit,  $I_{SWLIM}$ , the internal MOSFÉT is turned off immediately, allowing the energy to be pushed into the photoflash capacitor, COUT, from the secondary winding. The secondary side current drops linearly as COUT charges. The switching cycle starts again, either after the transformer flux is reset, or after a predetermined time period,  $t_{offMAX}$  (18 µs), whichever occurs first.

The A8733 senses output voltage indirectly on the primary side. This eliminates need for high voltage feedback resistors required for secondary sensing. Flyback converter stops switching when output voltage reaches:

$$
V_{OUT} = K \times N - V_D, \qquad (1)
$$

where  $K = 31.5$  typically, N is the transformer turns ratio, and  $V_D$  is the forward drop of the output diode (approximately 1 to 2 V).

### **Output Voltage Regulation**

The A8733 can also be used to regulate output voltage within a predetermined window. In this mode, connect a capacitor, CREG, and resistor, RREG, from the REG pin to GND (refer to the figure Application 1). When CHARGE is held high, the voltage monitoring circuit of the A8733 is always active, irrespective of the REG pin voltage level.

**Voltage Regulation Using Predicitive Droop** The A8733 uses a technique called *Predictive Droop* for regulating the output capacitor voltage after the completion of a charging cycle. When the target output voltage is reached, the converter stops charging and output capacitor voltage droops due to leakage current. An external resistor and capacitor connected from the REG pin to ground will provide an RC discharge time constant. This time constant can be selected to mirror the droop rate of the output capacitor. When voltage at the REG pin drops to 80% of the reference value, the converter starts charging again and brings the output capacitor back to target voltage again.

The time required for an  $R_{REG}$ -C<sub>REG</sub> network to discharge from  $V_0$  to  $V_T$  is given by:

$$
T = R_{\text{REG}} \times C_{\text{REG}} \times \ln(V_0 / V_T) \,. \tag{2}
$$

For example, if  $C_{REG} = 10 \mu F$ ,  $R_{REG} = 10 M\Omega$  and  $V_0/V_T = 1.25$ , then T = 22 seconds. Assuming that the RC-discharge characteristic of the output capacitor

![](_page_9_Picture_20.jpeg)

matches that at the REG pin, we can predict that the output voltage has drooped 20%, and therefore it is time to recharge the output capacitor.

By implementing a Predictive Droop technique, no additional leakage paths are introduced on the secondary side, which helps to keep power losses to a minimum. By intentionally making the RC discharge time constant of the REG pin shorter than that of the output capacitor, we can regulate the output voltage to a window tighter than the default 20% hysteresis.

**Voltage Regulation Using Direct Sensing** If direct sensing from the secondary side is desired, connect the REG pin to a resistor divider network across the output capacitor to enable output regulation. In this case, the charging cut-off is still controlled by primary side sensing (charging stops when reflected voltage across transformer primary winding reaches 31.5 V), but the regulation threshold is controlled by the secondary side sensing. When the CHARGE pin is high, and the sensed output voltage falls below the lower  $V_{REG}$  threshold, the flyback converter charges the output capacitor again until the primary side sensing stops further charging. This cycle repeats till the CHARGE pin is pulled low.

The benefit of this method is that a lower output voltage can be selected independently, simply by changing the resistor divider ratio. For example, given  $R_1$ =10 MΩ,  $R_2$ = 33.2 kΩ, and  $V_{REG(I)}$ = 0.96 V, then:

$$
V_{\text{OUT}}(\text{Low}) = V_{\text{REG}(L)} \times (R_1/R_2 + 1) = 290 \text{ V} \tag{3}
$$

#### **Selection of Switching Current Limit**

The A8733 features continuously adjustable peak switching current between 0.6 and 1.8 A. This is done by selecting the value of an external resistor RSET, connected from the ISET pin to GND, which determines the ISET bias current, and therefore the switching current limit,  $I_{SWlim}$ .

To the first order approximation,  $I_{SWlim}$  is related to  $I_{\text{SET}}$  and  $R_{\text{SET}}$  according to the following equations:

$$
I_{\text{SWlim}} = I_{\text{SET}} \times K = V_{\text{SET}} / R_{\text{SET}} \times K ,\qquad (4)
$$

where  $K = 28000$  when battery voltage is 3.6 V.

In real applications, the actual switching current limit is affected by input battery voltage, and also the transformer primary inductance, Lp. If necessary, the following expressions can be used to determine  $I_{SWlim}$ more accurately:

$$
I_{\text{SET}} = V_{\text{SET}} / (R_{\text{SET}} + R_{\text{SET(INT)}} - \mathbf{K} \times R_{\text{GND(INT)}}),
$$
 (5)

where:

 $R_{\text{SET(INT)}}$  is the internal resistance of the  $I_{\text{SET}}$  pin  $(1 \text{ k}\Omega \text{ typical})$ ,

 $R_{GND(INT)}$  is the internal resistance of the bonding wire for the GND pin (27 m $\Omega$  typical), and

 $K = (K' + V_{IN} \times K'')$ , with  $K' = 24350$  and  $K'' \approx 1040$  at T<sub>A</sub> = 25°C. Then,

$$
I_{\text{SWlim}} = I_{\text{SET}} \times \text{K} + V_{\text{BAT}} / L_{\text{P}} \times t_{\text{D}} ,\qquad (6)
$$

where  $t_D$  is the delay in SW turn-off (0.1  $\mu$ s typical).

![](_page_10_Picture_20.jpeg)

Figure 2 can be used to determine the relationship between  $R_{\text{SET}}$  and  $I_{\text{SWlim}}$  at various battery voltages.

#### **Smart Current Limit (Optional)**

With the help of some simple external logic, the user can change the charging current according to the battery voltage. For example, assume that  $I_{\text{SET}}$  is normally 36  $\mu$ A (for I<sub>SWlim</sub> = 1.0 A). Referring to figure 3,

when the battery voltage drops below 2.5 V, the signal at BL (battery-low) goes high. The resistor RBL, connecting BL to the ISET pin, then injects 10 μA into RSET. This effectively reduces ISET current to 26 μA (for  $I_{SWLIM}$  = 0.73 A). A disadvantage of the above method is that the  $10 \mu A$  current is always flowing whenever the BL signal goes high.

![](_page_11_Figure_6.jpeg)

Figure 2. Peak Current versus ISET resistance at various input voltages.  $T_A \approx 22^{\circ}$ C, transformer L<sub>P</sub> = 8.2 µH.

![](_page_11_Figure_8.jpeg)

Figure 3. Smart Current Limit reference circuit

![](_page_11_Picture_10.jpeg)

#### **Timer Mode and Fast Charging Mode**

The A8733 achieves fast charging times and high efficiency by operating in discontinuous conduction mode (DCM) through most of the charging process The relationship of Timer Mode and Fast Charging Mode is shown in figure 4.

The IC operates in Timer Mode when beginning to charge a completely discharged photoflash capacitor, usually when the output voltage,  $V_{\text{OUT}}$ , is less than approximately 15 to 20 V. Timer Mode is a fixed period, 18  $\mu$ s, off-time control. One advantage of

having Timer Mode is that it limits the initial battery current surge and thus acts as a "soft-start." A timeexpanded view of a Timer Mode interval is shown in figure 5.

As soon as a sufficient voltage has built up at the output capacitor, the IC enters Fast-Charging Mode. In this mode, the next switching cycle starts after the secondary side current has stopped flowing, and the switch voltage has dropped to a minimum value. A proprietary circuit is used to allow minimum-voltage switching, even if the SW pin voltage does not drop to

![](_page_12_Figure_7.jpeg)

Figure 4. Timer Mode and Fast Charging Mode. t =200 ms/div,  $V_{\text{OUT}}$  =50 V/div,  $V_{\text{BAT}}$  =1 V/div.,  $I_{\text{IN}}$  =100 mA/div.,  $V_{\text{BAT}}$  =3.6 V,  $C_{\text{OUT}}$  =20 μF/330 V, R<sub>SFT</sub>=46 kΩ (I<sub>SWlim</sub>≈0.75 A).

![](_page_12_Figure_9.jpeg)

Figure 5. Timer Mode expanded view.  $V_{\text{OUT}} \leq 14 \text{ V}$ , t = 2 µs / div.,  $V_{BAT}$  = 3.6 V, R<sub>SFT</sub> = 33.2 kΩ.

![](_page_12_Picture_11.jpeg)

0 V. This enables Fast-Charging Mode to start earlier than previously possible, thereby reducing the overall charging time. Minimum-voltage switching is shown in figure 6.

During Fast-Charging Mode, when  $V_{\text{OUT}}$  is high enough (over 50 V), true zero-voltage switching (ZVS) is achieved. This further improves efficiency as well as reduces switching noise. A ZVS interval is shown in figure 7.

#### **Transformer Selection**

1. The transformer turns ratio, N, determines the output voltage:

$$
N = N_{\rm S} / N_{\rm P} \tag{7}
$$

$$
V_{\text{OUT}} = 31.5 \times N - V_{\text{d}} \tag{8}
$$

where 31.5 is the typical value of  $V_{\text{OUTTRIP}}$ , and  $V_{d}$  is the forward drop of the output diode.

2. The primary inductance,  $L_p$ , determines the on-time of the switch:

$$
t_{\rm on} = (-L_{\rm P}/R) \times \ln(1 - I_{\rm SWlim} \times R/V_{\rm IN}) \quad , \qquad (9)
$$

where R is the total resistance in the primary current path (including  $R_{\text{SWDS}(on)}$  and the DC resistance of the transformer).

If  $V_{IN}$  is much larger than  $I_{SWlim} \times R$ , then  $t_{on}$  can be approximated by:

$$
t_{\rm on} = I_{\rm SWlim} \times L_{\rm P} / V_{\rm IN} \tag{10}
$$

3. The secondary inductance,  $L_S$ , determines the offtime of the switch. Given:

$$
L_{\rm S}/L_{\rm P} = N \times N
$$
, then  

$$
t_{\rm off} = (I_{\rm SWlim}/N) \times L_{\rm S}/V_{\rm OUT}
$$
(11)
$$
= (I_{\rm SWlim} \times L_{\rm P} \times N)/V_{\rm OUT}
$$
(12)

The minimum pulse width for  $t_{off}$  determines what is the minimum  $L<sub>p</sub>$  required for the transformer. For

![](_page_13_Figure_17.jpeg)

Figure 6. Minimum voltage switching.  $V_{\text{OUT}} \ge 15$  V; t =1 µs/div.,  $V_{BAT}$  = 3.6 V, R<sub>SET</sub> = 33.2 kΩ.

![](_page_13_Figure_19.jpeg)

Figure 7. Zero voltage switching.  $V_{\text{OUT}}$  = 120 V. t = 0.2 µs/div.,  $V_{BAT}$  = 3.6 V, R<sub>SET</sub> = 33.2 kΩ.

![](_page_13_Picture_21.jpeg)

example, if  $I<sub>SWlim</sub> = 0.7 A$ ,  $N = 10$ , and  $V<sub>OUT</sub> = 315 V$ , then  $L_p$  must be at least 9  $\mu$ H in order to keep  $t_{off}$  at 200 ns or longer. These relationships are illustrated in figure 8.

In general, choosing a transformer with a larger  $L_{\rm p}$ results in higher efficiency (because a larger  $L_p$  means lower switch frequency and hence lower switching loss). But transformers with a larger  $L_p$  also require more windings and larger magnetic cores. Therefore, a trade-off must be made between transformer size and efficiency.

### Component Selection

Selection of the flyback transformer should be based on the peak current, according to the following table:

![](_page_14_Picture_307.jpeg)

### **Leakage Inductance and Secondary Capacitance**

The transformer design should minimize the leakage inductance to ensure the turn-off voltage spike at the

SW node does not exceed the absolute maximum specification on the SW pin (refer to the Absolute Maximum Ratings table). An achievable minimum leakage inductance for this application, however, is usually compromised by an increase in parasitic capacitance. Furthermore, the transformer secondary capacitance should be minimized. Any secondary capacitance is multiplied by  $N^2$  when reflected to the primary, leading to high initial current swings when the switch turns on, and to reduced efficiency.

#### **Input Capacitor Selection**

Ceramic capacitors with X5R or X7R dielectrics are recommended for the input capacitor, CIN. During initial timer mode the device operates with 18 μs off-time. The resonant period caused by the input filter inductor and capacitor should be at least 2 times greater or smaller than the 18 μs timer period, to reduce input ripple current during this period.

The resonant period is given by:

$$
T_{\rm RES} = 2 \pi (L_{\rm IN} \times C_{\rm IN})^{1/2} \,. \tag{13}
$$

It is recommended to use at least 4.7  $\mu$ F / 6.3 V to decouple the battery input,  $V_{BAT}$ , at the primary of the transformer. Decouple the VIN pin using

![](_page_14_Figure_15.jpeg)

Figure 8. Pulse width relationship definitions.

![](_page_14_Picture_17.jpeg)

0.1 μF / 6.3 V bypass capacitor. This configuration is illustrated in figure 9.

#### **Output Diode Selection**

Choose the rectifying diodes, D1, to have small parasitic capacitance (short reverse recovery time) while satisfying the reverse voltage and forward current requirements. The peak reverse voltage of the diode,  $V_{RDPeak}$ , occurs when the internal MOSFET switch is closed. It can be calculated as:

$$
V_{\text{RDPeak}} = V_{\text{OUT}} + N \times V_{\text{BAT}} \,. \tag{14}
$$

The peak current of the rectifying diode,  $I_{\text{DPeak}}$ , is calculated as:

$$
I_{\text{DPeak}} = I_{\text{Primary\_Peak}} / N. \tag{15}
$$

#### **Layout Guidelines**

Key to a good layout for the photoflash capacitor charger circuit is to keep the parasitics minimized on the

power switch loop (transformer primary side) and the rectifier loop (secondary side).

- Use short, thick traces for connections to the transformer primary and the SW pin.
- It is important that the  $\overline{DONE}$  signal trace and other signal traces be routed away from the transformer and other switching traces, in order to minimize noise pickup.
- High voltage isolation rules must be followed carefully to avoid breakdown failure of the circuit board.
- Avoid ground plane underneath transformer secondary and diode to minimize parasitic capacitance.
- For low threshold logic  $($  < 1.2 V), add 1 nF capacitors across the CHARGE and TRIGGER pins to GND to avoid malfunction due to noise.

Refer to the figures on the following page for a recommended layout.

![](_page_15_Figure_17.jpeg)

Figure 9. Typical input selection with input inductance. Inductance,  $L_{IN}$ , may ba an input filter inductor or inductance due to long wires in the test setup.

![](_page_15_Picture_19.jpeg)

**Application 1**

![](_page_16_Figure_3.jpeg)

![](_page_16_Figure_4.jpeg)

#### **Component Table for Application Circuits on Page 1**

![](_page_16_Picture_211.jpeg)

![](_page_16_Picture_7.jpeg)

![](_page_17_Figure_2.jpeg)

Package EJ, 3 mm x 3 mm 10-Contact DFN with Exposed Thermal Pad

![](_page_17_Picture_4.jpeg)

#### **Revision History**

![](_page_18_Picture_76.jpeg)

Copyright ©2008-2012, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

**www.allegromicro.com**

![](_page_18_Picture_10.jpeg)