

| <b>Discontinued Product</b>                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------|
| This device is no longer in production. The device should not be<br>purchased for new design applications. Samples are no longer available. |
| Date of status change: January 30, 2012                                                                                                     |
| Recommended Substitutions:                                                                                                                  |
| For existing customer transition, and for new customers or new appli-<br>cations, contact Allegro Sales.                                    |
| NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative.       |

Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



# **Features and Benefits**

- Power with 1 Li+ or 2 Alkaline/NiMH/NiCAD batteries
- Eight-level, digitally-programmable current limits from 700 mA to 2 A
- Voltage sensing feedback before output diode for low leakage
- Adjustable output voltage .
- . No primary-side Schottky diode needed
- Integrated IGBT driver with trigger
- Charge complete indication
- >75% efficiency
- Low-profile (0.75 mm high) 3 mm × 3 mm MLP/TDFN 10-contact package

# Package: 10-contact TDFN/MLP (suffix EJ)



Approximate Scale

# Description

The A8837 is a highly integrated IC that charges photoflash capacitors for digital and film cameras. An integrated MOSFET switch drives the transformer in a flyback topology. It also features an integrated IGBT driver that facilitates the flash discharge function and saves board space.

The CHARGE pin enables the A8837 and starts the charging of the output capacitor. When the designated output voltage is reached, the A8837 stops the charging until the CHARGE pin is toggled again. The  $\overline{\text{DONE}}$  pin is an open-drain indicator of when the designated output voltage is reached.

The peak current limit can be adjusted to eight different levels between 700 mA and 2 A, by clocking the CHARGE pin. This allows the user to operate the flash even at low battery voltages.

The A8837 can be used with two Alkaline/NiMH/NiCAD or one single-cell Li+ battery connected to the transformer primary. Connect the VIN pin to a 3.0 to 5.5 V supply, which can be either the system rail or the Li+ battery, if used.

The A8837 is available in a very low profile (0.75 mm) 10-contact 3 mm × 3 mm MLP/TDFN package, making it ideal for space-constrained applications. It is lead (Pb) free, with 100% matte-tin leadframe plating.

Applications include the following:

- Digital camera flash
- Cell phone flash
- Film camera flash
- Emergency strobe light

# **Typical Applications**

.



Figure 1. Typical circuit with separate power supply to transformer



#### **Selection Guide**

| Packing*                |
|-------------------------|
|                         |
| 1500 pieces/ 7-in. reel |
|                         |



\*Contact Allegro for additional packing options

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes   | Rating                        | Units |
|-------------------------------|----------------------|---------|-------------------------------|-------|
| SW pin                        | V <sub>SW</sub>      |         | -0.3 to 40                    | V     |
| IGBTDRV pin                   | V <sub>IGBTDRV</sub> |         | –0.3 to V <sub>IN</sub> + 0.3 | V     |
| FB pin                        | V <sub>FB</sub>      |         | –0.3 to V <sub>IN</sub>       | V     |
| All other pins                | V <sub>X</sub>       |         | –0.3 to 7                     | V     |
| Operating Ambient Temperature | T <sub>A</sub>       | Range E | -40 to 85                     | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |         | 150                           | °C    |
| Storage Temperature           | T <sub>stg</sub>     |         | -55 to 150                    | °C    |

### **Package Thermal Characteristics**

| Characteristic             | Symbol          | Test Conditions*                    | Rating | Units |
|----------------------------|-----------------|-------------------------------------|--------|-------|
| Package Thermal Resistance | $R_{\theta JA}$ | 4layer PCB, based on JEDEC standard | 45     | °C/W  |

\*Additional information is available on the Allegro website.







#### Device Pin-out Diagram



#### Terminal List Table

| Number | Name    | Function                                                                                              |  |  |
|--------|---------|-------------------------------------------------------------------------------------------------------|--|--|
| 1,10   | NC      | No connection                                                                                         |  |  |
| 2      | IGBTDRV | IGBT driver gate drive output                                                                         |  |  |
| 3      | VIN     | Power supply input                                                                                    |  |  |
| 4      | GND     | Device ground                                                                                         |  |  |
| 5      | CHARGE  | Charging enable and ISWLIM code input; set to low to power-off the A8837                              |  |  |
| 6      | SW      | Switch, internally connected to the DMOS power FET drain                                              |  |  |
| 7      | TRIGGER | Strobe signal input                                                                                   |  |  |
| 8      | DONE    | Open drain, when pulled low by internal MOSFET, indicates that charging target level has been reached |  |  |
| 9      | FB      | Output voltage feedback                                                                               |  |  |



# **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ and $V_{IN} = 3.3$ V (unless otherwise noted)

| Characteristics                      | Symbol                  | Test Conditions                                                                  | Min.  | Тур.  | Max.  | Units |
|--------------------------------------|-------------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------|
| Supply Voltage*                      | V <sub>IN</sub>         |                                                                                  | 3     | _     | 5.5   | V     |
|                                      |                         | Charging                                                                         | _     | 1.5   | -     | mA    |
| Supply Current                       | I <sub>IN</sub>         | Charging done                                                                    | _     | 1     | 10    | μA    |
|                                      |                         | Shutdown (V <sub>CHARGE</sub> = 0 V, V <sub>TRIGGER</sub> = 0 V)                 | _     | 0.01  | 1     | μA    |
|                                      | I <sub>SWLIM1</sub>     |                                                                                  | 1.8   | 2.0   | 2.2   | Α     |
|                                      | I <sub>SWLIM2</sub>     |                                                                                  | -     | 1.8   | -     | Α     |
|                                      | I <sub>SWLIM3</sub>     |                                                                                  | _     | 1.6   | -     | Α     |
| Primary Side Current Limit           | I <sub>SWLIM4</sub>     |                                                                                  | _     | 1.4   | _     | Α     |
| (ILIM clock input at CHARGE pin)     | I <sub>SWLIM5</sub>     |                                                                                  | -     | 1.2   | -     | Α     |
|                                      | I <sub>SWLIM6</sub>     |                                                                                  | _     | 1     | -     | Α     |
|                                      | I <sub>SWLIM7</sub>     |                                                                                  | _     | 0.86  | -     | Α     |
|                                      | I <sub>SWLIM8</sub>     |                                                                                  | _     | 0.7   | _     | Α     |
| SW On Resistance                     | R <sub>DS(On)SW</sub>   | V <sub>IN</sub> = 3.3 V, I <sub>D</sub> = 800 mA                                 | -     | 0.27  | -     | Ω     |
| SW Leakage Current*                  | I <sub>SWLKG</sub>      | V <sub>SW</sub> = 35 V                                                           | -     | _     | 1     | μA    |
| SW Maximum Off-Time                  | t <sub>OFF(Max)</sub>   |                                                                                  | _     | 18    | -     | μs    |
| SW Maximum On-Time                   | t <sub>ON(Max)</sub>    |                                                                                  | _     | 18    | _     | μs    |
| CHARGE Input Current                 | I <sub>CHARGE</sub>     | V <sub>CHARGE</sub> = V <sub>IN</sub>                                            | -     | _     | 1     | μA    |
|                                      | V <sub>CHARGE(H)</sub>  |                                                                                  | 2     | _     | -     | V     |
| CHARGE Input Voltage*                | V <sub>CHARGE(L)</sub>  |                                                                                  | -     | _     | 0.8   | V     |
| ILIM Clock High Time at              | t <sub>ILIM1(H)</sub>   | Initial pulse                                                                    | 20    | _     | _     | μs    |
| CHARGE Pin                           | t <sub>ILIM(H)</sub>    | Subsequent pulses                                                                | 0.2   | _     | -     | μs    |
| ILIM Clock Low Time at<br>CHARGE Pin | t <sub>ILIM(L)</sub>    |                                                                                  | 0.2   | _     | -     | μs    |
| Total ILIM Setup Time                | t <sub>ILIM(SU)</sub>   |                                                                                  | -     | 54    | -     | μs    |
| DONE Output Leakage Current*         | IDONELKG                |                                                                                  | _     | _     | 1     | μA    |
| DONE Output Low Voltage*             | V <sub>DONE(L)</sub>    | 32 µA into DONE pin                                                              | _     | -     | 100   | mV    |
| FB Voltage Threshold*                | V <sub>FB</sub>         |                                                                                  | 1.187 | 1.205 | 1.223 | V     |
| FB Input Current                     | I <sub>FB</sub>         | V <sub>FB</sub> = 1.205 V                                                        | _     | -120  | _     | nA    |
| UVLO Enable Threshold                | V <sub>UVLO</sub>       | V <sub>IN</sub> rising                                                           | 2.55  | 2.65  | 2.75  | V     |
| UVLO Hysteresis                      | VUVLOHYS                |                                                                                  | _     | 150   | _     | mV    |
| IGBT Driver                          | 01201110                |                                                                                  |       |       |       |       |
| IGBTDRV On Resistance to VIN         | R <sub>DS(On)I-V</sub>  | $V_{IN}$ = 3.3 V, $V_{IGBTDRV}$ = 1.5 V, $V_{TRIGGER}$ = $V_{IN}$                | _     | 5     | -     | Ω     |
| IGBTDRV On Resistance to GND         | R <sub>DS(On)I-G</sub>  | $V_{IN} = 3.3 \text{ V}, V_{IGBTDRV} = 1.5 \text{ V}, V_{TRIGGER} = 0 \text{ V}$ | _     | 6     | _     | Ω     |
| TRIGGER Input Current                | I <sub>TRIGGER</sub>    | $V_{\text{TRIGGER}} = V_{\text{IN}}$                                             |       | _     | 1     | μA    |
|                                      | V <sub>TRIGGER(H)</sub> |                                                                                  | 2     | _     | _     | V     |
| TRIGGER Input Voltage*               | V <sub>TRIGGER(L)</sub> |                                                                                  | -     | _     | 0.8   | V     |
| Propagation Delay, Rising            | t <sub>Dr</sub>         | R <sub>gate</sub> =12 Ω, C <sub>LOAD</sub> = 6500 pF, V <sub>IN</sub> = 3.3 V    | -     | 30    | _     | ns    |
| Propagation Delay, Falling           | t <sub>Df</sub>         | $R_{qate} = 12 \Omega, C_{LOAD} = 6500 \text{ pF}, V_{IN} = 3.3 \text{ V}$       | _     | 30    | _     | ns    |
| Output Rise Time                     | t <sub>r</sub>          | $R_{gate} = 12 \Omega, C_{LOAD} = 6500 \text{ pF}, V_{IN} = 3.3 \text{ V}$       | _     | 70    | _     | ns    |
| Output Fall Time                     | t <sub>f</sub>          | $R_{gate} = 12 \Omega, C_{LOAD} = 6500 \text{ pF}, V_{IN} = 3.3 \text{ V}$       | _     | 70    | _     | ns    |
| Minimum dV/dt for<br>ZVS Comparator  | dV/dt                   | Measured at SW pin                                                               | -     | 30    | _     | V/µs  |

\*Guaranteed by design and characterization over operating temperature range, -40°C to 85°C.





# **Operation Timing Diagram**

Explanation of Events:

- A. Start charging by pulling CHARGE to high, provided that V<sub>IN</sub> is above the V<sub>UVLO</sub> level.
- B. Charging stops when  $V_{OUT}$  reaches the target voltage. DONE goes low, to signal the completion of the charging process.
- C. Start a new charging process with a low-to-high transition at the CHARGE pin.
- D. Pull CHARGE to low, to put the controller in low-power standby mode.
- E. Charging does not start, because  $V_{\text{IN}}$  is below  $V_{\text{UVLO}}$  level when CHARGE goes high.
- F. After  $V_{\text{IN}}$  goes above  $V_{\text{UVLO}},$  another low-to-high transition at the CHARGE pin is required to start charging.

# **IGBT Drive Timing Definition**





# **Performance Characteristics**

IGBT Drive waveforms are measured with R-C load (12  $\Omega,\,6800$  pF)

#### **IGBT** Drive Performance







# **Functional Description**

#### Overview

The A8837 is a photoflash capacitor charger control IC with adjustable input current limiting. It also integrates an IGBT driver for strobe operation of the flash tube, dramatically saving board space in comparison to discrete solutions for strobe flash operation. The control logic is shown in the functional block diagram.

The charging operation of the A8837 is started by a low-to-high signal on the CHARGE pin, provided that  $V_{IN}$  is above  $V_{UVLO}$ level. If CHARGE is already high before  $V_{IN}$  reaches  $V_{UVLO}$ , another low-to-high transition on the CHARGE pin is required to start the charging. The primary peak current is set by input clock signals from the CHARGE pin. When a charging cycle is initiated, the transformer primary side current, IPrimary, ramps up linearly at a rate determined by the combined effect of the battery voltage, V<sub>BATT</sub>, and the primary side inductance, L<sub>Primary</sub>. When IPrimary reaches the current limit, ISWLIM, the internal MOSFET is turned off immediately, allowing the energy to be pushed into the photoflash capacitor, COUT, from the secondary winding. The secondary side current drops linearly as C<sub>OUT</sub> charges. The switching cycle starts again, either after the transformer flux is reset, or after a predetermined time period,  $t_{OFF(Max)}$  (18 µs), whichever occurs first.

The output voltage,  $V_{OUT}$ , is sensed by a resistor string,  $R_1$ ,  $R_2$ , and  $R_3$  (see application circuit diagrams), connected across the transformer secondary winding. This resistor string forms a voltage divider that feeds back to the FB pin. The resistors must be sized to achieve a desired output voltage level based on a typical value of 1.205 V at the FB pin. As soon as  $V_{OUT}$  reaches the desired value, the charging process is terminated. Toggling the CHARGE pin can start a refresh operation.

## **Input Current Limiting**

The peak current limit can be adjusted to eight different levels, from 700 mA to 2.0 A, by clocking the CHARGE pin. An internal digital circuit decodes the input clock signals to a counter, which sets the charging time. This flexible scheme allows the user to operate the flash circuit according to different battery input voltages. The battery life can be effectively extended by setting a lower current limit at low battery voltages.

Figure 4 shows the ILIM clock timing scheme protocol. The total ILIM setup time,  $t_{ILIM(SU)}$ , denotes the time needed for the decoder circuit to receive ILIM inputs and set  $I_{SWLIM}$ . Apply current limit pulses during  $t_{ILIM(SU)}$  (54 µs) period.

Figure 5 shows the timing definition of the primary current limiting circuit. At the end of the setup period,  $t_{ILIM(SU)}$ , primary



Figure 4. ILIM Clock Timing Definition



Figure 5. Current Limit Programming Example (I<sub>SWLIM4</sub> selected).



current starts to ramp up to the set  $I_{SWLIM}$ . The  $I_{SWLIM}$  setting remains in effect as long as the CHARGE pin is high. To reset the ILIM counter, pull the CHARGE pin low before clocking in the new setting.

After the first start-up or an ILIM counter reset, each new current limit can be set by sending a burst of pulses to the CHARGE pin. The first rising edge starts the ILIM counter, and up to 8 rising edges will be counted to set the  $I_{SWLIM}$  level. The first pulse width,  $t_{ILIM1(H)}$ , must be at least 20 µs long. Subsequent pulses (up to 7 more) can be as short as 0.2 µs. The last low-to-high edge must arrive within 54 µs from the first edge. The CHARGE pin will stay high afterwards.

Figure 6 shows the last charging cycle, when the CHARGE pin is forced low before charging has been completed.

The A8837 implements an adaptive off-time,  $t_{OFF}$ , control. After the switch is turned off, a sensing circuit tracks the flyback voltage at the SW node. A special dV/dt detection circuit is used to allow minimum-voltage switching, even if the SW voltage does not drop to zero volts. This enables fast-charging to start earlier than previously possible, thereby reducing the overall charging time. However, when the photoflash capacitor charger circuit starts up at low output voltage, a timeout may be triggered to limit the maximum switch off-time to 18  $\mu$ s.



Figure 6. Last charging cycle, when the CHARGE pin is forced low before charging is complete.









Figure 7. ILIM programming waveforms for various I<sub>SWLIM</sub>; V<sub>IN</sub> = 3.3 V, V<sub>BAT</sub> = 2.0 V, V<sub>CHARGE</sub> 5 V/div, V<sub>SW</sub> 2 V/div, I<sub>SW</sub> 500 mA/div, time scale 10 µs/div.



# **Applications Information**

#### **Transformer Design**

**Turns Ratio.** The minimum transformer turns ratio, N, (Secondary : Primary) should be chosen based on the following formula:

$$N \ge \frac{V_{\text{OUT}} + V_{\text{D}}_{\text{Drop}}}{40 - V_{\text{BATT}}} \tag{1}$$

where:

 $V_{\text{OUT}}$  (V) is the required output voltage level,

 $V_{D_Drop}$  (V) is the forward voltage drop of the output diode(s),  $V_{BATT}$  (V) is the transformer battery supply, and

40 (V) is the rated voltage for the internal MOSFET switch,

representing the maximum allowable reflected voltage from the output to the SW pin.

For example, if  $V_{BATT}$  is 3.5 V and  $V_{D_Drop}$  is 1.7 V (which could be the case when two high voltage diodes were in series), and the desired  $V_{OUT}$  is 320 V, then the turns ratio should be at least 8.9.

In a worst case, when  $V_{BATT}$  is highest and  $V_{D_Drop}$  and  $V_{OUT}$  are at their maximum tolerance limit, N will be higher. Taking  $V_{BATT}$ = 5.5 V,  $V_{D_Drop}$  = 2 V, and  $V_{OUT}$  = 320 V × 102 % = 326.4 V as the worst case condition, N can be determined to be 9.5. In practice, always choose a turns ratio that is higher than the calculated value to give some safety margin. In the worst case example, a minimum turns ratio of N = 10 is recommended.

**Primary Inductance**. As a loose guideline when choosing the primary inductance,  $L_{Primary}$  ( $\mu$ H), use the following formula:

$$L_{\text{Primary}} \ge \frac{300 \times 10^{-9} \times V_{\text{OUT}}}{N \times I_{\text{SWLIM}}} \quad . \tag{2}$$

Ideally, the charging time is not affected by transformer primary inductance. In practice, however, it is recommended that a primary inductance be chosen between 10  $\mu$ H and 20  $\mu$ H. When  $L_{Primary}$  is lower than 10  $\mu$ H, the converter operates at higher frequency, which increases switching loss proportionally. This leads to lower efficiency and longer charging time. When  $L_{Primary}$  is greater than 20  $\mu$ H, the rating of the transformer must be dramatically increased to handle the required power density, and the series resistances are usually higher. A design that is optimized to achieve a small footprint solution would have an  $L_{Primary}$  of 12 to 14  $\mu$ H, with minimized leakage inductance and secondary capacitance, and minimized primary and secondary series resistance. See the table Recommended Components for more information.

| Component                     | Rating                                                                                              | Part Number        | Source                                            | Remarks                                                                                  |
|-------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|
| C1, Input Capacitor           | 0.1 μF, ±10%, 16 V X7R<br>ceramic capacitor (0603)                                                  | GRM188R71C104KA01D | Murata                                            | 10 V minimum rating can<br>be used                                                       |
| C2, Input Capacitor           | 4.7 μF, ±10%, 10 V, X5R<br>ceramic capacitor (0805)                                                 | LMK212BJ475KG      | Taiyo Yuden                                       |                                                                                          |
| COUT, Photoflash<br>Capacitor | 330 V 100 μF (or 19 to 180 μF)                                                                      | EPH-331ELL101B131S | Chemi-Con                                         |                                                                                          |
| D1, Output Diode              | 2 x 250 V, 225 mA, 5 pF                                                                             | BAV23S             | Philips Semiconductor,<br>Fairchild Semiconductor |                                                                                          |
| R1, R2, FB Resistors          | 150 kΩ each <sup>1/</sup> <sub>4</sub> W, ± 1%;<br>1206, 0805, or 0603 resistors<br>rated for 150 V |                    |                                                   | Instead of two resistors, a single 300 k $\Omega$ resistor with 350 V rating can be used |
| R3, FB Resistor               | 1.2 kΩ <sup>1</sup> / <sub>10</sub> W ±1% (0603 or<br>0402)                                         |                    |                                                   |                                                                                          |
|                               | L <sub>P</sub> = 14.2 μH, I <sub>P</sub> = 2 A,<br>N = 10                                           | T-15-154M          | Tokyo Coil                                        | Suitable for I <sub>LIM</sub> from 0.7 to 2.0 A                                          |
| T1, Transformer               | L <sub>P</sub> = 7.4 μH, I <sub>P</sub> = 2 A,<br>N = 10                                            | T-16-103A          | Tokyo Coil                                        | Suitable for I <sub>LIM</sub> from 1.2 to 2.0 A only                                     |
|                               | L <sub>P</sub> = 14 μH, I <sub>P</sub> = 1.5 A,<br>N=10                                             | ST-652956A         | Asatech                                           | Suitable for I <sub>LIM</sub> from 0.7 to 1.4 A only                                     |

#### Recommended Components



Leakage Inductance and Secondary Capacitance. The transformer design should minimize the leakage inductance to ensure the turn-off voltage spike at the SW node does not exceed the 40 V limit. An achievable minimum leakage inductance for this application, however, is usually compromised by an increase in parasitic capacitance. Furthermore, the transformer secondary capacitance should be minimized. Any secondary capacitance is multiplied by  $N^2$  when reflected to the primary, leading to high initial current swings when the switch turns on, and to reduced efficiency.

#### **Adjusting Output Voltage**

The A8436 senses output voltage during switch off-time. This allows the voltage divider network, R1 through R3, to be connected at the anode of the high voltage output diode, D1, eliminating power loss due to the feedback network when charging is complete. The output voltage can be adjusted by selecting proper values of the voltage divider resistors. Use the following equation to calculate values for Rx ( $\Omega$ ):

$$\frac{R_1 + R_2}{R_3} = \frac{V_{\rm OUT}}{V_{\rm FB}} - 1 \ . \tag{3}$$

R1 and R2 together need to have a breakdown voltage of at least 300 V. A typical 1206 surface mount resistor has a 150 V breakdown voltage rating. It is recommended that R1 and R2 have similar values to ensure an even voltage stress between them. Recommended values are:

 $R1 = R2 = 150 \text{ k}\Omega (1206)$ 

 $R3 = 1.2 k\Omega (0603)$ 

which together yield a stop voltage of 303 V. Using higher resistance values for R1, R2, and R3 does not offer significant efficiency improvement, because the power loss of the feedback network occurs mainly during switch off-time, and because the off-time is only a small fraction of each charging cycle.

### **Output Diode Selection**

Choose the rectifying diode(s), D1, to have small parasitic capacitance (short reverse recovery time) while satisfying the reverse voltage and forward current requirements.

The peak reverse voltage of the diode,  $V_{D\_Peak}$ , occurs when the internal MOSFET switch is closed, and the primary-side current starts to ramp-up. It can be calculated as:

$$V_{\rm D Peak} = V_{\rm OUT} + N \times V_{\rm BATT} \,. \tag{4}$$

The peak current of the rectifying diode, I<sub>D</sub> Peak, is calculated as:

$$I_{\rm D_Peak} = I_{\rm Primary \ Peak} / N.$$
 (5)

#### **Input Capacitor Selection**

Ceramic capacitors with X5R or X7R dielectrics are recommended for the input capacitor, C2. It should be rated at least 4.7  $\mu$ F/6.3 V to decouple the battery input, V<sub>BATT</sub>, at the primary of the transformer. When using a separate bias, V<sub>BIAS</sub>, for the A8837 VIN supply, connect at least a 0.1  $\mu$ F/6.3 V bypass capacitor to the VIN pin.

## Layout Guidelines

Key to a good layout for the photoflash capacitor charger circuit is to keep the parasitics minimized on the power switch loop (transformer primary side) and the rectifier loop (secondary side). Use short, thick traces for connections to the transformer primary and SW pin.

Output voltage sensing circuit elements must be kept away from switching nodes such as SW pin. Make sure that there is no ground plane underneath R1 and R2, because parasitic capacitance to ground will affect sensing accuracy. It is important that the DONE signal trace and other signal traces be routed away from the transformer and other switching traces, in order to minimize noise pickup. In addition, high voltage isolation rules must be followed carefully to avoid breakdown failure of the circuit board.





# Package EJ, 10-Contact TDFN/MLP

Copyright ©2008, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

