#### **Standard Products** # UT7R2XLR816 Clock Network Manager Preliminary Datasheet August 9, 2012 www.aeroflex.com/Clocks #### **FEATURES:** - □ +3.3V Core Power Supply - ☐ Independent power supply for each clock bank - Power supply range from +2.25V to +3.6V - 8 Output clock banks with flexible I/O signaling - Up to 16 LVCMOS3.3 outputs with - 12mA slew-rate limited, break-before-make, buffers, or - Up to 16 LVCMOS2.5 outputs with - 8mA slew-rate limited, break-before-make, buffers, or - Up to 8 standard drive LVDS outputs - ☐ Input clock multiplication of any integer from 1 32 - ☐ PLL Operation - Low frequency range: 24MHz to 50MHz - Mid frequency range: 48MHz to 100MHz - High frequency range: 96MHz to 200MHz - ☐ Input reference clock signaling and control: - LVCMOS3.3/LVTTL (Cold-Spared), - LVDS (Cold-Spared), & - Parallel Resonant Quartz Crystal - Reference input divide-by-1 or divide-by-2 - Input frequency range from 2MHz to 200MHz - ☐ Dedicated feedback Input/Output module - Independent feedback power supply (+3.0 V to +3.6 V) - 1-to-32 divider options with/without inverting - Phase control -6, -4, -3, -2, -1, 0, 1, 2, 3, 4, 6 tU - Disabled HIGH-Z when $\overline{RST}/DIV = LOW$ - No Synchronous Output Enable $(\overline{sOE})$ control in order to maintain PLL lock - ☐ Output clock bank signaling and control: - Output frequency range from 750KHz to 200MHz - 1-to-32 divider options with/without inverting - Odd bank phase control -4, -3, -2, -1, 0, 1, 2, 3, 4 tU - Even bank phase control -6, -4, -2, -1, 0, 1, 2, 4, 6 tU - Disable HIGH, LOW, or HIGH-Z - Synchronous Output Enable (sOE) control - ☐ Guaranteed reference input to output edge synchronization - $\square$ Low inherent output bank skew (e.g. SKEW = 0\*tU) - < 50ps intrabank skew (typical) - < 100ps interbank skew without dividing or inverting (typ) - < 250ps interbank skew across divided or inverted banks (typ) ☐ Temperature range: - Commercial: $0^{\circ}$ C to $+70^{\circ}$ C - Industrial: -40°C to +85°C - HiRel: $-55^{\circ}$ C to $+125^{\circ}$ C - ☐ Operational environment: - Total-dose: 100 krad (Si) - SEL Immune to a LET of 109 MeV-cm<sup>2</sup>/mg - SEU Immune to a LET of 109 MeV-cm<sup>2</sup>/mg - ☐ Packaging options (1.27mm pitch, 17mm sq. body): - 168-CLGA - 168-CBGA - 168-CCGA - ☐ Standard Microcircuit Drawing 5962-08243 - QML Q and V - Applications - High altitude avionics - X-ray Cargo Scanners - Test and Measurement - Networking, telecommunications and mass storage #### INTRODUCTION: The UT7R2XLR816 is a low voltage, low power, clock network manager. The device features 16-outputs in 8 banks of 2. Independent power supplies for each bank (+2.25V to +3.6V) give the user great flexibility in multi- voltage systems. Outputs can be configured as LVCMOS (2.5V/8mA or 3.3V/12mA) or standard LVDS pairs. Independent output bank division and phase skewing empower the system designer to optimize output phase and frequency relationships throughout a clock network. The skew controls enable outputs to lead or lag the reference clock while the ternary output divider control can divide the PLL oscillator frequency by any integer from 1to 32 before driving the clock out of the desired bank. Regardless of output divider settings, input and output clock edges are synchronized at start-up and whenever the device is removed from power down mode. Power down mode is controlled by the $\overline{RST}/DIV$ ternany input which also controls input division of the reference clock. Time units for skew control (t<sub>U</sub>) are 22.5° of the clock cycle for low and mid frequency oscillators and $45^{\rm o}$ of the clock cycle for the high frequency oscillator. Slew rate optimization of outputs is determined by the PLL oscillator range selected and thus is controlled by the FREQ\_SEL input. Output rise times decrease as higher frequency range oscillators are selected. The input reference clock can be LVCMOS/LVTTL/LVDS or a quartz crystal. The LVCMOS/LVTTL and LVDS inputs are cold-spared. Input reference frequencies can range from 2MHz to 200MHz. Using the $\overline{RST}/DIV$ pin and FB\_DS[3:0] feedback divider settings for the reference clock can be multiplied by 0.5x-32x in steps of 0.5 through a multiplication factor of 16 and integer steps for multiplication factors 17 through 32. To provide further clock network optimization, the feedback output bank includes independent skew and division control. PLL lock is identified by the active high LOCK signal. LOCK will only become true when the REFERENCE and FB\_IN clocks are stable and aligned to within t<sub>LOCKRES</sub>, which is variable based on the state of the FREQ\_SEL pin. At all other times, LOCK will remain LOW. Clock outputs are deterministic in that if either the reference input clock or feedback clock are absent, the outputs will oscillate at a frequency near the midpoint of the selected PLL operating range. Test modes are available for user diagnostics. The TEST ternary input enables the test modes. When TEST is low, normal operation occurs. Floating the TEST pin to a mid-range value disables the PLL oscillators and drives the clock output banks with the REF clock input. Setting TEST high disables the PLL oscillators and drives the clock output banks with the FB\_IN input. Figure 1. UT7R2XLR816 Block Diagram ### 1.0 Functional Description The UT7R2XLR816, clock network manager, has an array of special features designed to overcome many of the clock management and clock distribution challenges common in today's high-performance electronic systems. This section of the datasheet provides an overview of the primary features within and is intended to acquaint the designer with their basic capabilities. Although discussed in more detail below, the user should understand that many features within the UT7R2XLR816 are selected by ternary control signals. These ternary controls recognize three separate logic levels on a single pin. The L(ow) state means that the control input pin is driven below the $V_{ILL}$ level specified in the DC electrical table of this datasheet. Conversely, a H(igh) means that the control input is driven above the $V_{IHH}$ voltage described in the DC electrical table. While a M(id) state requires that the input pin be floated, allowing the internal resistor divider network to place the pin into a level compliant with the $V_{IMM}$ voltage listed in the DC electrical table, or externally driven/biased to the $V_{IMM}$ level. ### 1.1 Reference Clocks The UT7R2XLR816 is capable of receiving its reference clock from one of three sources. The REF input allows for a single ended, LVTTL/LVCMOS clock source. The LVDIN+ and LVDIN- pins combine to receive an LVDS reference clock. The LVDIN+ should be driven by the positive half of the LVDS clock signal while the LVDINshould be driven by the negative half of the LVDS clock signal. A $100\Omega$ terminating resistor should be connected directly between the LVDIN+ and LVDIN- terminals. Finally, the XTAL\_IN and XTAL\_OUT terminals provide for a quartz crystal resonator reference clock input. The XTAL\_IN pin is the input to the on-chip pierce oscillator and should be connected directly to one side of an external quartz crystal that is tuned to operate in the parallel resonance mode. The XTAL\_OUT pin drives out the 180° phase shifted version of the reference clock received on XTAL IN. The XTAL OUT pin should drive the other end of the external quartz crystal resonator circuit. Reference figure 3 for an example quartz crystal oscillator circuit. The REF, LVDIN+ and LVDIN- inputs are cold-spared. The cold-sparing capability of these reference pins make them ideal for receiving an off-board clock source that may be active while the UT7R2XLR816 is unpowered. The UT7R2XLR816 provides a ternary reference select pin (REF\_SEL) that is used to control which of the three available clock sources the UT7R2XLR816 will use as its timing reference. Since REF\_SEL ensures that only one reference source can drive the internal circuitry of the UT7R2XLR816 the remaining two clock sources may be driven simultaneously allowing the REF SEL pin to select between these reference sources. As mentioned above, REF SEL is a ternary, or three level input. Setting REF\_SEL L(ow) selects the XTAL\_IN/XTAL\_OUT crystal resonator source. Placing REF SEL into a M(id) level (left floating), sets the REF input as the UT7R2XLR816 reference clock source. Finally, driving REF SEL H(igh), enables the LVDS (LVDIN+/LVDIN-) clock source. These available REF\_SEL configurations are shown in figures 2, 3 and 4. #### 1.2 Feedback Clock The UT7R2XLR816 contains a dedicated feedback I/O module that is completely separate from the eight (8) output clock banks. The FB\_IN feedback input can be driven directly from the FB\_OUT pin, or from a digital circuit having the FB\_OUT pin as its source. The FB\_IN signal connects to the internal Phase-Frequency Detector (PFD), which compares the FB\_IN signal with the clock reference source as selected by the REF\_SEL control. Phase shifts associated with board trace delays from routing, in-line circuitry, or intentional phase skewing within the feedback path are adjusted by the PFD to advance or delay the Phase-Locked Loop (PLL), as necessary, to ensure that the clock arriving at FB\_IN is phase aligned with the selected reference clock source. The FB\_OUT is an LVCMOS3 output signal driven by the PLL. As discussed in Tables 1 and 2, the frequency and phase of the FB\_OUT signal may be adjusted by the FB\_DS[3:0] output divider settings and the FB\_PS[2:0] phase selection settings, respectively. Both pin groups, FB\_DS[3:0] and FB\_PS[2:0], are ternary inputs. The FB\_DS[3:0] settings are used to multiply the frequency of the internal PLL by dividing the frequency of the FB\_OUT signal. FB\_OUT may be divided by any integer from 1 to 32, aswell-as inverted following the division operation. Inversion provides a 180° phase shift of the PLL from the incoming reference source, effectively synchronizing the PLL to the opposite edge of the reference clock. To ensure stable locking of the PLL and to free the output clock banks to drive the system clock, FB\_OUT should always be used as the originating clock source for the FB\_IN pin. The FB\_PS[2:0] feedback phase selection pins allow the FB\_OUT signal to be phase shifted by -6, -4, -3, -2, -1, 0, 1, 2, 3, 4, or 6 tu (time units). The value of tu is determined by the FREQ\_SEL setting and the PLL's operating frequency. Examples of tu calculation are shown in Equation 1 and Table 5. Phase shifting FB\_OUT has the effect of advancing or delaying the PLL and, by extension, the nominal phase of all output clock banks. A positive phase shift (i.e. delay) in FB\_OUT advances the PLL and clock output banks so they lead the reference clock by the same phase shift amount. Conversely, a negative shift (i.e. advancement) of FB\_OUT causes the PLL and output clock banks to lag the reference clock source by the same amount of phase shift. 1.3 Phase-Locked Loop (PLL) and Frequency Generation The UT7R2XLR816's PLL circuitry consists of the previously mentioned reference and feedback input clock sources, a Phase–Frequency Detector (PFD), and a Voltage-Controlled Oscillator (VCO). The voltage controlled oscillator consists of three separate oscillators that are optimized to run in three specific frequency bands. The ternary FREQ\_SEL input is used to select the appropriate VCO based upon the nominal PLL frequency required by the application. The nominal PLL frequency range selected by FREQ\_SEL are 24 – 50MHz (FREQ\_SEL=Low), 48 – 100MHz (FREQ\_SEL=Mid) and 96 – 200MHz (FREQ\_SEL=High). The UT7R2XLR816 includes an internal reset signal to ensure that the selected VCO starts-up and the PLL establishes lock with the stable reference clock sources whenever power is applied to the device, or the device is dynamically reconfigured to select a different VCO. However, Aeroflex recommends that dynamic reconfiguration be performed while the device is held in RESET (e.g. RST/DIV=Low) to ensure a smooth re-start and avoid uncontrolled behavior from the device during the reconfiguration process. An additional start-up feature provided by the UT7R2XLR816 is the inclusion of a PLL pre-charge circuit that places the selected VCO into a mid-band frequency of operation in the event that either one, or both, of the reference and feedback clocks are removed or drop to a frequency below f<sub>REFDET</sub>. The intent of this feature is to ensure that the PLL demonstrates deterministic behavior if the device is out of reset and the PFD does not receive valid, stable, input clocks. By controlling the active VCO when the PFD does not have a valid set of input clocks to compare ensures that any active output clock bank oscillates at a manageable frequency for downstream electronics. It is also recommended that the sOE pin be used in conjunction with the UT7R2XLR816 startup by disabling the output banks until the device has completed its PLL locktime (tLOCK) and the LOCK output is stable high. When valid, stable, reference and feedback clocks are available to the PFD, it will override the pre-charge circuitry and begin to control the VCO. Although the PFD works to maintain frequency and phase alignment between the reference and FB IN to an ideal Ons difference, it will inform the user that the PLL is locked onto the incoming clocks when they are phase aligned to within 2ns (typical) for the low and mid VCO selections, and within 1.5ns (typical) for the high VCO. When this condition is met, the UT7R2XLR816 will drive the LOCK output high, indicating to the system the PLL is locked. When the LOCK pin is LOW, the PLL is not locked and the clock outputs may not be stable or synchronized to the reference clock source. The LOCK will de-assert LOW when the reference clock and the FB IN are separated by greater than the defined alignments, unless the device is reset. ### 2.0 DEVICE CONFIGURATION: # Table 1: Output Divider Settings FB (N-factor) & Bank 0Q through Bank 7Q ( $M_{nO}$ -factor) | | 1 | | 1 | | | |---------|-------------------|---------|-------------------|---------|-------------------| | DS[3:0] | Output<br>Divider | DS[3:0] | Output<br>Divider | DS[3:0] | Output<br>Divider | | LLLL | 1 | MLLL | 28 | HLLL | 23+INV | | LLLM | 2 | MLLM | 29 | HLLM | 24+INV | | LLLH | 3 | MLLH | 30 | HLLH | 25+INV | | LLML | 4 | MLML | 31 | HLML | 26+INV | | LLMM | 5 | MLMM | 32 | HLMM | 27+INV | | LLMH | 6 | MLMH | 1+INV | HLMH | 28+INV | | LLHL | 7 | MLHL | 2+INV | HLHL | 29+INV | | LLHM | 8 | MLHM | 3+INV | HLHM | 30+INV | | LLHH | 9 | MLHH | 4+INV | HLHH | 31+INV | | LMLL | 10 | MMLL | 5+INV | HMLL | 32+INV | | LMLM | 11 | MMLM | 6+INV | HMLM | Note 1 | | LMLH | 12 | MMLH | 7+INV | HMLH | Note 1 | | LMML | 13 | MMML | 8+INV | HMML | Note 1 | | LMMM | 14 | MMMM | 9+INV | HMMM | Note 1 | | LMMH | 15 | MMMH | 10+INV | НММН | Note 1 | | LMHL | 16 | MMHL | 11+INV | HMHL | Note 1 | | LMHM | 17 | MMHM | 12+INV | НМНМ | Note 1 | | LMHH | 18 | ММНН | 13+INV | НМНН | Note 1 | | LHLL | 19 | MHLL | 14+INV | HHLL | DIS_LO<br>Note 2 | | LHLM | 20 | MHLM | 15+INV | HHLM | Note 1 | | LHLH | 21 | MHLH | 16+INV | HHLH | DIS_HI<br>Note 2 | | LHML | 22 | MHML | 17+INV | HHML | Note 1 | | LHMM | 23 | MHMM | 18+INV | ННММ | Note 1 | | LHMH | 24 | МНМН | 19+INV | ННМН | Note 1 | | LHHL | 25 | MHHL | 20+INV | HHHL | Note 1 | | LHHM | 26 | МННМ | 21+INV | НННМ | Note 1 | | LHHH | 27 | МННН | 22+INV | нннн | HI-Z<br>Note 2 | #### Notes: Table 2: Feedback Bank or Output Bank Phase Select ${\bf Setting}^1$ | FB_PS [2:0] | Skew<br>FB | nQ_PS<br>[1:0] | Skew<br>EVEN<br>Banks | Skew<br>ODD<br>Banks | |-------------|------------------|----------------|-----------------------|----------------------| | LLL | -6t <sub>U</sub> | LL | -6t <sub>U</sub> | -4t <sub>U</sub> | | LLM | -4t <sub>U</sub> | LM | -4t <sub>U</sub> | $-3t_{\mathrm{U}}$ | | LLH | -3t <sub>U</sub> | LH | -2t <sub>U</sub> | -2t <sub>U</sub> | | LML | -2t <sub>U</sub> | ML | -1t <sub>U</sub> | -1 $t_{ m U}$ | | LMM | -1t <sub>U</sub> | MM | Zero Skew | Zero Skew | | LMH | Zero Skew | МН | +1t <sub>U</sub> | +1t <sub>U</sub> | | LHL | +1t <sub>U</sub> | HL | +2t <sub>U</sub> | +2t <sub>U</sub> | | LHM | +2t <sub>U</sub> | НМ | +4t <sub>U</sub> | +3t <sub>U</sub> | | LHH | +3t <sub>U</sub> | нн | +6t <sub>U</sub> | +4t <sub>U</sub> | | MLL | +4t <sub>U</sub> | | | | | MLM | +6t <sub>U</sub> | | | | | MLH | Note 2 | | | | | MML | Note 2 | | | | | MMM | Note 2 | | | | | ММН | Note 2 | | | | | MHL | Note 2 | | | | | МНМ | Note 2 | | | | | МНН | Note 2 | | | | | HLL | Note 2 | | | | | HLM | Note 2 | | | | | HLH | Note 2 | | | | | HML | Note 2 | | | | | HMM | Note 2 | | | | | НМН | Note 2 | | | | | HHL | Note 2 | | | | | ННМ | Note 2 | | | | | ннн | Note 2 | | | | - 1. Skew accuracy is within +/- 300ps of $n\mbox{*t}_U$ where "n" is the selected number of skew steps. - These skew settings are for engineering modes only and will default to the ZERO SKEW state when selected by a user. <sup>1.</sup> These DS[3:0] settings are for engineering modes only and will default to the DS[3:0] = LLLL state when selected by a user. <sup>2.</sup> These DS[3:0] settings are not available on the FB\_OUT clock. If selected by the user, the FB\_OUT clock will default to the DS[3:0] = LLLL state. **Table 3: Calculating Output Frequency Settings** <sup>1, 2</sup> | | <b>Output Frequency</b> | | | | | |---------------------------------------------------|--------------------------|------------------------|--|--|--| | PLL Operating<br>Frequency<br>(f <sub>PLL</sub> ) | FB_OUT | nQ[1:0] | | | | | (N/R) * f <sub>REFERENCE</sub> | (1/N) * f <sub>PLL</sub> | $(1/M_{nQ}) * f_{PLL}$ | | | | #### Notes: - Reference Table 1 for N-factor and MnQ-factor. Reference RST/DIV pin description for R-factor. - The N-factor, R-factor, and Reference frequency should be selected such that the PLL oscillates within a range defined by the Frequency Selection shown in Table 4. **Table 4: Frequency Range Select** | FREQ_SEL | Nominal PLL<br>Frequency Range (f <sub>PLL</sub> ) | |----------|----------------------------------------------------| | L | 24 MHz to 50 MHz | | M | 48 MHz to 100 MHz | | Н | 96 MHz to 200 MHz | Selectable output skew is in discrete increments of time unit $(t_U)$ . The value of $t_U$ is determined by the FREQ\_SEL setting and the PLL's operating frequency $(f_{PLL})$ . Use the following equation to calculate the time unit $(t_U)$ : Equation 1. $$t_u = \frac{1}{(f_{PLL} * MF)}$$ The $f_{PLL}$ term, which is calculated with the help of Table 3, must be compatible with the nominal frequency range selected by the FREQ\_SEL signal as defined in Table 4. The multiplication factor (MF), also determined by FREQ\_SEL, is shown in Table 5. The UT7R2XLR816 output skew steps have a typical accuracy of $\pm$ -300ps of the calculated time unit ( $t_{II}$ ). **Table 5: MF Calculation** | FREQ_SEL | MF | $ m f_{PLL}$ examples that result in a $ m t_{U}$ of 1.0ns | |----------|----|------------------------------------------------------------| | L | 32 | 31.25 MHz | | M | 16 | 62.5 MHz | | Н | 8 | 125 MHz | ### 2.1 Reference Clock Interface **Reference Interface** ### 3.0 OPERATIONAL ENVIRONMENT **Table 6: Operational Environment Design Specifications** | Parameter | Limit | Units | |-------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------| | Total Ionizing Dose (TID) | min = none<br>max = 1E5 | rads(Si) | | Single Event Latchup (SEL) 1, 2 | >109 | MeV-cm <sup>2</sup> /mg | | Onset Single Event Upset (SEU) LET Threshold <sup>3</sup> | >109 | MeV-cm <sup>2</sup> /mg | | Onset Single Event Transient (SET) LET Threshold <sup>4</sup> @ 50 MHz; FREQ_SEL = L @ 24 MHz; FREQ_SEL = L | >60<br>>50 | MeV-cm <sup>2</sup> /mg | | Neutron Fluence | 1.0E14 | n/cm <sup>2</sup> | - The UT7R2XLR816 is latchup immune to particle LETs >109 MeV-cm²/mg. Worst case temperature and voltage of T<sub>C</sub> = +125°C, VDD\_A/C = 3.6V, V<sub>DD\_nQ</sub> = 3.6V for SEL. Worst case temperature and voltage of T<sub>C</sub> = +25°C, VDD\_A/C = 3.0V, V<sub>DD\_nQ</sub> = 3.0V for SEU. Worst case temperature and voltage of T<sub>C</sub> = +25°C, VDD\_A/C = 3.0V, V<sub>DD\_nQ</sub> = 2.25V for SET. Figure 5. 168-CLGA Pinout (view looking through top of package) ### 4.0 PIN DESCRIPTION | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |---------------------|----------|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | REFEI | RENCE BLOCK | | G1 | REF | IN | COLD<br>SPARED<br>LVCMOS<br>or LVTTL | Digital reference clock input. This cold spared input should be driven by a single-ended LVTTL/LVCMOS clock source. | | | | | | Because REF_SEL selects which reference clock drives the PLL, this input may be actively driven when not selected, but it should never be left floating. | | M1 | XTAL_IN | IN | CRYSTAL | Quartz crystal resonator reference clock input. This pin is the input to the on-chip pierce oscillator. This input should be connected to the output of an external quartz crystal that is tuned to operate in the parallel mode of resonance. Because REF_SEL selects which reference clock drives the PLL, this | | | | | | input may be actively driven when not selected, but it should never be left floating. | | L1 | XTAL_OUT | OUT | CRYSTAL | Quartz crystal resonator reference clock output. | | | | | | This pin drives the 180° phase shifted version of the reference signal received on XTAL_IN. This pin should be connected to the input of the external quartz crystal resonator circuit. | | C1 | LVDIN+ | IN | COLD<br>SPARED<br>LVDS | Positive LVDS reference clock input terminal. This cold spared input should be driven by the positive half of an LVDS clock signal. A $100\Omega$ terminating resistor should be connected directly between this terminal and its complement LVDIN Because REF_SEL selects which reference clock drives the PLL, this | | | | | | input may be actively driven when not selected or left floating in the fail-safe state. | | D1 | LVDIN- | IN | COLD | Negative LVDS reference clock input terminal. | | | | | SPARED<br>LVDS | This cold spared input should be driven by the negative half of an LVDS clock signal. A $100\Omega$ terminating resistor should be connected directly between this terminal and its complement LVDIN+. | | | | | | Because REF_SEL selects which reference clock drives the PLL, this input may be actively driven when not selected or left floating in the fail-safe state. | | Pin No. | Name | I/O | Type | | | Description | | | |---------|---------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | F3 | REF_SEL | IN | 3-LEVEL | Reference selection This ternary input drive the internal F Note: The input but by REF_SEL are do Note: When the de RST/DIV = LOW; enabled if REF_SE | selects of LL. Ifers on the isabled L. vice is pladed, the XT. EL = LOV | ne reference source<br>LOW.<br>aced into the reset<br>AL_IN/XTAL_OUV. | es that are <i>NG</i><br>mode of oper<br>UT buffers w | OT selected ration (e.g. | | | | | | REF_ | | Selected Sou | | | | | | | | LO | | XTAL_IN | <b>\</b> | | | | | | | HIC | | REF | DIN | | | | | | | | σП | LVDIN+, LVI | DIN- | | | F2 | RST/DIV | IN | 3-LEVEL | Reset and referen This ternary input of operation and select the selected input r pin float results in before it drives the Holding the pin love ensures clean UT power-up behavior low at any time to synchronization. Note: When the determination if REF_SET in following tables RST/DIV pin. | perates and the imperates and the imperates and the select PLL. If during properties of the reference and the reference and the imperate | s a dual function pout reference dividing will directly drive and reference source ower up and reference clock. The reset to the PLL aced into the reset AL_IN/XTAL_ON. The provided in the reset all and the provided into the reset all and the reset all and the provided into provided into the reset all and the provided into the reset all and the provided into the reset all and the provided into the reset all and the provided into the reset all and the provided into the provided into the reset all and pro | er. When drivithe PLL. All the PLL. All the being dividence clock striction is independent in may also and the output mode of operation of the buffers with the states control of the buffers with wit | wen HIGH, owing this ded in half abilization ent of the be driven out divider ration (e.g. will remain | | | | | | LOW | | RESET | N/A | | | | | | | MID | Norn | nal Operation | ÷ 2 | | | | | | | HIGH | Norn | nal Operation | ÷ 1 | | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |----------------------|--------------------------------------|-----|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | FEED | BACK BLOCK | | H1 | FB_IN | IN | COLD<br>SPARED<br>LVCMOS<br>or LVTTL | Feedback input clock source. This cold spared LVCMOS/LVTTL input can be driven directly from the FB_OUT pin or from a digital circuit which has the FB_OUT pin at its source. | | J1 | FB_OUT | OUT | LVCMOS | Feedback output clock source. This LVCMOS3.3 output is driven from the PLL. The FB_DS[3:0] and FB_PS[2:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. The FB_OUT pin should be used as the originating clock source for the FB_IN pin. | | H3<br>J2<br>K2<br>L2 | FB_DS3<br>FB_DS2<br>FB_DS1<br>FB_DS0 | IN | 3-LEVEL | Feedback output division selector and controller. These four ternary inputs are used to control the FB_OUT clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | K4<br>K3<br>J4 | FB_PS2<br>FB_PS1<br>FB_PS0 | IN | 3-LEVEL | Feedback output phase selector. These three ternary inputs are used to control the FB_OUT phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |----------------------|--------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | CLO | DCK BANK 0 | | N4 | 0Q0 | OUT | LVCMOS | Bank 0 clock output 0. This LVCMOS output is driven from the PLL. The 0Q_DS[3:0] and 0Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. | | | | | LVDS | Bank 0 positive LVDS output terminal. This LVDS output is driven from the PLL. The 0Q_DS[3:0] and 0Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 0Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or HIGH. | | N3 | 0Q1 | OUT | LVCMOS | Bank 0 clock output 1. This LVCMOS output is driven from the PLL. The 0Q_DS[3:0] and 0Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. Bank 0 negative LVDS output terminal. This LVDS output is driven from the PLL. The 0Q_DS[3:0] and 0Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 0Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or LUCH. | | M6<br>M5<br>L5<br>M4 | 0Q_DS3<br>0Q_DS2<br>0Q_DS1<br>0Q_DS0 | IN | 3-LEVEL | MID or HIGH. <b>0Q bank output division selector and controller.</b> These four ternary inputs are used to control the 0Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | M2<br>L3 | 0Q_PS1<br>0Q_PS0 | IN | 3-LEVEL | <b>0Q</b> bank output phase selector. These two ternary inputs are used to control the 0Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | N5 | V <sub>DD_0Q</sub> | PWR | POWER | <b>0Q bank power supply.</b><br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | N2 | V <sub>SS_0Q</sub> | PWR | POWER | <b>0Q bank ground reference supply.</b> 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |----------------------|--------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <u> </u> | | CLO | OCK BANK 1 | | N8 | 1Q0 | OUT | LVCMOS | Bank 1 clock output 0. This LVCMOS output is driven from the PLL. The 1Q_DS[3:0] and 1Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. | | | | | LVDS | Bank 1 positive LVDS output terminal. This LVDS output is driven from the PLL. The 1Q_DS[3:0] and 1Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 1Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | N7 | 1Q1 | OUT | LVCMOS | Bank 1 clock output 1. This LVCMOS output is driven from the PLL. The 1Q_DS[3:0] and 1Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. Bank 1 negative LVDS output terminal. This LVDS output is driven from the PLL. The 1Q_DS[3:0] and 1Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 1Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | K6<br>L7<br>K8<br>L8 | 1Q_DS3<br>1Q_DS2<br>1Q_DS1<br>1Q_DS0 | IN | 3-LEVEL | 1Q bank output division selector and controller. These four ternary inputs are used to control the 1Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | L6<br>K5 | 1Q_PS1<br>1Q_PS0 | IN | 3-LEVEL | 1Q bank output phase selector. These two ternary inputs are used to control the 1Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | N9 | V <sub>DD_1Q</sub> | PWR | POWER | <b>1Q bank power supply.</b><br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | N6 | V <sub>SS_1Q</sub> | PWR | POWER | 1Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |--------------------------|--------------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <u> </u> | CLO | OCK BANK 2 | | N12 | 2Q0 | OUT | LVCMOS | Bank 2 clock output 0. This LVCMOS output is driven from the PLL. The 2Q_DS[3:0] and 2Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. | | | | | LVDS | Bank 2 positive LVDS output terminal. This LVDS output is driven from the PLL. The 2Q_DS[3:0] and 2Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 2Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or HIGH. | | N11 | 2Q1 | OUT | LVDS | Bank 2 clock output 1. This LVCMOS output is driven from the PLL. The 2Q_DS[3:0] and 2Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. Bank 2 negative LVDS output terminal. This LVDS output is driven from the PLL. The 2Q_DS[3:0] and 2Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 2Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or HIGH. | | K10<br>L10<br>L11<br>M10 | 2Q_DS3<br>2Q_DS2<br>2Q_DS1<br>2Q_DS0 | IN | 3-LEVEL | <b>2Q</b> bank output division selector and controller. These four ternary inputs are used to control the 2Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | M9<br>L9 | 2Q_PS1<br>2Q_PS0 | IN | 3-LEVEL | <b>2Q</b> bank output phase selector. These two ternary inputs are used to control the 2Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | N10 | V <sub>DD_2Q</sub> | PWR | POWER | <b>2Q bank power supply.</b><br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | N13 | V <sub>SS_2Q</sub> | PWR | POWER | 2Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | | | | | | |--------------------------|--------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | CLOCK BANK 3 | | | | | | | | | | J13 | 3Q0 | OUT | LVCMOS | Bank 3 clock output 0. This LVCMOS output is driven from the PLL. The 3Q_DS[3:0] and 3Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. | | | | | | | | | | LVDS | Bank 3 positive LVDS output terminal. This LVDS output is driven from the PLL. The 3Q_DS[3:0] and | | | | | | | | | | | 3Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 3Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is | | | | | | | | | | | HIGH. | | | | | | | K13 | 3Q1 | OUT | LVCMOS | Bank 3 clock output 1. This LVCMOS output is driven from the PLL. The 3Q_DS[3:0] and 3Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. | | | | | | | | | | LVDS | Bank 3 negative LVDS output terminal. This LVDS output is driven from the PLL. The 3Q_DS[3:0] and 3Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 3Q0 LVDS output terminal. | | | | | | | | | | | This terminal is enabled as an LVDS output when the $\overline{\text{CM}}/\text{LV}$ pin is HIGH. | | | | | | | H11<br>F10<br>F11<br>G11 | 3Q_DS3<br>3Q_DS2<br>3Q_DS1<br>3Q_DS0 | IN | 3-LEVEL | 3Q bank output division selector and controller. These four ternary inputs are used to control the 3Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | | | | | | H12<br>J11 | 3Q_PS1<br>3Q_PS0 | IN | 3-LEVEL | 3Q bank output phase selector. These two ternary inputs are used to control the 3Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | | | | | | H13 | V <sub>DD_3Q</sub> | PWR | POWER | 3Q bank power supply.<br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | | | | | | L13 | V <sub>SS_3Q</sub> | PWR | POWER | 3Q bank ground reference supply. 0.0V ground reference source. | | | | | | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |--------------------------|--------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1 | CLO | OCK BANK 4 | | D13 | 4Q0 | OUT | LVCMOS | Bank 4 clock output 0. This LVCMOS output is driven from the PLL. The 4Q_DS[3:0] and 4Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. | | | | | LVDS | Bank 4 positive LVDS output terminal. This LVDS output is driven from the PLL. The 4Q_DS[3:0] and 4Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 4Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is | | | | | | MID or HIGH. | | E13 | 4Q1 | OUT | LVCMOS | Bank 4 clock output 1. This LVCMOS output is driven from the PLL. The 4Q_DS[3:0] and 4Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. | | | | | LVDS | Bank 4 negative LVDS output terminal. This LVDS output is driven from the PLL. The 4Q_DS[3:0] and 4Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 4Q0 LVDS output terminal. | | | | | | This terminal is enabled as an LVDS output when the $\overline{\text{CM}}/\text{LV}$ pin is MID or HIGH. | | E11<br>C12<br>D11<br>F12 | 4Q_DS3<br>4Q_DS2<br>4Q_DS1<br>4Q_DS0 | IN | 3-LEVEL | <b>4Q bank output division selector and controller.</b> These four ternary inputs are used to control the 4Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | L12<br>J10 | 4Q_PS1<br>4Q_PS0 | IN | 3-LEVEL | <b>4Q bank output phase selector.</b> These two ternary inputs are used to control the 4Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | F13 | V <sub>DD_4Q</sub> | PWR | POWER | 4Q bank power supply.<br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | C13 | V <sub>SS_4Q</sub> | PWR | POWER | 4Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |-----------------------|--------------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <u> </u> | CLO | DCK BANK 5 | | A11 | 5Q0 | OUT | LVCMOS | Bank 5 clock output 0. This LVCMOS output is driven from the PLL. The 5Q_DS[3:0] and 5Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. | | | | | LVDS | Bank 5 positive LVDS output terminal. This LVDS output is driven from the PLL. The 5Q_DS[3:0] and 5Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 5Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | A12 | 5Q1 | OUT | LVCMOS | Bank 5 clock output 1. This LVCMOS output is driven from the PLL. The 5Q_DS[3:0] and 5Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. Bank 5 negative LVDS output terminal. This LVDS output is driven from the PLL. The 5Q_DS[3:0] and 5Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 5Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | D8<br>C11<br>C9<br>B9 | 5Q_DS3<br>5Q_DS2<br>5Q_DS1<br>5Q_DS0 | IN | 3-LEVEL | <b>5Q bank output division selector and controller.</b> These four ternary inputs are used to control the 5Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | D10<br>C10 | 5Q_PS1<br>5Q_PS0 | IN | 3-LEVEL | <b>5Q bank output phase selector.</b> These two ternary inputs are used to control the 5Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | A10 | V <sub>DD_5Q</sub> | PWR | POWER | <b>5Q bank power supply.</b><br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | A13 | V <sub>SS_5Q</sub> | PWR | POWER | 5Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |-----------------------|--------------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <u> </u> | CLO | OCK BANK 6 | | A7 | 6Q0 | OUT | LVCMOS | Bank 6 clock output 0. This LVCMOS output is driven from the PLL. The 6Q_DS[3:0] and 6Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. | | | | | LVDS | Bank 6 positive LVDS output terminal. This LVDS output is driven from the PLL. The 6Q_DS[3:0] and 6Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 6Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or HIGH. | | A8 | 6Q1 | OUT | LVCMOS | Bank 6 clock output 1. This LVCMOS output is driven from the PLL. The 6Q_DS[3:0] and 6Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW. Bank 6 negative LVDS output terminal. This LVDS output is driven from the PLL. The 6Q_DS[3:0] and 6Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 6Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is MID or HIGH. | | B10<br>C7<br>B4<br>D6 | 6Q_DS3<br>6Q_DS2<br>6Q_DS1<br>6Q_DS0 | IN | 3-LEVEL | <b>6Q bank output division selector and controller.</b> These four ternary inputs are used to control the 6Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | C8<br>B8 | 6Q_PS1<br>6Q_PS0 | IN | 3-LEVEL | <b>6Q bank output phase selector.</b> These two ternary inputs are used to control the 6Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | A9 | V <sub>DD_6Q</sub> | PWR | POWER | 6Q bank power supply.<br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | A6 | V <sub>SS_6Q</sub> | PWR | POWER | 6Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |----------------------|--------------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <u> </u> | <u> </u> | CLO | OCK BANK 7 | | A3 | 7Q0 | OUT | LVCMOS | Bank 7 clock output 0. This LVCMOS output is driven from the PLL. The 7Q_DS[3:0] and 7Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. | | | | | LVDS | Bank 7 positive LVDS output terminal. This LVDS output is driven from the PLL. The 7Q_DS[3:0] and 7Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the positive LVDS input terminal on the receiving device and is the complement of the 7Q1 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | A4 | 7Q1 | OUT | LVCMOS | Bank 7 clock output 1. This LVCMOS output is driven from the PLL. The 7Q_DS[3:0] and 7Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal is enabled as an LVCMOS output when the CM/LV pin is LOW or MID. Bank 7 negative LVDS output terminal. This LVDS output is driven from the PLL. The 7Q_DS[3:0] and 7Q_PS[1:0] inputs determine the divider, inverter, enable/disable, and phase settings for this output. This terminal should drive the negative LVDS input terminal on the receiving device and is the complement of the 7Q0 LVDS output terminal. This terminal is enabled as an LVDS output when the CM/LV pin is HIGH. | | C5<br>C3<br>D7<br>B5 | 7Q_DS3<br>7Q_DS2<br>7Q_DS1<br>7Q_DS0 | IN | 3-LEVEL | 7Q bank output division selector and controller. These four ternary inputs are used to control the 7Q[1:0] output clock divider, inverter, and enable control. Table 1 lists the output behavior resulting from each combination of these pins. | | B6<br>C6 | 7Q_PS1<br>7Q_PS0 | IN | 3-LEVEL | <b>7Q bank output phase selector.</b> These two ternary inputs are used to control the 7Q[1:0] output phase alignment. Table 2 lists the output phase selections resulting from each combination of these pins. | | A5 | V <sub>DD_7Q</sub> | PWR | POWER | <b>7Q bank power supply.</b><br>+2.5V +/-10% or +3.3V +/-0.3V power source. | | A2 | V <sub>SS_7Q</sub> | PWR | POWER | 7Q bank ground reference supply. 0.0V ground reference source. | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | | | | | |---------------------|------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | MISCE | LLANEOUS I/O | | | | | | B2 | TEST | IN | 3-LEVEL | <b>Test controller input.</b> This ternary input is used to enable the various test modes available with this device. The following table lists the available test modes: | | | | | | | | | | | Selected Source | | | | | | | | | | EF bypass PLL | | | | | | | | | H FB | 3_IN bypass PLL | | | | | | | | | Note* Whenever TEST does not equal the held in reset. | | | | | | K11 | FREQ_SEL | IN | 3-LEVEL | PLL operating frequency range selection. This ternary input selects the nominal operating frequency range in which the PLL oscillates. The following table shows the PLL frequency range selected by this input. | | | | | | | | | | _ | Nominal PLL<br>uency Range (f <sub>PLL</sub> ) | | | | | | | | | L 24 | MHz to 50 MHz | | | | | | | | | M 48 I | MHz to 100 MHz | | | | | | | | | Н 96 1 | MHz to 200 MHz | | | | | D9 | <u>sOE</u> | IN | LVCMOS<br>or LVTTL | Synchronous output enable. This LVCMOS/LVTTL input sync nQ[1:0] pins. Each clock output tha synchronously enabled/disabled by the HIGH, sOE forces all clocks to a LO banks have been disabled by the nQ | t is controlled by the $\overline{\text{sOE}}$ pin is<br>he individual output clock. When<br>W level, unless individual clock | | | | | 168 CLGA<br>Pin No. | Name | I/O | Туре | | | | Des | cription | | | |---------------------|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|------|----------|--------|---| | H10 | CM/LV | IN | 3-LEVEL | CMOS/LVDS clock bank signaling selector. This ternary input controls whether nQ[1:0] outputs drive LVCMOS or LVDS signalling. The following table shows the output signalling that is selected by this input. | | | | | | | | | | | | | | | | CM/LV | | | | | | | | | | | HIGH | MID | LOW | | | | | | | | | 0Q | LVDS | LVDS | LVCMOS | | | | | | | | | 1Q | LVDS | LVCMOS | LVCMOS | | | | | | | | | 2Q | LVDS | LVDS | LVCMOS | | | | | | | | ks | 3Q | LVDS | LVCMOS | LVCMOS | | | | | | | | Banks | 4Q | LVDS | LVDS | LVCMOS | | | | | | | | | 5Q | LVDS | LVCMOS | LVCMOS | | | | | | | | | 6Q | LVDS | LVDS | LVCMOS | | | | | | | | | 7Q | LVDS | LVCMOS | LVCMOS | | | | | | | | | | | | | • | | 168 CLGA<br>Pin No. | Name | I/O | Туре | | D | Description | | | | |---------------------|------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------|--|--|--| | D4 | LOCK | OUT | LVCMOS | PLL lock indication signal. This LVCMOS output informs the system that the PLL is locked onto the reference and FB_IN clocks. A HIGH state indicates that the PLL is in a locked condition. A LOW state indicates that the PLL is not locked and the outputs may not be stable or synchronized to the reference clock source. As indicated in Table 10.0, AC Electrical Characteristics for LVCMOS Outputs, the level of phase alignment between the reference and FB_IN that will cause the LOCK pin to signal a "LOCKED" condition is dependent upon the frequency range selected by the FREQ_SEL input. After the LOCK pin is asserted HIGH, indicating the reference clock and FB_IN are stable and phase aligned per the above table. The LOCK pin will de-assert to a LOW state when the Reference and FB_IN clock separate by more than the above amount. Special conditions apply when the device is placed in either test or reset mode. When in test mode, (TEST=MID or HIGH), all ternary inputs are NANDed to drive the LOCK output. When in reset mode (RST/DIV=LOW, TEST=LOW), the LOCK output is driven HIGH. These conditions are summarized in the following table. | | | | | | | | | | | RST/DIV | TEST | LOCK | | | | | | | | | M/H | L | LOCK=HIGH if REF+FB_IN are aligned. LOCK=LOW otherwise | | | | | | | | | L | L | HIGH | | | | | | | | | Don't Care | M/H | LOCK=HIGH if all ternary inputs<br>are LOW. LOCK=LOW if any<br>ternary input is not LOW | | | | | | | | | | | | | | | | 168 CLGA<br>Pin No. | Name | I/O | Туре | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------| | B1, B3, B7, B12, B13,<br>D2, D3, D12, E5, E6,<br>E9, E10, F4, F5, F9,<br>G2, G4, G10, G12, H2,<br>H5, H9, J3, J5, J6, J8,<br>J9, K7, K12, M3, M7,<br>M12, M13, N1 | $V_{\mathrm{DD\_C}}$ | PWR | POWER | Core power supply. +3.3V +/-0.3V power source. This power supply must be operated at the same potential as the analog power supply. | | B11, C2, C4, D5, E4,<br>E7, E8, E12, F1, F6,<br>F7, F8, G3, G5, G6,<br>G7, G8, G9, G13, H4,<br>H6, H7, H8, J7, J12,<br>K1, K9, L4, M8, M11 | $ m V_{SS\_C}$ | PWR | POWER | Core ground reference supply. 0.0V ground reference source. | | E1, E2 | $V_{\mathrm{DD\_A}}$ | PWR | POWER | Analog power supply.<br>+3.3V +/-0.3V power source. This power supply must be operated at the same potential as the core power supply. | | Е3 | V <sub>SS_A</sub> | PWR | POWER | Analog ground reference supply. 0.0V ground reference source. | # 5.0 ABSOLUTE MAXIMUM RATINGS:<sup>1</sup> (Referenced to $V_{SS\_A/C/nQ}$ ) | Symbol | Description | Limits | Units | |-----------------------------------------------|-------------------------------------------------------------|------------------------------------|-------| | $V_{DD\_C} \& V_{DD\_A}$ | Core Power Supply Voltage | -0.3 to 4.0 | V | | V <sub>DD_0Q</sub> through V <sub>DD_7Q</sub> | Output Bank Power Supply Voltage | -0.3 to 4.0 | V | | V <sub>IN_C</sub> | Voltage Any Core Input Pin | -0.3 to V <sub>DD_C</sub> + 0.3 | V | | V <sub>IN_R</sub> | Voltage Any Reference Input Pin | -0.3 to V <sub>DD_C</sub> + 0.3 | V | | V <sub>IN_FB</sub> | Voltage FB_IN Input Pin | -0.3 to V <sub>DD_C</sub> + 0.3 | V | | V <sub>OUT_LVCMOS</sub> | Voltage Any Clock Bank Output | $-0.3 \text{ to V}_{DD\_nQ} + 0.3$ | V | | V <sub>OUT_LVDS</sub> | Voltage Any Clock Bank Output | $-0.3 \text{ to V}_{DD\_nQ} + 0.3$ | V | | V <sub>O</sub> | Voltage on XTAL_OUT, FB_OUT, and LOCK Outputs | -0.3 to V <sub>DD_C</sub> + 0.3 | V | | $I_{ m I}$ | DC Input Current | <u>+</u> 10 | mA | | $P_D^2$ | Maximum Power Dissipation Permitted @ $T_C = +125^{\circ}C$ | 5 | W | | $T_{STG}$ | Storage Temperature | -65 to +150 | °C | | $T_J^{3}$ | Maximum Junction Temperature | +150 | °C | | Θ <sub>JC-168CLGA</sub> | Thermal Resistance, Junction to Case (168-CLGA) | 5 | °C/W | | ESD <sub>HBM</sub> | ESD Protection (Human Body Model) - Class I | 750 | V | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. 2. Per MIL-STD-883, Method 1012, Section 3.4.1, $P_D = (T_J(max) - T_C(max)) / \Theta_{JC}$ <sup>3.</sup> Maximum junction temperature may be increased to +175°C during burn-in and steady-static life. ## 6.0 RECOMMENDED OPERATING CONDITIONS | Symbol | Description | | Limits | Units | | |-----------------------------------------------|---------------------------------------------|------------------------|-------------------------|-------|--| | V <sub>DD_C</sub> & V <sub>DD_A</sub> | Core and Analog Power Supply Voltage | 3.0 to 3.6 | V | | | | V <sub>DD_0Q</sub> through V <sub>DD_7Q</sub> | Output Bank Operating Voltage | | 2.25 to 3.6 | V | | | V <sub>IN_CONTROL</sub> | Voltage Any Configuration and Control Input | | 0 to V <sub>DD_C</sub> | V | | | V <sub>IN_REF</sub> | Voltage REF Input | | 0 to V <sub>DD_C</sub> | V | | | V <sub>IN_XTAL</sub> | Voltage XTAL_IN Input | | 0 to V <sub>DD_C</sub> | V | | | V <sub>IN_LVDIN</sub> | Voltage LVDS Input | Voltage LVDS Input | | | | | V <sub>IN_FB</sub> | Voltage FB_IN Input | 0 to V <sub>DD_C</sub> | V | | | | V <sub>OUT_LOCK</sub> | Voltage LOCK Output | 0 to V <sub>DD_C</sub> | V | | | | V <sub>OUT_XTAL</sub> | Voltage XTAL_OUT Output | 0 to V <sub>DD_C</sub> | V | | | | V <sub>OUT_nQ</sub> | Voltage Any LVCMOS Clock Bank Output | | 0 to V <sub>DD_nQ</sub> | V | | | V <sub>OUT_LVDS</sub> | Voltage LVDS Outputs | | 0.925 to 1.65 | V | | | V <sub>OUT_FB</sub> | Voltage FB_OUT Output | | 0 to V <sub>DD_C</sub> | V | | | | | HiRel | -55 to +125 | °C | | | $T_{\mathrm{C}}$ | Case Operating Temperature | Industrial | -40 to +85 | °C | | | | | Commercial | 0 to +70 | °C | | <sup>1.</sup> When configuring an output bank for LVDS drive, the corresponding $V_{DD\_NQ}$ range is 3.0 to 3.6V. ### 7.0 DC ELECTRICAL CHARACTERISTICS 3-LEVEL and LVCMOS/LVTTL INPUTS ( $V_{DD~A/C}$ = +3.3V $\pm$ 0.3V; $T_{C}$ is per the screening level ordered)\* | Symbol | Description | Condit | ions | Min. | Max. | Units | | |---------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------|------------------|------------------------------|-------------------------|-------|--| | V <sub>IH</sub> | High-level input voltage (REF, FB_IN, and sOE) | | | +2.0 | | V | | | V <sub>IL</sub> | Low-level input voltage (REF, FB_IN, and sOE) | | | | +0.8 | V | | | V <sub>IHH</sub> <sup>1</sup> | High-level input voltage | | | V <sub>DD_C</sub> - 0.6 | | V | | | V <sub>IMM</sub> <sup>1</sup> | Mid-level input voltage | Ternary Inputs | | (V <sub>DD_C</sub> /2) - 0.3 | $(V_{DD_{-}C}/2) + 0.3$ | V | | | V <sub>ILL</sub> <sup>1</sup> | Low-level input voltage | | | | +0.6 | V | | | $V_{IC+}$ | Positive input clamp voltage (except REF and FB_IN pin) | For input under test: $I_{IN} = +$ $V_{DD\_A/C} = 0.0V$ | 18mA; | +0.4 | +1.5 | V | | | V <sub>IC-</sub> | Negative input clamp voltage (all inputs) | For input under test: $I_{IN} = -1$<br>$V_{DD\_A/C} = 0.0V$ | 8mA; | -1.5 | -0.4 | V | | | $I_{CS}$ | Input cold spare leakage (REF, FB_IN) | For input under test: $V_{IN} = -\frac{1}{2}$<br>$V_{DD\_C} = 0.0V \pm 0.3V$ | +3.6V; | -5 | +5 | μА | | | T | Input leakage current on | For input under test:<br>V <sub>IN</sub> = +3.6V or 0.0V; | Pin: sOE | -1 | +1 | | | | I <sub>IL-2L</sub> | 2-level inputs | $V_{DD\_A/C} = +3.6V$ | Pins: REF, FB_IN | -5 | 5 | μA | | | | | HIGH, $V_{IN} = V_{DD\_C}$ | | | +200 | μΑ | | | $I_{3L}^{1}$ | 3-level input DC current | MID, $V_{IN} = V_{DD\_C}/2$ | | -50 | +50 | μА | | | | | LOW, $V_{IN} = V_{SS\_C}$ | | -200 | | μА | | | C 2 | Input pin capacitance | f = 1MHz @ 0V | REF, FB_IN | 6 (typical) | | F | | | C <sub>IN-2L</sub> <sup>2</sup> | (2-level inputs) | J - 1111112 @ 0 v | <del>s</del> OE | 9 (typical) | | pF | | | $C_{IN-3L}^{2}$ | Input pin capacitance (3-level inputs) | f = 1MHz @ 0V | | 12 (ty | pical) | pF | | <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> These inputs are normally wired to $V_{DD\_C}$ , $V_{SS\_C}$ , or left unconnected. Internal termination resistors bias unconnected inputs to $V_{DD\_C}/2 \pm 0.3V$ . <sup>2.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and V<sub>SS\_C</sub> at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. ### 7.1 DC ELECTRICAL CHARACTERISTICS LVDS INPUTS<sup>1</sup> $(V_{DD~A/C} = +3.3V \pm 0.3V; T_{C} \text{ is per the screening level ordered})*$ | Symbol | Description | Conditions | Min. | Max. | Units | |---------------------------------|-----------------------------------|--------------------------------------------------------------------|----------------------|----------------------|-------| | I <sub>LVDIN</sub> | Input leakage current | For input under test $V_{IN} = +3.6V$ or 0.0V; $V_{DD\_C} = +3.6V$ | -15 | +15 | μΑ | | V <sub>TH</sub> <sup>2</sup> | Differential input high threshold | $V_{CM} = +1.2V$ | V <sub>CM</sub> +0.1 | | V | | V <sub>TL</sub> <sup>2</sup> | Differential input low threshold | $V_{CM} = +1.2V$ | | V <sub>CM</sub> -0.1 | V | | V <sub>CMR</sub> <sup>4</sup> | Common mode voltage range | V <sub>ID</sub> = 200mV peak-to-peak | 0.1 | 2.3 | V | | $I_{CS}$ | Input cold spare leakage | For input under test $V_{IN} = +3.6V$ ; $V_{DD\_C} = 0.0V$ | -5 | +5 | μA | | V <sub>IC-</sub> | Negative input clamp voltage | For Input Under Test: $I_{IN} = -18mA$ | -1.5 | -0.4 | V | | C <sub>LVDIN</sub> <sup>3</sup> | Input pin capacitance | f = 1MHz @ 0V | , | 7 | pF | #### Notes: - 1. LVDS compatible input pins include: LVDIN+, LVDIN-. - 2. Guaranteed by characterization, and functionally tested. - Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and V<sub>SS</sub> C at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. - 4. Guaranteed by characterization, but not tested. #### 7.2 DC ELECTRICAL CHARACTERISTICS XTAL IN INPUT $(V_{DD})_{A/C} = +3.3V \pm 0.3V$ ; $T_{C}$ is per the screening level ordered)\* | Symbol | Description | Conditions | Min. | Max. | Units | |-----------------------------------|------------------------------|---------------------------------------------------------------------------|-----------------------------|-----------------------------|-------| | V <sub>IH</sub> | High-level input voltage | | 0.55 *<br>V <sub>DD_C</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.35 *<br>V <sub>DD_C</sub> | V | | I <sub>XTAL_IN</sub> | Input leakage current | For input under test $V_{IN} = +3.6V$ or 0.0V; $V_{DD\_C} = +3.6V$ | -1 | +1 | μА | | V <sub>IC+</sub> | Positive input clamp voltage | For input under test: $I_{IN} = +18\text{mA}$ ; $V_{DD\_C} = 0.0\text{V}$ | +0.4 | +1.5 | V | | V <sub>IC-</sub> | Negative input clamp voltage | For Input Under test: $I_{IN} = -18mA$ | -1.5 | -0.4 | V | | C <sub>XTAL_IN</sub> <sup>1</sup> | Input pin capacitance | f = 1MHz @ 0V | 1 | 0 | pF | <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and $V_{SS}$ C at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. ### 8.0 DC ELECTRICAL CHARACTERISTICS LVCMOS3.3 OUTPUTS<sup>1</sup> $(V_{DD\ nQ} = +3.3V \pm 0.3V; V_{DD\ A/C} = +3.3V \pm 0.3V; T_{C}$ is per the screening level ordered)\* | Symbol | Description | Conditions | | Min. | Max. | Units | |-------------------------------|--------------------------------------|-------------------------------------------------------------------------|--------------------|------|------|----------| | | $ m V_{OL}$ Low-level output voltage | I <sub>OL</sub> = 12mA (Pins: nQ[1:0]; FB_OUT) | $T_C = Room, Cold$ | | 0.4 | V | | $V_{OL}$ | | $T_C = \text{Hot}$ | $T_C = Hot$ | | 0.6 | <b>'</b> | | | | I <sub>OL</sub> = 2mA (Pin: LOCK) | | | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -12mA (Pins: nQ[1:0]; FB_OUT) | | 2.4 | | V | | * OH | High-level output voltage | I <sub>OH</sub> = -2mA (Pin: LOCK) | | 2.4 | | V | | I <sub>OZ</sub> | Output three-state current | $nQ1 \text{ or } nQ0 = 0V \text{ or } V_{DD_{n}Q}, V_{DD_{n}Q} = +3.6V$ | | -10 | +10 | μА | | C <sub>OUT</sub> <sup>2</sup> | Output pin capacitance | f = 1MHz @ 0V | | 1 | 3 | pF | #### Notes: ### 8.1 DC ELECTRICAL CHARACTERISTICS LVCMOS2.5 OUTPUTS<sup>1</sup> $(V_{DD\ nQ} = +2.5V \pm 10\%; V_{DD\ A/C} = +3.3V \pm 0.3V; T_{C}$ is per the screening level ordered)\* | Symbol | Description | Conditions | | Min. | Max. | Units | |-------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|-------| | V <sub>OL</sub> | Low-level output voltage | output voltage $I_{OL} = 6mA; V_{DD\_nQ} = +2.25V; V_{DD\_A/C} = 3.3V$ | | | 0.4 | V | | V OL | Pins: nQ[1:0] | $I_{OL} = 8mA; V_{DD_nQ} = +2.375V; +2$ | <sub>DD_A/C</sub> =3.3V | | 0.4 | V | | | $I_{OH} = -6mA; V_{DD_nQ} = +2.25V;$ | $T_C = Room, Cold$ | 2.0 | | V | | | V <sub>OH</sub> | High-level output voltage | V -2 2V | $T_C = Hot$ | 1.9 | | v | | V OH | Pins: nQ[1:0] | $I_{OH} = -8 \text{mA}; V_{DD_nQ} = +2.375 \text{V};$ | $T_C = Room, Cold$ | 2.0 | | v | | | | $V_{\mathrm{DD\_A/C}}=3.3\mathrm{V}$ | $T_C = Hot$ | 1.9 | | V | | C <sub>OUT</sub> <sup>2</sup> | Output pin capacitance | f=1MHz @ 0V | f = 1MHz @ 0V | | .3 | pF | <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> LVCMOS3.3 compatible output pins include: FB\_OUT, LOCK, 0Q[1:0], 1Q[1:0], 2Q[1:0], 3Q[1:0], 4Q[1:0], 4Q[1:0], 5Q[1:0], 6Q[1:0], 7Q[1:0]. <sup>2.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and $V_{SS\_nQ}$ at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> LVCMOS2.5 compatible output pins include: 0Q[1:0], 1Q[1:0], 2Q[1:0], 3Q[1:0], 4Q[1:0], 5Q[1:0], 6Q[1:0], 7Q[1:0]. <sup>2.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and $V_{SS\ nO}$ at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. ### 8.2 DC ELECTRICAL CHARACTERISTICS LVDS OUTPUTS<sup>1,2</sup> $(V_{DD\_nQ} = +3.3V \pm 0.3V; \ V_{DD\_A/C} = +3.3V \pm 0.3V; \ T_C \ is \ per \ the \ screening \ level \ ordered)*$ | Symbol | Description | Conditions | Min. | Max. | Units | |-------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------| | V <sub>OL</sub> | Low-level output voltage | $R_L = 100\Omega$ (see figure 9) | 0.925 | | V | | V <sub>OH</sub> | High-level output voltage | $R_L = 100\Omega$ (see figure 9) | | 1.650 | V | | V <sub>OD</sub> <sup>2</sup> | Differential output voltage | $R_L = 100\Omega$ (see figure 9) | 250 | 400 | mV | | $\Delta V_{\mathrm{OD}}^{2}$ | Change in magnitude of V <sub>OD</sub> for complementary output states | $R_L = 100\Omega$ (see figure 9) | | 35 | mV | | V <sub>OS</sub> | Offset voltage | $R_L = 100\Omega$ , $\left(Vos = \frac{Voh + Vol}{2}\right)$ (see figure 9) | 1.125 | 1.450 | V | | $\Delta V_{OS}$ | Change in magnitude of V <sub>OS</sub> for complementary output states | $R_L = 100\Omega$ (see figure 9) | | 25 | mV | | I <sub>OS</sub> | Output short circuit current | $nQ1$ or $nQ0 = V_{SS\_nQ}$ or $V_{DD\_nQ}$<br>$V_{DD\_nQ} = +3.6V$ | -10 | 10 | mA | | I <sub>OZ</sub> | Output three-state current | nQ1 or nQ0 = $V_{SS\_nQ}$ or $V_{DD\_nQ}$ ,<br>$V_{DD\_nQ} = +3.6V$ | -10 | +10 | μА | | C <sub>OUT</sub> <sup>3</sup> | Output pin capacitance | f = 1MHz @ 0V | 1 | 3 | pF | #### Notes: ### 8.3 DC ELECTRICAL CHARACTERISTICS XTAL\_OUT OUTPUT $(V_{DD A/C} = +3.3V \pm 0.3V; T_C \text{ is per the screening level ordered})*$ | Symbol | Description | Conditions | | Min. | Max. | Units | |-------------------------------|------------------------------------------|-------------------------|--------------------|------|------|-------| | Vor | V <sub>OL</sub> Low-level output voltage | I <sub>OL</sub> = 16mA | $T_C = Room, Cold$ | | 0.4 | V | | , OL | | IOL - IOME | $T_C = Hot$ | | 0.5 | Ĭ , | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -16mA | | 2.4 | | V | | C <sub>OUT</sub> <sup>1</sup> | Output pin capacitance | f = 1MHz @ 0V | | 1 | 5 | pF | <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> LVDS compatible output pins include: 0Q[1:0], 1Q[1:0], 2Q[1:0], 3Q[1:0], 4Q[1:0], 5Q[1:0], 6Q[1:0], 7Q[1:0]. <sup>2.</sup> All voltages are referenced to $V_{SS}$ except for differential voltages. <sup>3.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and $V_{SS\ nQ}$ at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. <sup>1.</sup> Capacitance is measured for initial qualification and when design changes may affect the input/output capacitance. Capacitance is measured between the designated terminal and $V_{SS\_C}$ at a frequency of 1MHz and a signal amplitude of 50mV rms maximum. #### 9.0 AC INPUT ELECTRICAL CHARACTERISTICS $(V_{DD A/C} = +3.3V \pm 0.3V; T_C \text{ is per the screening level ordered})*$ | Symbol | Description | Condi | Min. | Max. | Unit | | |----------------------------------------------|------------------------------|---------------------------------------------------|----------------------------------|------|------|-----| | t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | Input rise/fall time | VIH(min)-VIL(max) | Pins: REF, FB_IN | | 20 | ns | | $\iota_R, \iota_F$ | | VTH(min)-VTL(max) | Pins: LVDIN+, LVDIN- | | 20 | 118 | | t <sub>PWC</sub> 3,4 | Input clock pulse width | HIGH or LOW; REF | | 2 | | ns | | t <sub>PER</sub> 3,5,6,7 | Input clock period | 1÷f <sub>REF</sub> | | 5 | 500 | ns | | f <sub>REFDET</sub> 8 | Ref clock detector frequency | $FREQ\_SEL = LOW; \overline{RST}/DIV = HIGH;$ | | | 100 | KHz | | | | $FREQ\_SEL = LOW; \overline{RST}/DIV =$ | HIGH | 2.0 | 50 | MHz | | | | $FREQ\_SEL = LOW; \overline{RST}/DIV =$ | MID | 4.0 | 100 | MHz | | f <sub>REF</sub> 3,5,6 | Reference clock frequency | $FREQ\_SEL = MID; \overline{RST}/DIV =$ | HIGH | 2.0 | 100 | MHz | | 1REF | Reference clock frequency | $FREQ\_SEL = MID; \overline{RST}/DIV =$ | MID | 4.0 | 200 | MHz | | | | $FREQ\_SEL = HIGH; \overline{RST}/DIV =$ | = HIGH | 3 | 200 | MHz | | | | $FREQ\_SEL = HIGH; \overline{RST}/DIV =$ | = MID | 6 | 200 | MHz | | t <sub>RESET</sub> | Reset duration | Reference clock and all control in RST/DIV is low | nputs are stable and valid while | 400 | | ns | - \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. - 1. Reference Figure 8 for clock output loading circuit that is equivalent to the load circuit used for all AC testing. The input waveform used to test these parameters - Reference Figure 8 for clock output loading circuit that is equivalent to the load circuit used for all AC testing. The input waveform used to test diese parameters is shown in Figure 7. Characterized in lab through functional testing. Guaranteed by functional testing except where characterized. For REF\_SEL = HIGH, this parameter is guaranteed by characterization, but not tested. For REF\_SEL=LOW, this parameter is not applicable. Although the input reference frequencies are defined as-low-as 2MHz, the N and R dividers must be selected to ensure the PLL operates from 24MHz-50MHz when FREQ\_SEL = LOW, 48MHz-100MHz when FREQ\_SEL = MID, and 96MHz-200MHz when FREQ\_SEL = HIGH. XTAL\_IN is characterized for crystal operation over V<sub>DD\_C</sub> and temperature corners using 2MHz, 24MHz, 48MHz, and 66.667MHz crystals which were configured in accordance with figure 2 - in accordance with figure 3. For REF\_SEL = LOW, this parameter is guaranteed by laboratory characterization through functional testing of the XTAL\_IN pin with a digital input clock signal at 2MHz and 62.5MHz in accordance with the test waveform in figure 7C. Maximum REF frequency in which the UT7R2XLR816 will ignore the REF input and place the PLL into a pre-charge oscillator state. ### 10.0 AC ELECTRICAL CHARACTERISTICS FOR LVCMOS OUTPUTS $(V_{DD\_nQ} = +2.5V \pm 10\% \text{ or } +3.3V \pm 0.3V; \ V_{DD\_A/C} = +3.3V \pm 0.3V; \ T_C \text{ is per the screening level ordered})^*$ | Symbol | Description | Condit | ion | Min. | Max. | Unit | | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------|------|--| | f <sub>OR</sub> <sup>6</sup> | Output frequency range | | | 0.75 | 200 | MHz | | | VCO <sub>LR</sub> <sup>6</sup> | VCO lock range | | | 24 | 200 | MHz | | | t <sub>PD0</sub> <sup>2, 5</sup> | Reference to FB_IN propagation delay | $V_{DD\_C} = +3.3V$ ; $T_C = Room Temperature$ | | -150 | +150 | ps | | | t <sub>n*tu</sub> 7 | Accuracy of phase selection time units | Skew accuracy from any output ba configured to a valid number of ski inversion. | | (n*t <sub>U</sub> -300) | (n*t <sub>U</sub> +300) | ps | | | t <sub>PART</sub> 5 | Part-part skew | Skew between the outputs of any transcriptions and conditions (V <sub>DD_nQ</sub> , V frequency, etc). | | | 250 | ps | | | | | | Figure 8B | 45 | 55 | | | | | | fout $\leq 100$ MHz, measured at $(V_{DD_nQ})/2$ | Figure 8C (Note 5) | 45 | 55 | % | | | t <sub>ODCV</sub> - | Output duty cycle | 332.14 | Figure 8A (Note 5) | 45 | 55 | | | | LVCMOS <sup>5</sup> | LVCMOS Outputs | | Figure 8B | 40 | 60 | | | | | | fout > 100 MHz, measured at $(V_{DD_nQ})/2$ | Figure 8C (Note 5) | 40 | 60 | % | | | | | 332.14 | Figure 8A (Note 5) | 40 | 60 | | | | | Measured at $0.5* V_{DD_nQ} + 0.5V$ | | | V <sub>DD_nQ</sub> = 3.3V<br>Outputs loaded per Fig. 8A | 1.5 | | | | . 5 | | V <sub>DD_nQ</sub> = 2.5V<br>Outputs loaded per Fig. 8A | 1.5 | | <b>m</b> a | | | | t <sub>PWH</sub> <sup>5</sup> | pulse width | f <sub>REF</sub> =200MHz | V <sub>DD_nQ</sub> = 3.3V<br>Outputs loaded per Fig. 8B | 1.5 | | ns | | | | | | V <sub>DD_nQ</sub> = 2.5V<br>Outputs loaded per Fig. 8B | 1.5 | | | | | | | | V <sub>DD_nQ</sub> = 3.3V<br>Outputs loaded per Fig. 8A | 2 | | | | | t <sub>PWL</sub> 5 | Output low time | Measured at 0.5* V <sub>DD_nQ</sub> - 0.5V | V <sub>DD_nQ</sub> = 2.5V<br>Outputs loaded per Fig. 8A | 2 | | ns | | | <sup>t</sup> PWL | pulse width | f <sub>REF</sub> =200MHz | V <sub>DD_nQ</sub> = 3.3V<br>Outputs loaded per Fig. 8B | 2 | | 115 | | | | | | V <sub>DD_nQ</sub> = 2.5V<br>Outputs loaded per Fig. 8B | 2 | | | | | t <sub>LOCK</sub> <sup>3</sup> | PLL lock time | $\overline{\text{RST}}/\text{DIV} = \text{MID or HIGH to LOC}$ | K = STABLE HIGH | | 1.0 | ms | | | | LOCK Pin Resolution | FREQ_SEL = LOW and MID | | | 0.9 | ns | | | t <sub>LOCKRES</sub> 4,5 | Maximum phase difference between reference and FB_IN to maintain LOCK Maximum phase difference between FREQ_SEL = HIGH | | | | 0.5 | ns | | | Symbol | Description | Conditi | on | Min. | Max. | Unit | |--------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------| | | | Measured as transition time from | FREQ_SEL=LOW or MID | | 3.0 | ns | | t <sub>ORISE-5</sub> LVCMOS output rise time Figure 8A | | $\begin{aligned} &V_{OL(max)} \text{ to } V_{OH(min)} \\ &\text{ for } V_{DD\_A/C} = 3.3V; \\ &V_{DD\_nQ} = 2.25V; \overline{CM}/LV = LOW \\ &f_{REF} = 1MHz \end{aligned}$ | FREQ_SEL=HIGH | | 2.75 | ns | | | Measured as transition time from | FREQ_SEL=LOW or MID | | 1.25 | ns | | | | | $\begin{aligned} &V_{OL(max)} \text{ to } V_{OH(min)} \\ &\text{ for } V_{DD\_A/C} = 3.3V; \\ &V_{DD\_nQ} = 3.6V; \overline{CM}/LV = LOW \\ &f_{REF} = 1MHz \end{aligned}$ | FREQ_SEL=HIGH | | 1.0 | ns | | | | Measured as transition time from | FREQ_SEL=LOW or MID | | 2.25 | ns | | t <sub>OFALL</sub> - | t <sub>OFALL</sub> - | $\begin{aligned} &V_{OH(min)} \text{ to } V_{OL(max)} \\ &\text{ for } V_{DD\_A/C} = 3.3V; \\ &V_{DD\_nQ} = 2.25V; \overline{CM}/LV = LOW \\ &f_{REF} = 1MHz \end{aligned}$ | FREQ_SEL=HIGH | | 2.0 | ns | | LVCMOS 5 | output fall time<br>Figure 8A | Measured as transition time from | FREQ_SEL=LOW or MID | | 2.0 | ns | | | for $V_{DD\_A}$ / $V_{DD\_nQ} = 3$ | $\begin{aligned} &V_{OH(min)} \text{ to } V_{OL(max)} \\ &\text{ for } V_{DD\_A/C} = 3.3V; \\ &V_{DD\_nQ} = 3.6V; \overline{CM}/LV = LOW \\ &f_{REF} = 1MHz \end{aligned}$ | FREQ_SEL=HIGH | | 1.75 | ns | 1. All outputs are equally loaded. See figure 8B. 2. $t_{PD0}$ is measured at 1.5V for $V_{DD\_C} = +3.3V$ with REF rise/fall times of 1ns between 0.8V-2.0V. - This specification is valid with stable input reference clock and power supplies that are within normal operating limits. 4. The lock detector circuit will monitor the phase alignment between the selected reference input and FB\_IN. When the phase separation between these two inputs is greater than the amount listed, the LOCK pin will drop low signaling that the PLL is out of lock. 5. Guaranteed by characterization, but not tested. 6. Guaranteed by functional testing. - 7. The time unit t<sub>U</sub> is calculated by equation 1 using the PLL operating frequency (see Table 3) and the multiplication factor determined by the state of the FREQ\_SEL pin (see Table 5). Valid phase selection steps for each output clock bank are identified in Table 2. $<sup>*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25 ^{\circ}C per MIL-STD-883 Method 1019, Condition and the condition of t$ A up to the maximum TID level procured. <sup>3.</sup> t<sub>LOCK</sub> is the time that is required before outputs synchronize to the reference input as determined by the phase alignment between the selected reference and FB\_IN. ### 10.1 AC ELECTRICAL CHARACTERISTICS FOR LVDS OUTPUTS $(V_{DD\_nQ} = +3.3V \pm 0.3V; V_{DD\_A/C} = +3.3V \pm 0.3V; T_C \text{ is per screening level ordered})*$ | Symbol | Description | Condition | Min. | Max. | Unit | |-------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------| | $t_{n*tu}^{3,4}$ | Accuracy of phase selection time units | Skew accuracy from FB_OUT to any output bank configured to a valid number of skew step, without division or inversion. | (n*t <sub>U</sub> -300) | (n*t <sub>U</sub> +300) | ps | | t <sub>PART</sub> <sup>2</sup> | Part-part skew | Skew between the outputs of any two devices under identical settings and conditions ( $V_{DD\_nQ}$ , $V_{DD\_A/C}$ , temp, air flow, frequency, etc). | | 250 | ps | | t <sub>ODCV-LVDS</sub> <sup>2</sup> | Output duty cycle | fout < 100 MHz, measured at VOS (Figure 10) | 48 | 52 | % | | ODCV-LVDS | LVDS Outputs | fout > 100 MHz, measured at VOS (Figure 10) | 45 | 55 | % | | t <sub>ORISE-</sub> | LVDS output rise time | Measured as transition time between 20% V <sub>DIFF</sub> and 80% V <sub>DIFF</sub> (Figure 10)<br>CM/LV=HIGH; f <sub>REF</sub> =1MHz | | 1.25 | ns | | t <sub>OFALL</sub> -<br>LVDS | LVDS<br>output fall time | Measured as transition time between 80% V <sub>DIFF</sub> and 20% V <sub>DIFF</sub> (Figure 10)<br>CM/LV=HIGH; f <sub>REF</sub> =1MHz | | 1.25 | ns | Notes: \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. All outputs are equally loaded. See figure 9. Guaranteed by characterization, but not tested. The time unit t<sub>U</sub> is calculated by equation 1 using the PLL operating frequency (see Table 3) and the multiplication factor determined by the state of the FREQ\_SEL pin (see Table 5). Valid phase selection steps for each output clock bank are identified in Table 2. Guaranteed by characterization and testing with LVCMOS buffers. ## 11.0 RECOMMENDED QUARTZ CRYSTAL SPECIFICATIONS (Parallel Resonant Mode; Fundamental and Third Overtone) | Description | Conditions | Min. | Max. | Units | |------------------------------------|---------------------|--------|---------|--------------| | Eraguangy ranga | Fundamental | 2.0 | | MHz | | Frequency range | Third Overtone | | 50 | WIFIZ | | Frequency tolerance | | User I | Defined | ppm | | Frequency to temperature stability | | -100 | +100 | ppm | | Aging | | -5 | +5 | ppm/<br>year | | Load capacitance | Parallel load | 10 | 30 | pF | | Shunt capacitance | Frequency dependant | | 7 | pF | | Equivalent series resistance (ESR) | Frequency dependant | 25 | 3000 | Ω | | Drive level | | | 1.0 | mW | 12.0 POWER DISSIPATION CHARACTERISTICS (Unless otherwise noted, $V_{DD\_nQ} = +2.5V \pm 10\%$ or $+3.3V \pm 0.3V$ ; $V_{DD\_A/C} = +3.3V \pm 0.3V$ ; $T_C$ is per the screening level ordered)\* | Symbol | <b>Description</b> | Conditions | | Min. | Max. | Units | |--------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|-------|-------------| | I <sub>DDRSTC</sub> | RESET Core Power<br>Supply Current | V <sub>DD_A/C</sub> = +3.6V;<br>sOE = HIGH; FB_IN = FB_OUT;<br>REF, LVDIN+, LVDIN-, XTAL_IN,<br>RST/DIV, FREQ_SEL, & TEST =<br>LOW;<br>All other inputs are floated;<br>Outputs are not loaded | $T_C = \text{Room, Cold}$ $T_C = \text{Hot}$ | | +1.40 | mA<br>mA | | SI <sub>DD_C</sub> | Standby Core Power<br>Supply Current | V <sub>DD_A/C</sub> = +3.6V;<br><del>soe</del> , <del>RST</del> /DIV, FREQ_SEL = HIGH<br>FB_IN = FB_OUT;<br>REF, LVDIN+, LVDIN-, XTAL_IN,<br>TEST = LOW;<br>All other inputs are floated; Outputs a | CM/LV, and | Ŧ | +170 | mA | | AI <sub>DD_C</sub> | Active core power supply current | $V_{DD\_A/C} = +3.6V;$<br>$\overline{RST}/DIV = HIGH;$<br>$\overline{FB}\_IN = FB\_OUT;$<br>$\overline{sOE}$ , LVDIN+, LVDIN-, XTAL_IN,<br>$\overline{FREQ\_SEL}$ , | REF = 2MHz<br>PLL = 24MHz | | +40 | mA | | | | and TEST = LOW; All other inputs are floated; Outputs are not loaded | REF = 200MHz<br>PLL = 200MHz | | 290 | | | | | LVCMOS3.3 Outputs | nQ[1:0] = 24MHz | | 12 | | | AI <sub>DD_nQ33</sub><br>(Notes 1,2) | Dynamic output bank supply current | $\begin{aligned} & \text{REF} = 2\text{MHz and } 200\text{MHz}; \\ & \overline{\text{sOE}} = \text{LOW}; V_{\text{DD\_nQ}} = +3.6\text{V}; \\ & \text{C}_{\text{L}} = 40\text{pF/output}; \end{aligned}$ | nQ[1:0] = 200MHz | | 23 | mA/<br>Bank | | AT | | LVCMOS2.5 Outputs | nQ[1:0] = 24MHz | | 8.75 | | | AI <sub>DD_nQ25</sub><br>(Notes 1,2) | Dynamic output bank supply current | $\begin{aligned} & \text{REF} = 2\text{MHz and } 200\text{MHz;} \\ & \overline{\text{sOE}} = \text{LOW; } \text{V}_{DD\_nQ} = +2.75\text{V; } \text{C}_L \\ & = 40\text{pF/output;} \end{aligned}$ | nQ[1:0] = 200MHz | - | 17 | mA/<br>Bank | | AI <sub>DD_CLVDS</sub> | Core power supply current | $V_{DD\_A/C} = V_{DD\_nQ} = +3.6V;$<br>$\overline{RST}/DIV = \overline{CM}/LV = HIGH;$<br>$FB\_IN = FB\_OUT; \overline{SOE},$ | REF = 2MHz<br>PLL = 24MHz<br>nQ[1:0] = 24MHz | | 75 | | | (Notes 2,3) | when LVDS output banks<br>are running | FREQ_SEL, and TEST = LOW; All other ternary inputs are floated; $C_L = 40 pF/output;$ $R_L = 100 \Omega \ Differential$ | REF = 200MHz<br>PLL = 200MHz<br>nQ[1:0] = 200MHz | | 340 | - mA | | | | LVDS Outputs; $\overline{\text{CM}}/\text{LV} = \text{HIGH}$ ; | nQ[1:0] = 24MHz | | 0.5 | 4. / | | AI <sub>DD_nQLVDS</sub> (Notes 2,3) | Dynamic output bank supply current | $V_{DD_nQ} = +3.6V;$<br>$C_L = 40 \text{pF/output}; R_L = 100\Omega$<br>Differential | nQ[1:0] = 200MHz | | 3.5 | mA/<br>Bank | | AI <sub>DD_XTAL</sub> | Dynamic supply current | XTAL_OUT Output<br>V <sub>DD_C</sub> = +3.6V; XTAL_IN =<br>V <sub>DD_C</sub> to V <sub>SS_R</sub> ; REF_SEL = LOW; | REF = 2MHz<br>PLL = 24MHz | | 1.5 | mA | | (Note 4) | from XTAL interface | $\frac{v_{DD_{-}}c_{to}v_{SS_{-}R},REF_{-}SEL-LOW}{RST/DIV = HIGH}$ $C_{L} = 40pF$ | REF = 50MHz<br>PLL = 50MHz | | 2.0 | IIIA | ## **Notes:** - \*For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. 1. When measuring the dynamic supply current, all outputs are disconnected from the equivalent test load defined in figure 8B. 2. To reduce power consumption for the device, the user may tie the unused V<sub>DD\_nQ</sub> pins to V<sub>SS\_nQ</sub>. - 3. When measuring, use Figure 9.4. Guaranteed by characterization, but not tested. Figure 6a. Reference and Feedback Timing Diagrams Figure 6b. Phase Select Time Unit Step Relationships Figure 7A. +3.3V LVCMOS3.3/LVTTL Output Waveform Figure 7B. +2.5V LVCMOS2.5/LVTTL Output Waveform Figure 7C. LVCMOS3.3/LVTTL and XTAL\_IN Input Test Waveform Figure 8A. Series Terminated LVCMOS/LVTTL Test Circuit Figure 8B. Thevenin Terminated LVCMOS/LVTTL Test Circuit Figure 8C. AC Terminated LVCMOS/LVTTL Test Circuit Figure 9. LVDS Driver $\boldsymbol{V_{OD}}$ and $\boldsymbol{V_{OS}}$ Test Circuit or Equivalent Note: For ATE test load, $C_L$ =40pF. For lab characterization, $C_L$ =15pF Figure 10. LVDS Driver Transition Time Waveform Figure 11. 168-CLGA Package 43 Figure 12. 168-CCGA Package Figure 13. 168-CBGA Package ## **Notes:** - 1. Lead finish (A or C) must be specified. - 2. Prototype Flow per Aeroflex Manufacturing Flows Document. Devices are tested at 25°C only. Radiation is neither tested nor guaranteed. - 3. Commercial Flow per Aeroflex Manufacturing Flows Document. Radiation TID tolerance may be ordered. - 4. Industrial Flow per Aeroflex Manufacturing Flows Document. Radiation TID tolerance may be ordered. - 5. HiRel Flow per Aeroflex Manufacturing Flows Document. Radiation TID tolerance may be ordered. | Package Option | Associated Lead Finish | |----------------|------------------------| | (Z) 168 CLGA | (C) Gold | | (S) 168 CCGA | (A) Hot Solder Dipped | | (C) 168 CBGA | (A) Hot Solder Dipped | # UT7R2XLR816: SMD ## **Notes:** - 1. Lead finish is "C" (gold) only - 2. Aeroflex offers Column Attachment as an additional service for the ceramic land grid array (Case outline "X"). If needed, please ask for COLUMN ATTACHMENT when submitting your request for quotation. - 3. Aeroflex's Q+ assembly flow, as defined in section 4.2.2.d of the SMD, provides QML-Q product through the SMD that is manufactured with Aeroflex's standard QML-V flow, and has completed QML-V qualification per MIL-PRF-38535. # Aeroflex Colorado Springs - Datasheet Definition Advanced Datasheet - Product In Development Preliminary Datasheet - Shipping Prototype Datasheet - Shipping QML & Reduced HiRel COLORADO Toll Free: 800-645-8862 Fax: 719-594-8468 SE AND MID-ATLANTIC Tel: 321-951-4164 Fax: 321-951-4254 INTERNATIONAL Tel: 805-778-9229 Fax: 805-778-1980 WEST COAST Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL Tel: 719-594-8017 Fax: 719-594-8468 www.aeroflex.com info-ams@aeroflex.com Aeroflex Colorado Springs, Inc., reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties. A passion for performance. Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused