### **Standard Products** # UT54ACTQ16245 RadHard CMOS 16-bit Bidirectional Transceiver, TTL Inputs, and Three-State Outputs Datasheet May 16, 2012 www.aeroflex.com/radhard ### **FEATURES** - ☐ 16 non-inverting bidirectional buffers with three-state outputs - ☐ Guaranteed simultaneously switching noise level and dynamic threshold performance - ☐ Separate control logic for each byte - □ 0.6µm Commercial RadHard<sup>TM</sup> CMOS - Total dose: 100K rad(Si) - Single Event Latchup immune - ☐ High speed, low power consumption - ☐ Output source/sink 24mA - ☐ Standard Microcircuit Drawing 5962-06244 - QML compliant part - ☐ Package: - 48-lead flatpack, 25 mil pitch (.390 x .640) ### DESCRIPTION The 16-bit wide UT54ACTQ16245 transceiver is built using Aeroflex's Commercial RadHard<sup>TM</sup> epitaxial CMOS technology and is ideal for space applications. This high speed, low power UT54ACTQ16245 transceiver is designed to perform asynchronous two-way communication and signal buffering. Balanced outputs and low "on" output impedance make the UT54ACTQ16245 well suited for driving high capacitance loads and low impedance backplanes. The Transmit/Receive input $(T/\overline{R})$ controls the direction of data flow through the device. The output enable input $(\overline{OE}n$ , active low) overrides the direction control $(T/\overline{R})$ and disables both the A and B ports by placing them in a high impedance state. These signals can be driven from either port A or B. The direction and output enable controls operate these devices as either two independent 8-bit transceivers or one 16-bit transceiver ## LOGIC SYMBOL #### PIN DESCRIPTION | Pin Names | Description | |-----------------|----------------------------------| | <del>OE</del> n | Output Enable Input (Active Low) | | T/Rn | Direction Control Inputs | | A0-A15 | Side A Inputs or 3-State Outputs | | B0-B15 | Side B Inputs or 3-State Outputs | #### **FUNCTION TABLE** | E <u>NAB</u> LE<br>OEn | DIRE <u>C</u> TION<br>T/Rn | OPERATION | |------------------------|----------------------------|-----------------------------------------------| | L | L | B Data To A Bus | | L | Н | A Data To B Bus | | Н | Х | Isolation, High-Z State on<br>Bus A and Bus B | ## **PINOUTS** ## 48-Lead Flatpack Top View | | | | _ | | |-----------------|--------------|----|---|-----------------| | T/R1 | 1 | 48 | | OE1 | | В0 | 2 | 47 | | Α0 | | B1 | 3 | 46 | | <b>A</b> 1 | | $V_{SS}$ | 4 | 45 | | $v_{ss}$ | | B2 | 5 | 44 | | <b>A2</b> | | В3 | 6 | 43 | | А3 | | $V_{DD}$ | 7 | 42 | | $V_{DD}$ | | В4 | 8 | 41 | | Α4 | | В5 | 9 | 40 | | Α5 | | $V_{SS}$ | 10 | 39 | | $v_{ss}$ | | В6 | 11 | 38 | | Α6 | | В7 | 12 | 37 | | Α7 | | В8 | 13 | 36 | | <b>A8</b> | | В9 | 14 | 35 | | Α9 | | V <sub>SS</sub> | 15 | 34 | | $V_{SS}$ | | B10 | 16 | 33 | | A10 | | B11 | 17 | 32 | | A11 | | V <sub>DD</sub> | 18 | 31 | | $V_{DD}$ | | B12 | 19 | 30 | | A12 | | B13 | 20 | 29 | | A13 | | V <sub>SS</sub> | 21 | 28 | | V <sub>SS</sub> | | | 22 | 27 | | A14 | | B14 | 23 | 26 | | A15 | | B15 | 24 | 25 | | OE2 | | T/R2 | <br><u>_</u> | 23 | | ULZ | ## LOGIC DIAGRAM ## RADIATION HARDNESS SPECIFICATIONS 1 | PARAMETER | LIMIT | UNITS | |------------------------------|------------------|-------------------------| | Total Dose | 1.0E5 | rad(Si) | | SEL Latchup | >108 | MeV-cm <sup>2</sup> /mg | | SEU Onset Let | N/A <sup>3</sup> | MeV-cm <sup>2</sup> /mg | | Neutron Fluence <sup>2</sup> | 1.0E14 | n/cm <sup>2</sup> | ## **Notes:** - 1. Logic will not latchup during radiation exposure within the limits $V_{DD}$ = 5.5V, T = 125°C. - 2. Not tested, inherent of CMOS technology. 3. This device contains no memory storage elements which can be upset. ## ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | SYMBOL | PARAMETER | LIMIT (Mil only) | UNITS | |-----------------------------------------------------|---------------------------------------|------------------------------------------------------|-------| | V <sub>I/O</sub> | Voltage any pin during operation | Voltage any pin during operation $3$ to $V_{DD} +.3$ | | | V <sub>DD</sub> | Supply voltage | -0.3 to 6.0 | V | | T <sub>STG</sub> | Storage Temperature range | Storage Temperature range -65 to +150 | | | T <sub>J</sub> | Maximum junction temperature +175 | | °C | | Θ <sub>JC</sub> Thermal resistance junction to case | | 20 | °C/W | | I <sub>I</sub> | $I_{\rm I}$ DC input current $\pm 10$ | | mA | | $P_{D}$ | Maximum power dissipation | 310 | mW | #### Note: ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMIT | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-------| | V <sub>DD</sub> | Supply voltage | 4.5 to 5.5 | V | | V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V | | $T_{\mathrm{C}}$ | Temperature range | -55 to + 125 | °C | | $\begin{array}{cc} t_{INRISE} & \text{Maximum input rise or fall time} \\ t_{INFALL} & (V_{IN} \text{ transitioning between } V_{IL} \text{ (max) and } V_{IH} \text{ (min))} \end{array}$ | | 20 | ns | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. # DC ELECTRICAL CHARACTERISTICS $^1$ ( -55°C < T<sub>C</sub> < +125°C) | SYMBOL | PARAMETER | CONDITIO | ON | MIN | MAX | UNIT | |--------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|--------------------|--------| | V <sub>IL</sub> | Low level input voltage <sup>2</sup> | V <sub>DD</sub> from 4.5V to 5.5V | | | 0.8 | V | | V <sub>IH</sub> | High level input voltage <sup>2</sup> | V <sub>DD</sub> from 4.5 V to 5.5 | 5V | 2.0 | | V | | I <sub>IN</sub> | Input leakage current | $V_{DD}$ from 4.5V to 5.5<br>$V_{IN} = V_{DD}$ or $V_{SS}$ | V | -1 | 1 | μА | | I <sub>OZ</sub> | Three-state output leakage current | $V_{DD}$ from 4.5V to 5.5<br>$V_{IN} = V_{DD}$ or $V_{SS}$ | V | -10 | 10 | μΑ | | I <sub>OS</sub> | Short-circuit output current <sup>3,4</sup> | $V_{O} = V_{DD}$ or $V_{SS}$<br>$V_{DD}$ from 4.5V to 5.5 | V | -600 | 600 | mA | | V <sub>OL1</sub> | Low-level output voltage <sup>5</sup> | $I_{OL}=24\text{mA}$ $I_{OL}=24\text{mA}$ $I_{OL}=100\mu\text{A}$ $V_{IN}=2.0\text{V or }0.8\text{V}$ $V_{DD}=4.5\text{V to }5.5\text{V}$ | -55°C, 25°C<br>+125°C | | 0.35<br>0.5<br>0.2 | V | | V <sub>OL2</sub> | Low-level output voltage <sup>5,6</sup> | $I_{OL} = 50 \text{ mA}$ $V_{IN} = 2.0 \text{V or } 0.8 \text{V}$ $V_{DD} = 5.5 \text{V}$ | -55°C, 25°C<br>+125°C | | 0.8 | V | | V <sub>OH1</sub> | High-level output voltage <sup>5</sup> | $I_{OH}$ = -24 mA<br>$I_{OL}$ = -24mA<br>$I_{OH}$ = -100 $\mu$ A<br>$V_{IN}$ = 2.0V or 0.8V<br>$V_{DD}$ = 4.5V to 5.5V | -55°C, 25°C<br>+125°C | V <sub>DD</sub> - 0.64<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.2 | | V | | V <sub>OH2</sub> | High-level output voltage <sup>5, 6</sup> | $I_{OH} = -50 \text{ mA}$ $V_{IN} = 2.0 \text{V or } 0.8 \text{V}$ $V_{DD} = 5.5 \text{V}$ | -55°C, 25°C<br>+125°C | V <sub>DD</sub> - 1.1 | | V | | V <sub>IC</sub> + | Positive input clamp voltage | For input under test, $I_{IN} = 18\text{mA}$ $V_{DD} = 0.0\text{V}$ | | 0.4 | 1.5 | V | | V <sub>IC</sub> - | Negative input clamp voltage | For input under test, $I_{IN} = -18 \text{mA}$<br>$V_{DD} = \text{open}$ | | -1.5 | -0.4 | V | | P <sub>total</sub> | Power dissipation <sup>7, 8, 9</sup> | $C_L = 20 pF$<br>$V_{DD}$ from 4.5V to 5.5V | | | 1.5 | mW/MHz | | $I_{DDQ}$ | Standby Supply Current V <sub>DD</sub> | $V_{IN} = V_{DD}$ or $V_{SS}$ | | | |--------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|--------------------------|----------| | | Pre-Rad 25°C | $\begin{aligned} V_{DD} &= 5.5V \\ \overline{OE}n &= V_{DD} \end{aligned}$ | 10 | μА | | | Pre-Rad -55°C to +125°C | $\overline{OE}n = V_{DD}$ | 160 | | | | Post-Rad 25°C | $\overline{OE}n = V_{DD}$ | 160 | | | $\Delta I_{\mathrm{DDQ}}$ | Quiescent Supply Current Delta, TTL input level | For input under test $V_{IN} = V_{DD} - 2.1V$ | | mA | | | | For other inputs | 1.6 | | | | | $V_{IN} = V_{DD}$ or $V_{SS}$ | | | | | | $V_{DD} = 5.5V$ | | | | C <sub>IN</sub> | Input capacitance <sup>10</sup> | f = 1MHz @ 0V | 15 | pF | | | | V <sub>DD</sub> from 4.5V to 5.5V | | | | C <sub>OUT</sub> | Output capacitance <sup>10</sup> | f = 1MHz @ 0V | 15 | pF | | | | V <sub>DD</sub> from 4.5V to 5.5V | | | | V <sub>OLP</sub><br>V <sub>OLV</sub> | Low level V <sub>SS</sub> bounce noise <sup>11</sup> | $V_{IN} = 3.0V, V_{IL} = 0.0V, T_A = +25^{\circ}C,$<br>$V_{DD} = 5.0V$ | 1200<br>-1500 | mV<br>mV | | V <sub>OHP</sub><br>V <sub>OHV</sub> | High level V <sub>DD</sub> bounce noise <sup>11</sup> | See figure "Quiet Output Under Test" | V <sub>OH</sub><br>+1500 | mV | | | | | -1600 | mV | - 1. All specifications valid for radiation dose $\leq$ 1E5 rad(Si) per MIL-STD-883, Method 1019. 2. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: $V_{IH} = V_{IH}(min) + 20\%$ , 0%; $V_{IL} = V_{IL}(max) + 0\%$ , -50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to V<sub>IH</sub>(min) and V<sub>IL</sub>(max). - 3. Not more than one output may be shorted at a time for maximum duration of one second. - 4. Supplied as a design limit, but not guaranteed or tested. - 5. Per MIL-PRF-38535, for current density ≤ 5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF-MHz. - 6. Transmission driving tests are performed at V<sub>DD</sub> = 5.5V, only one output loaded at a time with a duration not to exceed 2ms. The test is guaranteed, if not tested, for $V_{IN}\!\!=\!\!V_{IH}$ minimum or $V_{IL}$ maximum. - 7. Guaranteed by characterization. - 8. Power does not include power contribution of any CMOS output sink current. - 9. Power dissipation specified per switching output. - 10.Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum. - 11. This test is for qualification only. $V_{SS}$ and $V_{DD}$ bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. ## AC ELECTRICAL CHARACTERISTICS $^1$ $(V_{DD} = 5V \pm 10\%, -55^{\circ}C < T_{C} < +125^{\circ}C)$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |------------------------------------|------------------------------------------------|---------------------------|-----|------|------| | t <sub>PLH</sub> | Propagation delay Data to Bus | $C_L = 40 \text{ pF}$ | 3 | 8.5 | ns | | t <sub>PHL</sub> | Propagation delay Data to Bus | $R_L = 50\Omega$ | 3 | 8.5 | ns | | t <sub>PZL1</sub> | Output enable time OEn to Bus | See figure "Test<br>Load" | 3 | 10 | ns | | t <sub>PZH1</sub> | Output enable time OEn to Bus | | 3 | 10 | ns | | t <sub>PLZ1</sub> | Output disable time OEn to Bus high impedance | | 2.5 | 9.5 | ns | | t <sub>PHZ1</sub> | Output disable time OEn to Bus high impedance | | 2.5 | 9.5 | ns | | t <sub>PZL2</sub> <sup>2</sup> | Output enable time T/Rn to Bus | | 2.5 | 13 | ns | | t <sub>PZH2</sub> <sup>2</sup> | Output enable time T/Rn to Bus | | 2.5 | 13 | ns | | t <sub>PLZ2</sub> <sup>2</sup> | Output disable time T/Rn to Bus high impedance | | 1.5 | 15 | ns | | t <sub>PHZ2</sub> <sup>2</sup> | Output disable time T/Rn to Bus high impedance | | 1.5 | 15 | ns | | t <sub>SKEW</sub> <sup>3</sup> | Skew between outputs | | - | 1.0 | ns | | t <sub>DSKEW</sub> <sup>4</sup> | Differential skew between outputs | | - | 1.25 | ns | | t <sub>SKEWPP</sub> <sup>3,5</sup> | Part-to-Part output skew | | | 500 | ps | ### **Notes:** - 1. All specifications valid for radiation dose ≤ 1E5 rad(Si) per MIL-STD-883, Method 1019. - 2. $\overline{T/Rn}$ to bus times are guaranteed by design, but not tested. $\overline{OE}x$ to bus times are tested - 3. Output skew is defined as a comparison of any two output transitions high-to-low vs. high-to-low and low-to-high vs low-to-high. 4. Differential skew is defined as a comparison of any two output transitions high-to-low vs. low-to-high and low-to-high vs high-to low. 5. Guaranteed by characterization, but not tested. ## **Enable Disable Times** ## **Bounce Noise** ## Test Load or Equivalent $^1$ #### Notes 1. Equivalent test circuit means that DUT performance will be correlated and remain guaranteed to the applicable test circuit, above, whenever a test platform change necessitates a deviation from the applicable test circuit. ## **PACKAGE** ## NOTE: - 1. Seal ring is connected to V<sub>SS</sub>. - 2. Units are in inches. - 3. All exposed metalized areas must be gold plated 100 to 225 microinches thick. Dyer electroplated nickel undercoating 100 to 350 microinches per MIL-PRF-38535. Figure 1. 48-Lead Flatpack ## **ORDERING INFORMATION** ## **UT54ACTQ16245: SMD** Federal Stock Class Designator: No options - **Notes:** 1. Lead finish (A,C, or X) must be specified. - 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3. Total dose radiation must be specified when ordering. QML Q not available without radiation hardening. ## UT54ACTQ16245 ## Notes: - 1. Lead finish (A, C, or X) must be specified. - Ecad Hinsh (A, C, of A) must be specified. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). Prototype flow per Aeroflex Manufacturing Flows Document. Tested at 25°C only. Lead finish is Gold "C" only. Radiation neither tested nor guaranteed. - 4. Military Temperature Range flow per Aeroflex Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed. ## Aeroflex Colorado Springs - Datasheet Definition Advanced Datasheet - Product In Development Preliminary Datasheet - Shipping Prototype Datasheet - Shipping QML & Reduced Hi-Rel COLORADO Toll Free: 800-645-8862 Fax: 719-594-8468 SE AND MID-ATLANTIC Tel: 321-951-4164 Fax: 321-951-4254 INTERNATIONAL Tel: 805-778-9229 Fax: 805-778-1980 WEST COAST Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL Tel: 719-594-8017 Fax: 719-594-8468 www.aeroflex.com info-ams@aeroflex.com Aeroflex Colorado Springs, Inc., reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties. A passion for performance. Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused