# austria**micro**systems

## **AS1534 12-bit, 8-Channel, Low-Power, 200ksps A/D Converter**

## <span id="page-0-0"></span>**1 General Description**

The AS1534 is a low-power, 8-channel, 200ksps, 12-bit analog-to-digital (A/D) converter specifically designed to operate with single-supply devices. Superior AC characteristics, very low power-consumption, and highly-reliable packaging make the AS1534 perfect for batterypowered remote-sensor and data-acquisition devices.

The successive-approximation register (SAR), highspeed sampling, high-bandwidth track/hold circuitry, and configurable inputs combine to make the AS1534 highlyflexible and configurable.

Internal registers are used to control the AS1534 features, report on the status of the device, and hold the A/D conversion results.

The device requires very low supply-current at the 200ksps max sampling speed, and features flexible power-down modes to reduce power consumption at slower throughput rate.

The AS1534 operates from a single +3 to +5V supply and contains an internal 2.5V reference and integrated reference buffer. The device also supports an external reference.

Data accesses are made via the fast 8-/16-bit parallel interface in support of a wide range of microprocessors.

The AS1534 is available in a 44-pin PQFP package.

## <span id="page-0-1"></span>**2 Key Features**

- Sampling Rate: 200ksps
- 8- and 16-Bit Parallel Interface
- **Analog Input Types:** 
	- 8-Channel Single-Ended
	- 4-Channel Pseudo-Differential
	- 4-Channel Fully-Differential
- Software-Configurable Unipolar or Bipolar Inputs
- Internal +2.5V Reference
- External Reference: 1.2V to VDD
- **E.** Low-Power Operation:
	- $7.5$ mW (V<sub>DD</sub> =  $3$  V)
	- 1.5mW (Using Automatic Power-Down after Conversion;  $VDD = 3 V$ , 10ksps)
- Single-Supply Operation: +3 to +5V
- 44-pin PQFP Package

## <span id="page-0-2"></span>**3 Applications**

The device is ideal for remote sensors, data-acquisition and data-logging devices, pen-digitizers, process control, or any other space-limited A/D application with low power-consumption requirements.

<span id="page-0-3"></span>



**Data Sheet**

## **Contents**



## <span id="page-2-0"></span>**4 Absolute Maximum Ratings**

Stresses beyond those listed in [Table 1](#page-2-1) may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in [Section 5 Electrical](#page-3-0)  [Characteristics on page 4](#page-3-0) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| <b>Parameter</b>                                 | <b>Min</b> | <b>Max</b>                       | <b>Units</b> | <b>Comments</b>                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------|------------|----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AV <sub>DD</sub> to AGND                         | $-0.3$     | $+7$                             | V            |                                                                                                                                                                                                                                                                                                              |
| DV <sub>DD</sub> to DGND                         | $-0.3$     | $+7$                             | V            |                                                                                                                                                                                                                                                                                                              |
| AV <sub>DD</sub> to DV <sub>DD</sub>             | $-0.3$     | $+0.3$                           | V            |                                                                                                                                                                                                                                                                                                              |
| AINx to AGND                                     | $-0.3$     | <b>AV<sub>DD</sub></b><br>$+0.3$ | V            |                                                                                                                                                                                                                                                                                                              |
| Digital Input Voltage to DGND                    | $-0.3$     | DV <sub>DD</sub><br>$+0.3$       | $\vee$       |                                                                                                                                                                                                                                                                                                              |
| Digital Output Voltage to DGND                   | $-0.3$     | <b>DV<sub>DD</sub></b><br>$+0.3$ | $\vee$       |                                                                                                                                                                                                                                                                                                              |
| REFIN/REFOUT to AGND                             | $-0.3$     | <b>AV<sub>DD</sub></b><br>$+0.3$ | $\vee$       |                                                                                                                                                                                                                                                                                                              |
| Input Current to All Pins Except<br>AVDD or DVDD | $\Omega$   | 20                               | mA           |                                                                                                                                                                                                                                                                                                              |
| Electro-Static Discharge                         |            | >1                               | kV           |                                                                                                                                                                                                                                                                                                              |
| <b>Operating Temperature Range</b>               | -40        | +85                              | °C           |                                                                                                                                                                                                                                                                                                              |
| Storage Temperature Range                        | -65        | $+150$                           | °C           |                                                                                                                                                                                                                                                                                                              |
| Package Body Temperature                         |            | $+260$                           | °C           | The reflow peak soldering temperature (body<br>temperature) specified is in accordance with IPC/<br>JEDEC J-STD-020C "Moisture/Reflow Sensitivity<br><b>Classification for Non-Hermetic Solid State</b><br>Surface Mount Devices".<br>The lead finish for Pb-free leaded packages is<br>matte tin (100% Sn). |

<span id="page-2-1"></span>Table 1. Absolute Maximum Ratings

## <span id="page-3-0"></span>**5 Electrical Characteristics**

AVDD = DVDD =  $+3.0$  to  $+5.5$  V, REFIN/REFOUT = 2.5V External Reference, fCLKIN =  $4$ MHz (-40 to  $+85$ °C)); fSAMPLE = 200kHz, SLEEPN = 1; TAMB = TMIN to TMAX (unless otherwise specified).





Data Sheet



### Table 2. Electrical Characteristics (Continued)

1. Temperature range is -40 to +85ºC.

2. SNR calculation includes distortion and noise components.

3. Not production tested, guaranteed by characterization at initial product release.

- 4. All digital inputs @ DGND except CONVSTN, and SLEEPN @ DVDD. No load on the digital outputs. Analog inputs @ AGND.
- 5. CLKIN @ DGND when external clock off. All digital inputs @ DGND except for CONVSTN, and SLEEPN @ DVDD. No load on the digital outputs. Analog inputs @ AGND.

## <span id="page-5-0"></span>**Timing Characteristics**

 $\text{AVDD} = \text{DVDD} = +3.0$  to  $+5.5$ V, fcLKIN = 4 MHz, TAMB = TMIN to TMAX (unless otherwise specified).

<span id="page-5-1"></span>



1. Sample tested at +25°C to ensure complian ce. All input signals are specified with tR = tF = 5ns (10 to 90% of VDD) and timed from a voltage level of 1.6V.

2. Mark/space ratio for the master clock input is 40:60 to 60:40.

3. The CONVSTN pulse width will here only apply for normal operation. When the AS1534 is in power-down mode, a different CONVSTN pulse width will apply [\(see DC and AC Application Notes on page 29\).](#page-28-0)

4. Measured with a load of 50pF and defined as the time required for the output to cross 0.8 or 2.4 V.

5. t9 is derived from the measured time taken by the data outputs to change 0.5V when loaded. The measured number is then extrapolated back to remove the effects of charging or discharging a 50pF capacitor. Thus, time t9, listed in [Table 3](#page-5-1) is the true bus relinquish-time of the AS1534 and is independent of bus loading. This parameter is guaranteed by design.

## <span id="page-6-0"></span>**6 Typical Operating Characteristics**







Data Sheet



Figure 8. SINAD vs. Temperature;<br> $VDD = 5.5V$ , AMODE = 1, SGL/DIFF = 1.



Figure 7. THD vs. Temperature;<br>VDD = 5.5V, AMODE = 1, SGL/DIFF = 1.



Figure 9. VREF vs. Temperature;<br>VDD = 5.5V, AMODE = 1, SGL/DIFF = 1.



## <span id="page-8-0"></span>**7 Pinout and Packaging**

### <span id="page-8-1"></span>**Pin Assignments**

Figure 10. Pin Assignments (Top View)



## <span id="page-8-2"></span>**Pin Descriptions**

<span id="page-8-3"></span>Table 4. Pin Descriptions



**Pin Descriptions** 





## <span id="page-10-0"></span>**8 Detailed Description**

The AS1534 is a fast, 8-channel (eight single-ended , four pseudo-differential or four fully-differential), 12-bit, single supply A/D converter, that requires an external 4MHz master clock (CLKIN), two reference capacitors (CREF1 and CREF2), and power supply decoupling capacitors.

The AS1534 features track/hold circuitry, integrated 2.5V reference, A/D converter circuitry, and parallel interface logic functions on a single die. The A/D converter of the AS1534 consists of a conventional successive-approximation converter based around a capacitive DAC as shown in [Figure 1 on page 1.](#page-0-3)

The AS1534 accepts an analog input range of 0 to +VREF in unipolar mode or -VREF/2 to VREF/2 in bipolar mode; VREF can also be tied to VDD. The reference input pin (REFIN/REFOUT) connects via a 150 $k\Omega$  resistor to the internal 2.5 V reference and to the internal buffer.



| <b>Feature</b>           | <b>Settings</b>                                          |  |  |  |
|--------------------------|----------------------------------------------------------|--|--|--|
| Power-Down Mode          | Bits PMGT0:PMGT1 (see page 16), pin SLEEPN (see page 22) |  |  |  |
| Input Type               | Table 11 and Table 12                                    |  |  |  |
| <b>Channel Selection</b> | Bits CHSLT0: CHSTL2 (see page 16)                        |  |  |  |
| Data Transfer Mode       | Pin WBN (see page 9)                                     |  |  |  |

<span id="page-10-1"></span>Figure 11. Operational Diagram



## <span id="page-11-0"></span>**Analog Input**

In the equivalent analog input circuit shown in [Figure 12,](#page-11-4) AIN+ is the channel connected to the positive input of the track/hold circuitry and AIN– is connected to the negative input. See [Table 11 on page 17](#page-16-0) and [Table 12 on page 17](#page-16-1) for details on channel selection.

<span id="page-11-4"></span>Figure 12. Equivalent Input Circuit



## <span id="page-11-1"></span>**Acquisition Time**

During data acquisition time (tACQ), SW1 and SW2 [\(Figure 12](#page-11-4)) are in the track position and AIN+ charges the 30pF capacitor through the 125 $\Omega$  resistor. At the rising edge of the CONVSTN signal, SW1 and SW2 go into the hold position and retains charge on the 30pF capacitor as a sample of the signal on AIN+. In the hold position, pin AIN– is connected to the 30pF capacitor, unbalancing the voltage at Node A at the input of the comparator.

The capacitive DAC adjusts during the remainder of the conversion cycle to restore the voltage at Node A to the correct value. This action transfers a charge, representing the analog input signal, to the capacitive DAC which in turn forms a digital representation of the analog input signal.

The voltage on pin AIN– directly influences the charge transferred to the capacitive DAC at the hold instant, therefore, if this voltage changes during the conversion period, the DAC representation of the analog input voltage will be altered.

**Note:** The AIN– pin should always be connected to AGND or to a fixed DC voltage since the voltage on pin AIN– remains constant during the conversion period.

### <span id="page-11-2"></span>**Track/Hold**

The track-and-hold amplifier enters its tracking mode on the falling edge of the BUSY signal. The time required for the track-and-hold amplifier to acquire an input signal (tACQ) will depend on how fast the 30pF input capacitance is charged. The minimum acquisition time of 400ns includes the time required to change channels.

For large source impedances ( $>2k\Omega$ ) the acquisition time is calculated using the formula:

$$
tACQ = 9(RIN + 125Q)30pF
$$
 (EQ1)

#### **Where:**

RIN is the source impedance of the input signal.

125 $\Omega$ , 30pF are the input R/C component values.

### <span id="page-11-3"></span>**Input Ranges**

The analog input range for the AS1534 is 0V to VREF in unipolar range, and the output coding in unipolar range is straight binary (see [Table 10 on page 16](#page-15-3) and [Figure 14 on page 13\)](#page-12-0).

In bipolar range, the input range is  $\pm$ VREF/2 biased about VREF/2, and the output coding is two's complement (see [Table 10](#page-15-3) and [Figure 15 on page 13](#page-12-1)).

**Data Sheet** Input Ranges **Input Ranges** Input Ranges **Input Ranges** Input Ranges **Input Ranges** 





#### <span id="page-12-2"></span>Figure 13. Analog Input Buffering



The AIN– channel on the AS1534 can be biased up above AGND in the unipolar mode, or above VREF/2 in bipolar mode if required. The advantage of biasing the lower end of the analog input range away from AGND is that the analog input does not have to swing all the way down to AGND. Thus, in single-supply applications the input amplifier will not have to swing all the way down to AGND. The upper end of the analog input range is shifted up by the same amount.

Note: Ensure that the bias applied does not shift the upper end of the analog input above the AV<sub>DD</sub> supply. In cases where the reference is the AVDD supply, the AIN– input should be tied to AGND in unipolar mode or to AVDD/2 in bipolar mode.



<span id="page-12-0"></span>Figure 14. 0 to **V**REF Unipolar Input Configuration

<span id="page-12-1"></span>



## <span id="page-13-0"></span>**Analog-to-Digital Conversion**

Analog-to-digital (A/D) conversions can be initiated by software [\(see Control Register on page 16\)](#page-15-0) or by hardware (pin CONVSTN). An external clock for the AS1534 must be applied to pin CLKIN.

Hardware conversions are initiated by pulsing the CONVSTN input. On the rising edge of CONVSTN the AS1534 internal track/hold circuit goes from track- to hold-mode.The falling edge of the CLKIN signal which follows the rising edge of CONVSTN initiates the conversion, as long as the rising edge of CONVSTN occurs at least 10ns (typ) before this CLKIN edge.

Software conversion is started by writing to the Control Register and setting bit [CONVST \(page 16\)](#page-15-4) to 1. At the end of this Control Register write operation, the AS1534 internal track/hold circuit goes from track- to hold-mode. The falling edge of the CLKIN signal initiates the conversion, as long as the rising edge of WRN occurs at least 10ns (typ) before this CLKIN edge.

A conversion takes 16.5 CLKIN periods from the falling edge of CLKIN. If the 10ns setup time is not exhausted, the conversion will take 17.5 CLKIN periods. The time required by the AS1534 to acquire a signal (tACQ – see Acquisition [Time on page 12](#page-11-1)) is determined by the source resistor connected to the AIN+ input.

When a conversion is completed, the BUSY output goes low, and the result of the conversion can be read by accessing the ADC Output Data Register through the data bus. For optimal performance, read or write operations should not occur during a conversion, or less than 200ns prior to the next CONVSTN rising edge, since reading/writing during conversion typically degrades the SNR+distortion by less than 0.5 dBs.

The AS1534 operates at throughput rates of over 200ksps using a 4MHz clock. When using the software-initiated conversion for maximum throughput, Control Register write operations [\(see page 15\)](#page-14-1) should extend beyond the falling edge of BUSY. The falling edge of BUSY resets bit [CONVST \(page 16\)](#page-15-4) to 0 at which time this bit can be re-set to 1 to start another conversion.

[Figure 11](#page-10-1) shows the typical application connections for the AS1534. The AGND and the DGND pins are connected together for optimal noise suppression.

**Note:** Once power is applied to AVDD and DVDD, and the CONVSTN signal is applied, the AS1534 requires a certain time (70ms + 1/sample rate) for the internal reference to stabilize.

For applications where minimal power consumption is critical, the AS1534 power-down options [\(see page 29\)](#page-28-0) can be enabled by software [\(see Control Register on page 16\)](#page-15-0) or by using pin SLEEPN [\(see Power-Down Between Conver](#page-21-2)[sions Using SLEEPN on page 22\).](#page-21-2)

### <span id="page-14-0"></span>**Internal Registers**

The key features of the AS1534 such as power-down modes, hardware/software conversion initiation, and input channel-type and -selection, as well as AS1534 status information, are accessed by internal registers:

- Control Register [See Control Register on page 16.](#page-15-0)
- **E** Status Register [See Status Register on page 18](#page-17-0).
- $\blacksquare$  ADC Output Data Register Contains the conversion results data.
- **Note:** The AS1534 powers up with default register settings which enable full functionality of the device with minimal changes to internal register settings. Initially, the only register-write operation that is required for full operation of the AS1534 is for channel configuration (see bits [CHSLT0:CHSTL2 on page 16\)](#page-15-2).

#### <span id="page-14-1"></span>**Register Write Operations**

Write operations to the AS1534 internal registers require the transfer of a 16-bits of data in two modes: word-mode (16 bit data word) or byte-mode (two 8-bit bytes), depending on the logic level at pin WBN.

In word-mode (WBN is logic high), the 16 bits are written to the AS1534 on pins DB0:DB15, where DB0 is the LSB and DB15 is the MSB of the write.

In byte-mode (WBN is logic low), pin DB8/HBEN assumes its high-byte enable functionality and data is transferred in two 8-bit bytes on pins DB0:DB7. In byte-mode pin DB0 is the LSB of each transfer and pin DB7 is the MSB. When writing to the AS1534 in byte-mode, the low byte must be written first, followed by the high byte. Each of the MSBs (bits ADDR1 and ADDR0 [\(see Table 7\)](#page-14-3) of the complete 16-bit word are decoded to determine which register is being addressed, and the 14 LSBs contain the data to be written to the addressed register.

#### <span id="page-14-3"></span>Table 7. Control Register Write Select Bits



Table 8. Register Write Select Bit Descriptions



#### <span id="page-14-2"></span>**Register Read Operations**

Reading from the AS1534 internal registers requires a write to bits [RDSLT0:RDSLT1 \(page 16\)](#page-15-6). These bits are decoded to determine the register being addressed during a read operation.

The power-up default setting of bits RDSLT0/RDSLT1 is 00 so that the default read will be from the ADC Output Data Register. As with writing to the AS1534 internal registers, 16-bit word or byte-format can be used. [See DC and AC](#page-28-0)  [Application Notes on page 29](#page-28-0) for more information on the two word formats.

After bits RDSLT0/RDSLT1 are set, all subsequent read operations are from the selected register until these bits are changed.

#### <span id="page-15-0"></span>**Control Register**

The Control Register is a write-only register and contains 14 bits of data [\(see Table 9\).](#page-15-5) The Control Register is selected by bits ADDR0 and ADDR1 [\(see Table 7 on page 15\)](#page-14-3). The power-up default setting for of all bits is 0.

<span id="page-15-5"></span>



<span id="page-15-3"></span>

<span id="page-15-6"></span><span id="page-15-4"></span><span id="page-15-2"></span><span id="page-15-1"></span>

Data Sheet **Internal Registers** Internal Registers

| <b>AMODE</b> | <b>CHSLT</b>   |             |             | $AlN+$           | $AlN-$           | <b>Mode</b> |  |
|--------------|----------------|-------------|-------------|------------------|------------------|-------------|--|
|              | $\overline{2}$ | 1           | $\bf{0}$    |                  |                  |             |  |
| $\mathbf 0$  | $\pmb{0}$      | $\mathbf 0$ | 0           | AIN1             | AIN <sub>2</sub> | Unipolar    |  |
| $\pmb{0}$    | $\pmb{0}$      | $\mathbf 0$ | 1           | AIN <sub>3</sub> | AIN4             | Unipolar    |  |
| 0            | $\pmb{0}$      | 1           | 0           | AIN <sub>5</sub> | AIN <sub>6</sub> | Unipolar    |  |
| $\pmb{0}$    | $\pmb{0}$      | 1           | 1           | AIN7             | AIN8             | Unipolar    |  |
| 0            | 1              | X           | X           | X                | x                | Not Used    |  |
| 1            | $\pmb{0}$      | $\mathbf 0$ | $\mathbf 0$ | AIN <sub>1</sub> | AIN <sub>2</sub> | Bipolar     |  |
| 1            | $\pmb{0}$      | $\mathbf 0$ | 1           | AIN <sub>3</sub> | AIN4             | Bipolar     |  |
| 1            | $\mathbf 0$    | 1           | 0           | AIN <sub>5</sub> | AIN <sub>6</sub> | Bipolar     |  |
| 1            | $\pmb{0}$      | 1           | 1           | AIN7             | AIN8             | Bipolar     |  |
| 1            | 1              | X           | X           | X                | X                | Not Used    |  |

<span id="page-16-0"></span>Table 11. Channel Selection for Differential Input Mode

<span id="page-16-1"></span>Table 12. Channel Selection for Single-Ended Input Mode

| <b>AMODE</b> | <b>CHSLT</b>   |             |             | $AlN+$           | AIN-        | <b>Mode</b> |  |
|--------------|----------------|-------------|-------------|------------------|-------------|-------------|--|
|              | $\overline{2}$ | 1           | $\bf{0}$    |                  |             |             |  |
| $\mathbf 0$  | $\mathbf 0$    | $\mathbf 0$ | $\mathbf 0$ | AIN1             | <b>AGND</b> | Unipolar    |  |
| 0            | $\mathbf 0$    | $\mathbf 0$ | 1           | AIN3             | <b>AGND</b> | Unipolar    |  |
| 0            | $\mathbf 0$    | 1           | $\mathbf 0$ | AIN <sub>5</sub> | <b>AGND</b> | Unipolar    |  |
| 0            | $\mathbf 0$    | 1           | 1           | AIN7             | <b>AGND</b> | Unipolar    |  |
| $\mathbf 0$  | 1              | $\mathbf 0$ | $\mathbf 0$ | AIN <sub>2</sub> | <b>AGND</b> | Unipolar    |  |
| 0            | 1              | $\mathbf 0$ | 1           | AIN4             | <b>AGND</b> | Unipolar    |  |
| 0            | 1              | 1           | $\mathbf 0$ | AIN6             | <b>AGND</b> | Unipolar    |  |
| $\mathbf 0$  | 1              | 1           | 1           | AIN8             | <b>AGND</b> | Unipolar    |  |
| 1            | 0              | $\mathbf 0$ | $\mathbf 0$ | AIN1             | AIN8        | Unipolar    |  |
| 1            | $\pmb{0}$      | $\mathbf 0$ | 1           | AIN3             | AIN8        | Unipolar    |  |
| 1            | $\mathbf 0$    | 1           | $\mathbf 0$ | AIN <sub>5</sub> | AIN8        | Unipolar    |  |
| 1            | $\pmb{0}$      | 1           | 1           | AIN7             | AIN8        | Unipolar    |  |
| 1            | 1              | $\mathbf 0$ | $\mathbf 0$ | AIN <sub>2</sub> | AIN8        | Unipolar    |  |
| 1            | 1              | $\mathbf 0$ | 1           | AIN4             | AIN8        | Unipolar    |  |
| 1            | 1              | 1           | $\mathbf 0$ | AIN6             | AIN8        | Unipolar    |  |
| 1            | 1              | 1           | 1           | AIN8             | AIN8        | Unipolar    |  |

#### <span id="page-17-0"></span>**Status Register**

The Status Register is a read-only register and contains 16 bits of data [\(see Table 13\)](#page-17-1). This register is selected by the setting bits [RDSLT0:RDSLT1 \(page 16\)](#page-15-6). The power-up default settings of all Status Register bits is 0.

<span id="page-17-1"></span>Table 13. Status Register Format

| <b>Bit 15</b> | <b>Bit 14</b> | <b>Bit 13</b>   | <b>Bit 12</b>      | <b>Bit 11</b>      | <b>Bit 10</b>      | Bit 9             | Bit 8             |
|---------------|---------------|-----------------|--------------------|--------------------|--------------------|-------------------|-------------------|
| 0 (MSB)       |               | <b>SGL/DIFF</b> | CHSLT <sub>2</sub> | CHSLT <sub>1</sub> | CHSLT <sub>0</sub> | PMGT <sub>1</sub> | PMGT <sub>0</sub> |
| Bit 7         | Bit 6         | Bit 5           | Bit 4              | Bit 3              | Bit 2              | Bit 1             | Bit 0             |
|               |               | AMODE           | <b>BUSY</b>        | N/A                | N/A                | N/A               | $N/A$ (LSB)       |

Table 14. Status Register Bit Descriptions



Figure 16. Flowchart for Reading the Status Register



### <span id="page-18-0"></span>**Parallel Interface**

The AS1534 provides a flexible, high-speed, parallel interface, capable of transferring 16-bit data words in word-mode (pin WBN tied high) or byte-mode (WBN tied low).

#### <span id="page-18-1"></span>**Read Operations**

[Figure 17](#page-18-2) shows the read cycle timing diagram for 16-bit data word transfers for the AS1534.

In word-mode (pin WBN at a logic high) read operations, a single read operation from the AS1534 accesses the 16-bit word on pins DB0:DB15 (the 12 data bits appear on pins DB0:DB11). DB0 is the LSB of the word.

In word-mode, pin DB8/HBEN assumes its DB8 functionality, since the high-byte enable function is not required.

In byte-mode (pin WBN at a logic low), two read cycles (shown in [Figure 18](#page-18-3)) are required to access the full 16-bit data word from the AS1534. In [Figure 18](#page-18-3), the first read operation places the lower 8 bits of the full data word onto pins DB0:DB7; the second read operation places the upper 8 bits of the data word on pins DB0:DB7.

In byte-mode, pin DB8/HBEN assumes its high-byte enable function, and determines whether the read operation accesses the high-byte or low-byte of the 16-bit word. To read a low-byte, DB0 is the LSB of the 16-bit word; for a highbyte read, DB0 is data bit 8 of the 16-bit word and DB7 is the MSB of the 16-bit word.



<span id="page-18-2"></span>Figure 17. Read and Write Cycle Timing for Word-Mode Transfers – WBN is Logic Low

<span id="page-18-3"></span>Figure 18. Read Cycle Timing for Byte-Mode Transfers – WBN is Logic Low



Signals CSN and RDN are gated internally and level-triggered active low. In word- or byte-mode, CSN and RDN may be tied together (since the timing specification for ts and te is 0ns (min)). The data is output a time, ts, after both CSN and RDN go low. RDN rising edge should be used to latch data. After time t9, the data lines will become tri-stated.

#### <span id="page-19-0"></span>**Write Operations**

In word-mode (pin WBN at a logic high), a single write operation transfers a full 16-bit word to the AS1534. Data to be written to the AS1534 must be put on the DB0:DB15 inputs with DB0 the LSB of the data word. In word-mode write operations, pin DB8/HBEN assumes its DB8 function.

[Figure 17 on page 19](#page-18-2) shows the word-mode write cycle timing diagram for the AS1534.

In word-mode, pin DB8/HBEN assumes its DB8 functionality, since the high-byte enable function is not required.

In byte-mode (WBN at a logic low), the AS1534 requires two write operations shown in [Figure 19](#page-19-1) to transfer a full 16 bit word to the AS1534. Data to be written to the AS1534 should be provided on inputs DB0:DB7.

In byte-mode write operations, pin DB8/HBEN determines whether the byte to be written is the high-byte or the lowbyte data. The low-byte should be written first with DB0 the LSB of the 16-bit data word. For the high-byte write, DB8/ HBEN must be high; data on the DB0 input should be data bit 8 of the 16-bit data word. DB7 is the MSB of the 16-bit data word.



<span id="page-19-1"></span>Figure 19. Write Cycle Timing for Byte-Mode Transfers – WBN is Logic Low

Signals CSN and WRN are gated internally, and may be tied together (since the timing specification for t13 and t14 is 0ns (min)). Data is latched on the rising edge of WRN. The data needs to be set up a time, t16, before the WRN rising edge and held for a time, t17, after the WRN rising edge.

## <span id="page-20-0"></span>**Power-Down Options**

The AS1534 can be fully- or partially-powered down to allow the device to achieve the best power performance for a given throughput rate. Power-down options are selected [\(see Table 15\)](#page-20-3) by the use of pin SLEEPN and/or by programming bits PMGT0 and PMGT1.

Figure 20. Typical Low-Power Circuit



#### <span id="page-20-3"></span>Table 15. Power-Down Settings



#### <span id="page-20-1"></span>**Full Power-Up Mode**

In this mode [\(see Table 15\)](#page-20-3), the AS1534 will not power down at anytime. This mode is used in cases of high throughput rates when a power down is not possible.

#### <span id="page-20-2"></span>**Full Power-Down Mode**

In this mode [\(see Table 15\)](#page-20-3), the AS1534 will stay powered down until bits [PMGT0:PMGT1 \(page 16\)](#page-15-1) are rewritten for another mode.

#### <span id="page-21-0"></span>**Full Power-Down Between Conversions Mode**

In this mode [\(see Table 15\)](#page-20-3), the AS1534 is only powered up for the duration of the conversion, otherwise all internal circuitry is powered down and IDD is 10µA (typ). A full power-down after a conversion significantly reduces the power consumption of the AS1534 at lower throughput rates.

The AS1534 has a conversion time of 4.5µs using a 4MHz external clock, thus consuming 2.5mA (typ) for 9µs in every conversion cycle if it is fully powered down at the end of each conversion. See [Typical Operating Characteristics on](#page-6-0)  [page 7](#page-6-0) for the details of power consumption for  $VDD = 3$  V as a function of throughput.

#### <span id="page-21-1"></span>**Partial Power-Down Between Conversions Mode**

In this mode [\(see Table 15\)](#page-20-3), all internal circuitry except the internal reference is powered down between conversions, and IDD = 500µA (typ). The selection of partial-power down does not provide any significant improvement in throughput versus full power-down. However, a partial power-down does allow for the use of an external reference. Partial-power down also allows the AS1534 to be powered-up faster after a long power-down period when using an external reference [\(see Using an External Reference on page 22\)](#page-21-4).

#### <span id="page-21-2"></span>**Power-Down Between Conversions Using SLEEPN**

Pulling pin SLEEPN [\(see Table 15\)](#page-20-3) low puts the AS1534 in full power-down mode between conversions. As long as pin SLEEPN is set to a logic high, the AS1534 is set for normal operation. This may be necessary if the AS1534 is being used at high-throughput rates and it is not possible or practical to power down between conversions.

#### **Notes:**

- 1. If the power-down mode will only be controlled using pin SLEEPN; bits [PMGT0:PMGT1 \(page 16\)](#page-15-1) must be set to 00.
- 2. If the power-down mode will only be controlled by software, pin SLEEPN should be tied logic high.
- 3. A combination of hardware and software power-down mode selection can also be used (see [Table 15\)](#page-20-3).
- 4. For optimal power down between conversions at lower throughput rates (e.g., <100 ksps) pin SLEEPN should be tied logic low.

#### <span id="page-21-3"></span>**Power-Up**

#### <span id="page-21-4"></span>**Using an External Reference**

The AS1534 is powered up from one of two conditions: when the power supplies are initially powered up or when powered up from a hardware or software power-down [\(see DC and AC Application Notes on page 29\).](#page-28-0) The power-up time is the longer of two conditions: the time required (300µs typ) for the AS1534 to power-up when power is first applied or the time it takes the external reference to stabilize at the 12-bit level.

When AV<sub>DD</sub> and DV<sub>DD</sub> are powered up, the AS1534 enters a mode whereby the CONVSTN signal initiates a timeout.

#### **Notes:**

- 1. At power-up, the functionality of pin SLEEPN is disabled.
- 2. The AS1534 powers up from a full hardware or software power-down in 5µs (typ). This limits the throughput which the AS1534 is capable of to 100 kSPS when powering down between conversions.

[Figure 21](#page-22-1) shows power-down between conversions implemented using pin CONVSTN. The power-down between conversions option is selected by using pin SLEEPN and bits [PMGT0:PMGT1 on page 16](#page-15-1). In this mode the AS1534 automatically enters a full power-down at the end of each conversion (i.e., when the BUSY signal goes low). The falling edge of the next CONVSTN pulse causes the AS1534 to power up.

Assuming the external reference is left powered up, the AS1534 should be ready for normal operation 5µs after this falling edge of CONVSTN. The rising edge of CONVSTN initiates a conversion, thus the CONVSTN pulse should be at least 5µs wide.

The AS1534 automatically powers down upon completion of a conversion.

**Note:** In software-initiated conversions, the AS1534 may be powered up via software before initiating a conversion.

## **AS1534** austria**micro**systems



<span id="page-22-1"></span>

#### <span id="page-22-0"></span>**Using the Internal Reference**

When using the internal reference, the power-up time is effectively the time it takes to charge up the external capacitor on the REFIN/REFOUT pin. This time is given by the equation:

$$
tUP = 9RC
$$
 (EQ2)

#### **Where:**

#### $R = 150K\Omega$

C = External reference capacitor. The recommended value of the external capacitor is 100nF; this gives a power-up time of approximately 135ms before normal AS1534 operation should begin.

When the reference capacitor is fully charged, the power-up time from a hardware or software power-down reduces to 5µs. This is because an internal switch opens to provide a high impedance discharge path for the reference capacitor during power-down [\(see Figure 22\).](#page-22-2)

<span id="page-22-2"></span>



An advantage of the low-charge leakage from during power-down is that even though the reference is being powered down between conversions, the reference capacitor holds the reference voltage to within 0.5 LSBs with throughput rates  $\geq$  100 samples/s, with a full power-down between conversions. A high-input impedance op amp should be used to buffer this external reference capacitor.

**Note:** If the AS1534 is left in its powered-down state for more than 100ms, the charge on the reference capacitor will start to leak away and the power-up time will increase. In this case, a partial power-down for the last conversion should be used to keep the reference powered up.

## <span id="page-23-0"></span>**9 Application Information**

### <span id="page-23-1"></span>**Internal/External Reference**

When the AS1534 internal reference is used, pin REFIN/REFOUT should be decoupled with a 100nF capacitor to AGND very close to the REFIN/REFOUT pin. These connections are shown in [Figure 22 on page 23](#page-22-2).

If the internal reference is required for use external to the AS1534, it should be buffered at the REFIN/REFOUT pin and a 100nF capacitor should be connected from this pin to AGND. The typical noise performance for the internal reference with 5V supplies is  $150nV/\sqrt{Hz} \otimes 1kHz$ , and DC noise is  $100mVp-p$ .





Pin REFIN/REFOUT may be over-driven by connecting it to an external reference as shown in [Figure 24](#page-23-2). This is possible due to the series resistance from the REFIN/REFOUT pin to the internal reference. The external reference can be in the range 2.3V to AVDD.

When using AVDD as the reference source, the 10nF capacitor from pin REFIN/REFOUT to AGND should be as close as possible to pin REFIN/REFOUT, and also the CREF1 pin should be connected to AVDD to keep this pin at the same voltage as the reference. When using AVDD it may be necessary to add a resistor in series with the AVDD supply. This has the effect of filtering the noise associated with the AVDD supply.

**Note:** When using an external reference, the voltage present at the REFIN/REFOUT pin is determined by the external reference source- and series-resistance of 150kΩ from pin REFIN/REFOUT to the internal 2.5V reference. Therefore, a low source-impedance external reference is recommended.

<span id="page-23-2"></span>



## <span id="page-24-0"></span>**Microprocessor and DSP Interfacing**

The AS1534 parallel interface provides connections a wide range of microprocessors or DSPs as a memory-mapped or I/O-mapped device. Inputs CSN and RDN are common to all memory peripheral interfaces.

**Note:** In all microprocessor interfaces, an external timer controls the CONVSTN input of the AS1534; the BUSY output interrupts the host DSP and the WBN input is logic high.

### <span id="page-24-1"></span>**TMS32020, TMS320C25, and TMS320C5x Interface**

The interface between the AS1534 and the TMS32020, TMS320C25 and TMS320C5x family of DSPs is shown in [Figure 25.](#page-24-2) The memory mapped address selected for the AS1534 should be chosen to fall within the I/O memory space of the DSP.



<span id="page-24-2"></span>Figure 25. TMS32020/C25/C5x Interface

Wait state requirements for these DSPs is as follows:

- " TMS32020 The parallel interface on the AS1534 is fast enough so no extra wait states are required.
- !"TMS320C25 If high speed glue logic devices are used to drive the WRN and RDN lines when interfacing to the TMS320C25, no extra wait states are required. If slower logic is used, the insertion of one wait state may be required since data accesses may be slowed sufficiently when reading from and writing to the AS1534. This wait state can be generated using the single OR gate to combine the CSN and MSC signals to drive the READY line of the TMS320C25, as shown in [Figure 25](#page-24-2).
- " TMS320C5x Extra wait states will be necessary with this DSP at its fastest clock speeds. Wait states can be programmed via the TMS320C5x IOWSR and CWSR registers (see the TMS320C5x User Guide for details).

Data can be read from the AS1534 using the instruction:

IN D,ADC

#### **Where:**

D is the memory location where the data is to be stored. ADC is the I/O address of the AS1534.

#### <span id="page-25-0"></span>**TMS320C30 Interface**

The parallel interface between the AS1534 and the TMS320C3x family of DSPs is shown in [Figure 26](#page-25-2). The AS1534 is interfaced to the expansion bus of the TMS320C3x. A single wait state is required in this interface. This can be programmed using the WTCNT bits of the Expansion Bus Control Register (see the TMS320C3x Users Guide for details).

Data can be read from the AS1534 using the instruction:

LDI \*ARn,Rx

#### **Where:**

ARn is an auxiliary register containing the lower 16 bits of the AS1534 address in the TMS320C3x memory space. Rx is the register into which the ADC data is loaded.



<span id="page-25-2"></span>

#### <span id="page-25-1"></span>**DSP5600x Interface**

The parallel interface between the AS1534 and the DSP5600x series of DSPs is shown in [Figure 27](#page-25-3). The AS1534 should be mapped into the top 64 locations of Y data memory. If extra wait states are needed in this interface, they can be programmed using the Port A Bus Control Register (see the DSP5600x Users Manual for details).

Data can be read from the AS1534 using the instruction:

#### MOVEO Y:ADC,X0

#### **Where:**

ADC is the address in the DSP5600x address space to which the AS1534 has been mapped.

<span id="page-25-3"></span>Figure 27. DSP5600x Interface



#### <span id="page-26-0"></span>**ADSP-21xx Interface**

The parallel interface between the AS1534 and the ADSP-21xx series of DSPs is shown in [Figure 28](#page-26-3). The AS1534 should be configured as a memory mapped device. A single wait state may be necessary to interface the AS1534 to the ADSP-21xx depending on the clock speed of the DSP. This wait state can be programmed via the ADSP-21xx Data Memory Waitstate Control Register (see the ADSP-2100 Family Users Manual for details).

Data can be read from the AS1534 using the instruction:

$$
MR = DM(ADC)
$$

#### **Where:**

ADC is the address of the AS1534.

<span id="page-26-3"></span>



#### <span id="page-26-1"></span>**8051 Interface**

The parallel interface between the AS1534 and the 8051 microcontroller is shown in [Figure 29.](#page-26-2) This interface can be used to connect the AS1534 directly to microprocessors with an 8-bit data bus.

The AS1534 is put into byte-mode by placing a logic low signal on pin WBN. In [Figure 29](#page-26-2), pin WBN is tied logic low and pin DB8/HBEN is connected to line 1 of Port 2. Port 0 serves as a multiplexed address/data bus to the AS1534. Alternatively if the 8051 is not using external memory or other memory mapped peripheral devices, line 2 of Port 2 (or any other line) could be used as the CSN signal.

<span id="page-26-2"></span>



### <span id="page-27-0"></span>**Transfer Functions**

For the unipolar range, the designed code transitions occur midway between successive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs . . . FS -3/2 LSBs). The output coding is straight binary for the unipolar range with 1 LSB =  $FS/4096 = 3.3 \text{ V}/4096 = 0.8 \text{ mV}$  when VREF = 3.3 V. [Figure 14 on page 13](#page-12-0) shows the unipolar analog input configuration; the ideal input/output transfer characteristic for the unipolar range is shown in [Figure 30.](#page-27-1)

<span id="page-27-1"></span>Figure 30. Unipolar Transfer Function



[Figure 15 on page 13](#page-12-1) shows the AS1534 ±VREF/2 bipolar analog input configuration. AIN+ cannot go below 0V so for the full bipolar range, AIN– should be biased to at least +VREF/2. The designed code transitions occur midway between successive integer LSB values. The output coding is two's complement with 1 LSB = 4096 = 3.3 V/4096 = 0.8 mV. The ideal input/output transfer characteristic is shown in [Figure 31](#page-27-2).

<span id="page-27-2"></span>



## <span id="page-28-0"></span>**DC and AC Application Notes**

For DC applications, high source-impedances are acceptable provided the acquisition time (tACQ) between conversions is long enough for the 20pF capacitor to fully charge. For example with  $\text{R}$ IN =  $5 \text{k}\Omega$ , the required tACQ is 922ns. For AC applications, high-frequency components greater than the Nyquist frequency should be removed from the ana-log input signal by using a low-pass filter on the AIN+ pin as shown in [Figure 13 on page 13](#page-12-2).

In applications where THD and SNR ratio are critical, the analog input should be driven from a low-impedance source. Large source impedances significantly affect the AC performance of the ADC circuit, and the use of an input buffer amplifier may be required.

**Note:** Input buffer amplifier selection is a function of the specific application for which the AS1534 is intended.

The maximum source impedance depends on the acceptable amount of THD. THD increases as the source impedance increases. With the configuration shown in [Figure 13 on page 13](#page-12-2), the THD is at the -90 dB level. With a source impedance of  $1k\Omega$  and no capacitor on the AIN+ pin, THD increases with frequency.

In a single-supply application (3 or 5V), the V+ and V– of the op amp can be taken directly from the supplies to the AS1534 which eliminates the need for extra external power supplies. When operating with Rail-to-Rail inputs and outputs at frequencies greater than 10kHz, selection of the op amp should be specific to the application. In particular, for single-supply applications the input amplifiers should be connected in a gain of  $-1$  arrangement to get the optimum performance. [Figure 13](#page-12-2) shows the arrangement for a single supply application with a  $50\Omega/10nF$  low-pass filter (cutoff frequency 320kHz) on the AIN+ pin.

**Note:** Use a 10nF capacitor with good linearity to ensure excellent AC performance.

### <span id="page-28-1"></span>**Layout Considerations**

The AS1534 requires proper layout and design techniques for optimum performance.

- !"The analog and digital supplies of the AS1534 are independent and separately pinned out to minimize coupling between the analog and digital sections of the device. The AS1534 has excellent immunity to noise on the power supplies as can be seen by the PSRR versus Frequency graph [\(see Figure 6 on page 7\).](#page-6-0) Nonetheless, care should still be taken with regard to grounding and layout.
- " Mount the AS1534 on the PCB such that the analog and digital sections are separated and confined to independent areas of the board. This facilitates the use of ground planes that can be easily separated. A minimum-etch technique is generally best for ground planes as it gives the best overall shielding.
- " Digital and analog ground planes should be joined in only one place. If the AS1534 is the only device requiring an AGND-to-DGND connection, the ground planes should be connected at the AGND and DGND pins of the AS1534. If multiple devices require AGND-to-DGND connections, the connection should still be made at a star ground point which should be established as close to the AS1534 as is practical.
- Avoid running digital lines under the AS1534 as these couple noise onto the die.
- The analog ground plane should be allowed to run under the AS1534 to avoid noise coupling.
- "The power supply lines to the AS1534 should use as traces as large as is practical to provide low-impedance paths and to reduce the effects of transient signals on the power supply line.
- !"Fast switching signals (e.g., clocks and data inputs) should be shielded with digital ground to avoid radiating noise to other sections of the PCB.
- **EXECT** Clock signals should not be run near the analog inputs.
- !"Avoid crossover of digital and analog signals. Traces on opposite sides of the PCB should run at right angles to each other. This reduces the effects of feed-through of the board. A micro-strip technique is the best because the component side of the board is dedicated to ground planes while signals are placed on the solder side, although it is not always possible with a double-sided board.
- All analog supplies should be decoupled with a 10µF tantalum capacitor in parallel with 0.1µF disc-ceramic capacitor to AGND. All digital supplies should have a 0.1µF disc-ceramic capacitor to DGND. To achieve the best performance from these decoupling components, place them as close to the device as is practical, ideally directly adjacent to the device.
- In systems where a common supply voltage is used to drive both the AVDD and DVDD of the AS1534, the system AVDD supply should be used. In this case an optional  $10\Omega$  resistor between pin AVDD and pin DVDD can help to filter noise from digital circuitry. This supply should have the recommended analog supply decoupling capacitors between pins AVDD of the AS1534 and AGND and the recommended digital supply decoupling capacitor between pins DVDD of the AS1534 and DGND.

## <span id="page-29-0"></span>**10 Package Drawings and Markings**

The AS1534 is available in a 44-pin PQFP package.

Figure 32. 44-pin PQFP Package



DETAIL 'A'





#### **Notes:**

1. Controlling dimension is millimeters.

## <span id="page-30-0"></span>**11 Ordering Information**

The device is available as the following standard products.



## **Copyrights**

Copyright © 1997-2006, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

## **Disclaimer**

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or lifesustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.

## **Contact Information**

**Headquarters** austriamicrosystems AG A-8141 Schloss Premstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

<http://www.austriamicrosystems.com>

# austria**micro**systems – a leap ahead