# AS3647/47B 1600mA High Current LED Flash Driver ## 1 General Description The AS3647/47B is an inductive high efficient DCDC step up converter with two current sinks. The DCDC step up converter operates at a fixed frequency of 4MHz and includes soft startup to allow easy integration into noise sensitive RF systems. The two current sinks can operate in flash / torch / assist (=video) light modes. The AS3647/47B includes flash timeout, overvoltage, overtemperature, undervoltage and LED short circuit protection functions. A TXMASK/TORCH function reduces the flash current in case of parallel operation to the RF power amplifier and avoids a system shutdown. Alternatively this pin can be used to directly operate the torch light directly. The AS3647/47B is controlled by an I<sup>2</sup>C interface and has a hardware automatic shutdown if SCL=0 for 100ms. Therefore no additional enable input is required for shutting down of the device once the system shuts down. The AS3647/47B is available in a space-saving WL-CSP package measuring only 2.25x1.5x0.5mm and operates over the -30°C to +85°C temperature range. Figure 1. Typical Operating Circuit # 2 Key Features - High efficiency 4MHz fixed frequency DCDC Boost converter with soft start allows small coils - Stable even in coil current limit - LED current adjustable up to 1600mA - Automatic current adjustment for low battery voltage - PWM operation for lower output current for reliable light output of the LED; running at 31.5kHz to avoid audible noise - Protection functions: Automatic Flash Timeout timer to protect the LED(s) Overvoltage and undervoltage Protection Overtemperature Protection LED short/open circuit protection - I<sup>2</sup>C Interface with automatic shutdown - 5V constant voltage mode operation - Available in tiny WL-CSP Packages, 13 balls 0.5mm pitch, 15 balls 0.4mm pitch, 2.25x1.5x0.5mm package size # 3 Applications Flash/Torch for mobile phones, digital cameras and PDA ## 4 Pinout ## **Pin Assignment** Figure 2. Pin Assignments (Top View) AS3647 Figure 3. Pin Assignments (Top View) AS3647B ## **Pin Description** Table 1. Pin Description for AS3647 | Pin Number | Pin Name | Description | | | | |------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A1 | VOUT1 | DCDC converter output capacitor - make a short connection to CVOUT / VOUT | | | | | A2 | GND | Power and analog ground; make a short connection between both balls | | | | | A3 | LED_OUT1 | Flash LED current sink | | | | | B1 | SW1 | DCDC converter switching node - make a short connection to SW2 / coil LDCDC | | | | | B2 | GND | Power and analog ground; make a short connection between both balls | | | | | C1 | VOUT2 | DCDC converter output capacitor - make a short connection to CVOUT / VOUT1 | | | | | C2 | SW2 | DCDC converter switching node - make a short connection to SW1 /coil LDCDC | | | | | C3 | LED_OUT2 | Flash LED current sink | | | | | D1 | SCL | serial clock input for I <sup>2</sup> C interface | | | | | D2 | VIN | Positive supply voltage input - connect to supply and make a short connection to input capacitor CVIN and to coil LDCDC | | | | | E1 | SDA | serial data input/output for I <sup>2</sup> C interface (needs external pullup resistor) | | | | | E2 | STROBE | Digital input with pulldown to control strobe time for flash function | | | | | 50 | TXMASK/ | Function 1: Connect to RF power amplifier enable signal - reduces currents during flash to avoid a system shutdown due to parallel operation of the RF PA and the flash driver | | | | | E3 | TORCH | Function 2: Operate torch current level without using the I <sup>2</sup> C interface to | | | | | | | operate the torch without need to start a camera processor (if the I <sup>2</sup> C is connected to the camera processor | | | | Table 2. Pin Description for AS3647B | Pin Number | Pin Name | Description | |------------|----------|---------------------------------------------------------------------------------------------------------------------------| | A1 | VOUT1 | DCDC converter output capacitor - make a short connection to CVOUT / VOUT2 | | A2 | GND | Power ground; make a short connection between both balls | | A3 | LED_OUT1 | Flash LED current sink | | B1 | VOUT2 | DCDC converter output capacitor - make a short connection to CVOUT / VOUT1 | | B2 | SW2 | DCDC converter switching node - make a short connection to SW1 /coil LDCDC | | В3 | GND | Power ground; make a short connection between both balls | | C1 | SW1 | DCDC converter switching node - make a short connection to SW2 / coil LDCDC | | C2 | SW3 | DCDC converter switching node - make a short connection to SW3 /coil LDCDC | | С3 | LED_OUT2 | Flash LED current sink | | D1 | SCL | serial clock input for I <sup>2</sup> C interface | | D2 | GNDA | Analog ground - internally connected to GND ball A2; for improving thermal performance connect to ground plane (optional) | | D3 | VIN | Positive supply voltage input - connect to supply and make a short connection to input capacitor CVIN and to coil LDCDC | | E1 | SDA | serial data input/output for I <sup>2</sup> C interface (needs external pullup resistor) | Table 2. Pin Description for AS3647B | Pin Number | Pin Name | Description | |------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E2 | STROBE | Digital input with pulldown to control strobe time for flash function | | F-0 | TXMASK/ | Function 1: Connect to RF power amplifier enable signal - reduces currents during flash to avoid a system shutdown due to parallel operation of the RF PA and the flash driver | | E3 | TORCH | Function 2: Operate torch current level without using the I <sup>2</sup> C interface to operate the torch without need to start a camera processor (if the I <sup>2</sup> C is connected to the camera processor | # 5 Absolute Maximum Ratings Stresses beyond those listed in Table 3 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Table 4, "Electrical Characteristics," on page 6 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 3. Absolute Maximum Ratings | Parameter | Min | Max | Units | Comments | |-------------------------------------------------------|------|-----------------|-------|-----------------------------------------------------------------------------------------------| | VIN to GND | -0.3 | +7.0 | V | | | STROBE, TXMASK/TORCH, SCL, SDA to GND | -0.3 | VIN +<br>0.3 | V | max. +7V | | SW1/2/3, VOUT1/2, LED_OUT1/2 to GND | -0.3 | +7.0 | V | | | VOUT1/2 to SW1/2/3 | -0.3 | | V | Note: Diode between VOUT1/2 and SW1/2/3 | | voltage between 2xGND, GNDA pins | 0.0 | 0.0 | V | short connection recommended | | Input Pin Current without causing latchup | -100 | +100<br>+lin | mA | Norm: EIA/JESD78 | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | | | | Continuous power dissipation | | 1230 | mW | P⊤ at 70°C <sup>1</sup> | | Continuous power dissipation derating factor | | 16.7 | mW/°C | PDERATE <sup>2</sup> | | Electrostatic Discharge | | | | | | ESD HBM | | ±8000 | V | | | pins LED_OUT1/2 <sup>3</sup> | | 10000 | _ | Norm: JEDEC JESD22-A114F | | ESD HBM | | ±2000 | V | | | ESD CDM | | ±500 | V | Norm: JEDEC JESD 22-C101E | | ESD MM | | ±100 | V | Norm: JEDEC JESD 22-A115-B | | Temperature Ranges and Storage Condition | ıs | • | | | | Junction to ambient thermal resistance | | 60 <sup>4</sup> | °C/W | For more information about thermal metrics, see application note AN01 Thermal Characteristics | | Junction Temperature | | +150 | °C | Internally limited (overtemperature protection), max. 20000s | | Storage Temperature Range | -55 | +125 | °C | | | Humidity | 5 | 85 | % | Non condensing | | Body Temperature during Soldering | | +260 | °C | according to IPC/JEDEC J-STD-020 | | Moisture Sensitivity Level (MSL) | MS | SL 1 | | Represents a max. floor life time of unlimited | - 1. Depending on actual PCB layout and PCB used measured on demoboard; for peak power dissipation during flashing see document 'AS3647/47B Thermal Measurements' - 2. PDERATE derating factor changes the total continuous power dissipation (PT) if the ambient temperature is not 70°C. Therefore for e.g. TAMB=85°C calculate PT at 85°C = PT PDERATE \* (85°C 70°C) - 3. Pins LED\_OUT1 connected to LED\_OUT2 and capacitor Cvout connected to VOUT1/2 and GND; both GND pins connected together - 4. Measured on AS3647/47B Demoboard. ## **6 Electrical Characteristics** VVIN = +2.7V to +4.4V, TAMB = $-30^{\circ}$ C to $+85^{\circ}$ C, unless otherwise specified. Typical values are at VVIN = +3.7V, TAMB = $+25^{\circ}$ C, unless otherwise specified. Table 4. Electrical Characteristics | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------|------------|-----|------------|------| | General Ope | erating Conditions | | | | | | | VVIN | Supply Voltage | pin VIN | 2.7 | 3.7 | 4.4 | V | | VVINREDUCE<br>D_FUNC | Supply Voltage | AS3647/47B functionally working, but not all parameters fulfilled | 2.5<br>4.4 | | 2.7<br>5.5 | ٧ | | ISHUTDOWN | Shutdown Current | TXMASK/TORCH=L, SCL=L, VVIN<3.7V,<br>0°C < TAMB < 50°C | | 1.0 | 2.0 | μA | | ISTANBY | Standby Current | interface active, TXMASK/TORCH=L, VVIN<3.7V | | 0.5 | 10 | μΑ | | Тамв | Operating<br>Temperature | | -30 | 25 | 85 | °C | | Eta | Application Efficiency (DCDC and current sink) | LCOIL=0.6 $\mu$ H@3A, LESR=60mΩ, LED_OUT1,2=1300mA $^1$ , tFLASH<300ms | | 84 | | % | | DCDC Step | Up Converter | | | | | | | Vvout | DCDC Boost output<br>Voltage<br>(pin VOUT1/2) | | 2.8 | | 5.5 | V | | VVOUT5V | DCDC Boost output<br>Voltage<br>(pin VOUT1/2) | constant voltage mode operation | | 5.0 | | V | | Rpmos | On-resistance | DCDC internal PMOS switch | | 70 | | mΩ | | Rnmos | On-resistance | DCDC internal NMOS switch | | 70 | | mΩ | | fclk | Operating Frequency | All internal timings are derived from this oscillator | -7.5% | 4.0 | +7.5% | MHz | | Current Sin | ks | | • | | | | | VLED | LED forward voltage | single LED at 1600mA | 2.8 | 3.5 | 4.2 | V | | ILED_OUT | LED_OUT1/2 current sinks output combined | single LED | 0 | | 1600 | mA | | ILED_OUT∆ | LED_OUT1/2 current | ILED_OUT>= $800$ mA, $0$ °C $<$ TJ $<$ $100$ °C | -7 | | +7 | % | | ILED_OUTA | sink accuracy | $500$ mA <iled_out<<math>800mA, <math>0</math>°C &lt; TJ &lt; <math>100</math>°C</iled_out<<math> | -5 | | +5 | % | | ILED OUT | LED_OUT1/2 ramp | Ramp-up During startup | | 250 | | μs | | RAMP | time | Ramp-down | | 500 | | μs | | ILED_OUT<br>RIPPLE | LED_OUT current ripple | | | 20 | | mApp | | VILED_COMP | LED_OUT current<br>sink voltage<br>compliance | Minimum voltage between pin LED_OUT1/2 and GND for operation of the current sink | | 325 | | mV | | Protection a | and Fault Detection Fu | nctions (see page 12) | | | | | | VVOUTMAX | VVOUT overvoltage protection | DCDC Converter Overvoltage Protection | 5.0 | 5.3 | 5.6 | V | Table 4. Electrical Characteristics (Continued) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | |---------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|----------------|------|-----| | | Current Limit for coil | С | coil_peak=00b | 1.8 | 2.0 | 2.23 | | | | LDCDC (Pin SW)<br>measured at 40% | С | coil_peak=01b | 2.25 | 2.5 | 2.78 | | | ILIMIT | PWM duty cycle <sup>2</sup> | | coil_peak (see<br>page 24)=10b | 2.7 | 3.0 | 3.34 | Α | | | maximum 40000s<br>lifetime operation in<br>overcurrent limit | С | coil_peak=11b | 3.15 | 3.5 | 3.9 | | | VLEDSHORT | Flash LED short<br>circuit detection<br>voltage | Voltage measured between pins LED_OUT1,2 | VOUT1,2 and | | 1.0 | | ٧ | | Тоутемр | Overtemperature<br>Protection | L. C. L. C. | | | 144 | | °C | | TOVTEMPHY<br>ST | Overtemperature<br>Hysteresis | Junction temperatur | re | | 5 | | °C | | tFLASHTIMEO | Flash Timeout Timer | Can be adjusted with re flash_timeout (page 2 | egister<br>26) | 2 | | 1280 | ms | | UT | | accuracy | | -7.5 | | +7.5 | % | | | | Falling V∨เN | | 2.25 | 2.4 | 2.5 | V | | Vuvlo | Undervoltage Lockout | Rising VviN | Vuvlo<br>+0.05 | VUVLO<br>+0.1 | Vuvlo<br>+0.15 | V | | | Digital Inter | face | | | | | | | | VIH | High Level Input<br>Voltage | Pins SCL, SDA. Pin TXMASK/TORCH in external torch mode (ext_torch_on=10) | | 1.26 | | VVIN | V | | VIL | Low Level Input<br>Voltage | | | 0.0 | | 0.54 | V | | VIHFLASH | High Level Input<br>Voltage | Pin STROBE. Pin TXMASK/TORCH for TxMask mode | | 0.7 | | VVIN | V | | VILFLASH | Low Level Input<br>Voltage | (ext_torch_on=01) | | 0.0 | | 0.54 | V | | Vol | Low Level Output<br>Voltage | pin SDA, loL=3mA | 4 | | | 0.3 | V | | ILEAK | Leakage current | Pins SCL, SDA | | -1.0 | 0.0 | +1.0 | μΑ | | lpd | Pulldown current to GND <sup>4</sup> | Pins TORCH, STROBE and TXM | MASK/TORCH | | 36 | | μΑ | | tDEBTORCH | TORCH debounce time | | | 6.3 | 9 | 11.7 | ms | | tтімеоит | SCL timeout | In indicator, assist or flash mode, if SCL is low longer than this timeout, the AS3647/47B automatically enters shutdown mode | | 35 | | 100 | ms | | I <sup>2</sup> C mode tir | nings - see Figure 4 or | ı page 9 | | ' | | | | | fsclk | SCL Clock Frequency | | | 1/<br>ttimeo<br>ut | | 400 | kHz | | t <sub>BUF</sub> | Bus Free Time<br>Between a STOP and<br>START Condition | | | 1.3 | | | μs | | t <sub>HD:STA</sub> | Hold Time (Repeated) START Condition <sup>5</sup> | | | 0.6 | | | μs | Table 4. Electrical Characteristics (Continued) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------|----------------------------------------------------------|---------------------------|-----|-----|------| | t <sub>LOW</sub> | LOW Period of SCL<br>Clock | | 1.3 | | | μs | | t <sub>HIGH</sub> | HIGH Period of SCL<br>Clock | | 0.6 | | | μs | | tsu:sta | Setup Time for a<br>Repeated START<br>Condition | | 0.6 | | | μs | | t <sub>HD:DAT</sub> | Data Hold Time <sup>6</sup> | | 0 | | 0.9 | μs | | t <sub>SU:DAT</sub> | Data Setup Time <sup>7</sup> | | 100 | | | ns | | t <sub>R</sub> | Rise Time of Both SDA and SCL Signals | | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | t <sub>F</sub> | Fall Time of Both SDA and SCL Signals | | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | tsu:sto | Setup Time for STOP<br>Condition | | 0.6 | | | μs | | C <sub>B</sub> | Capacitive Load for<br>Each Bus Line | C <sub>B</sub> — total capacitance of one bus line in pF | | | 400 | pF | | C <sub>I/O</sub> | I/O Capacitance<br>(SDA, SCL) | | | | 10 | pF | - 1. To improve efficiency at low output currents, the active part of the internal switching transistor PMOS is reduced in size to 1/5 its original size. This reduces the current required to drive the PMOS transistor and therefore improves overall efficiency at low output currents. - 2. Due to slope compensation of the current limit, ILIMIT changes with duty cycle see Figure on page 17. - 3. The logic input levels VIH and VIL allow for 1.2V or 1.8V supplied driving circuit - 4. A pulldown current of $36\mu A$ is equal to a pulldown resistor of $42k\Omega$ at 1.5V - 5. After this period, the first clock pulse is generated. - 6. A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IHMIN</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 7. A fast-mode device can be used in a standard-mode system, but the requirement $t_{SU:DAT}$ = to 250ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line $t_R$ max + $t_{SU:DAT}$ = 1000 + 250 = 1250ns before the SCL line is released. ## **Timing Diagrams** Figure 4. I<sup>2</sup>C mode Timing Diagram # 7 Typical Operating Characteristics VVIN = 3.7V, $T_A = +25$ °C (unless otherwise specified), LED: Osram Phaser 2 Figure 5. DCDC Efficiency vs. VVIN Figure 7. Battery Current vs. VVIN Figure 9. ILED Startup (ILED\_OUT=1.0A) Figure 6. Application Efficiency (PLED/PVIN) vs. VVIN Figure 8. Efficiency at low currents (300mA) Figure 10. IVIN, ILED Startup (ILED\_OUT=800mA) Figure 11. ILED Startup (ILED\_OUT=60mA) Figure 12. VOUT / ILED\_OUT ripple, ILED\_OUT = 1.0A Figure 13. ILED Rampdown (ILED\_OUT=1.0A) Figure 14. ILED\_OUT vs. TAMB Figure 15. Oscillator frequency fclk vs. TAMB Figure 16. Flash Timeout # 8 Detailed Description The AS3647/47B is a high performance DCDC step up converter with internal PMOS and NMOS switches. Its output is connected to one flash LED with an internal current sink. The device is controlled by the pins SDA and SCL in I<sup>2</sup>C mode. The actual operating mode like standby, assist light, indicator or flash mode, can then be chosen by the interface. If not in standby mode, the device automatically enters shutdown mode by keeping SCL low for more than ttimeout. The AS3647/47B includes a fixed frequency DCDC step-up with accurate startup control. Together with the current sink (on LED OUT1/2) it includes several protection and safety functions. The DCDC converter always operates in PWM mode (exception: PFM mode is allowed during startup until 60mA output current to reduce EMI in EMI sensitive systems. ## **Internal Circuit Diagram** Figure 17. Internal circuit Diagram ## Softstart / Soft ramp down During startup and ramp down the LED current is smoothly ramped up and ramped down. If the DCDC converter goes out of regulation (measured by monitoring the voltage across the current sinks), the ramp up is temporarily stopped in order for the DCDC to return to regulation<sup>2</sup>. <sup>1.</sup> Following registers are reset to their default value if the timeout expires: out\_on=0, ext\_torch\_on=00, mode setting=00, const v mode=0. <sup>2.</sup> The actual value of the LED current setting can be readout by the register led\_current\_actual (see page 29) to allow the camera processor to adopt to the actual operating conditions. ## 1/4MHz Operating Mode Switching If freq\_switch\_on (see page 28)=1 and in flash and assist light mode (indicator mode or low current mode using PWM always will use pulseskip) if led\_current>=40h, the DCDC converter always operates in PWM mode (exception: PFM mode is allowed during startup) to reduce EMI in EMI sensitive systems. For flash and assist light mode and high duty cycles close to 100% on-time (maximum duty cycle) of the PMOS, the DCDC converter can switch into a 1MHz operating mode and maximum duty cycle to improve efficiency for this load condition. The DCDC converter returns back to its normal 4MHz operating frequency when load or supply conditions change. Due to this switching between two fixed frequencies the noise spectrum of the system is exactly defined and predictable. If improved efficiency is required, the fixed switching between 1MHz / 4MHz can be disabled by freq\_switch\_on (see page 28)=0. In this case pulseskip will be used. The internal circuit for switching between these two frequencies is shown in Figure 18: AS3647/ SW1/2 VOUT1/ pulseskip DCDC VVOUTMAX div 4 Open LED iclk Detect low vds LED OUT1 or LED OUT2 4MHz Set/Res FF 50µs deb. high vds freq switch on-800mV Figure 18. Internal circuit of 4MHz/1Mhz selection **Note:** For simplicity Figure 18 shows only a single current sink. ### **Protection and Fault Detection Functions** The protection functions protect the AS3647/47B and the LED(s) against physical damage. In most cases a Fault register bit is set, which can be readout by the $I^2C$ interface. The fault bits are automatically cleared by a $I^2C$ readout of the fault register. Additionally the DCDC is stopped and the current sinks are disabled by resetting out\_on=0, mode\_setting=00 and ext\_torch\_on=00. ### **Overvoltage Protection** In case of no or a broken LED(s) at the pin LED\_OUT1/2 and an enabled DCDC converter, the voltage on VOUT1/2 rises until it reaches VVOUTMAX (overvoltage condition). If this condition is detected, the DCDC converter is stopped, the current sinks are disabled and the bit fault ovp (see page 28)<sup>4</sup> is set<sup>5</sup>. <sup>3.</sup> Applies for all faults except TXMASK event occurred <sup>4.</sup> In indicator or low current mode (mode\_setting (see page 26)=01) the register fault\_led\_short is not set under an overvoltage conditions. The output voltage is nevertheless kept below VVOUTMAX. In constant voltage mode (5V generation, register bit const v mode=1) this fault is disabled. #### **Short Circuit Protection** After the startup of the DCDC converter, the voltage on LED\_OUT1/2 is continuously monitored and compared against VLEDSHORT if the LED current is above 25mA<sup>6</sup> (see Figure 19). If the voltage across the LED (VFLED = VOUT1/2-LED\_OUT1/2) stays below VLEDSHORT, the DCDC is stopped (as a shorted LED is assumed), the current sinks are disabled and the bit fault led short (see page 28) is set. Figure 19. Short LED detection #### **Overtemperature Protection** The junction temperature of the AS3647/47B is continuously monitored. If the temperature exceeds TOVTEMP, the DCDC is stopped, the current sinks are disabled (instantaneous) and the bit fault\_overtemp (see page 27) is set. The driver is automatically re-enabled once the junction temperature drops below TOVTEMP-TOVTEMPHYST. #### **TXMASK** event occurred If during flash, TXMASK current reduction is enabled (see TXMASK on page 16, configured by ext\_torch\_on=01) and a TXMASK event happened (pin TXMASK/TORCH=1), the fault register bit fault txmask (see page 27) is set. ### **Flash Timeout** If the flash is started a timeout timer is started in parallel. If the flash duration defined by the STROBE input (strobe\_on = 1 and strobe\_type = 1, see Figure 26 on page 19) exceeds tflashtimeout (adjustable by register flash\_timeout (see page 26)), the DCDC is stopped and the flash current sinks (on pin LED\_OUT1/2) are disabled and fault\_timeout is set If the flash duration is defined by the timeout timer itself (strobe\_on = 0, see Figure 24 on page 19), the register fault timeout is set after the flash has been finished. #### Supply undervoltage Protection If the voltage on the pin VIN (=battery voltage) is or falls below VuvLo, the AS3647/47B is kept in shutdown state and all registers are set to their default state. #### Wakeup Circuit - Power off detection In flash, assist light and indicator mode (register mode\_setting (page 26)=01, 10 or 11) and out\_on (page 26)=1, if SCL is L for more than tTIMEOUT, shutdown mode is automatically entered. This feature automatically detects a power-off of the controlling circuit driving SCL and SDA (VDD I/F goes to 0V) - the internal circuit is shown in Figure 20: <sup>6.</sup> To avoid errors in short LED detection for LEDs with a high leakage current <sup>7.</sup> In constant voltage mode (const v mode=1) the DCDC will not be automatically re-enabled. Figure 20. Device Shutdown and Wakeup ## **Operating Mode and Currents** The output currents and operating mode are selected according to the following table: Table 5. Operating Mode and current settings | | | Α | S3647/47 | B config | uration | operating mod | le and currents | |-----------------------------------|-------|--------|-----------------------------------------|-------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------| | SCL and SDA | токсн | STROBE | mode_<br>setting<br>(see<br>page<br>26) | out_on<br>(see<br>page<br>26) | Condition | Mode | LED_OUT1/2<br>output current | | SCL<br>low<br>for<br>tTIME<br>OUT | X | × | х | x | if previous operating<br>mode was indicator,<br>assist light or flash mode | shutdown all registers are reset to their default values | 0 | Table 5. Operating Mode and current settings (Continued) | | | Α | S3647/47 | B config | uration | operating mod | e and currents | | |--------------------------------------|-------|--------|-----------------------------------------|-------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | SCL and SDA | TORCH | STROBE | mode_<br>setting<br>(see<br>page<br>26) | out_on<br>(see<br>page<br>26) | Condition | Mode | LED_OUT1/2<br>output current | | | | X | Х | 10, 01<br>or 11 | 0 | | | | | | | X | Х | | | ext_torch_on (see page 24) not 10 | standby | 0 | | | | 0 | Х | 00 | Х | ext_torch_on =10 | | | | | 7 | 1 | х | 00 | ^ | ext_torch_on =10 | external torch mode | LED current is defined by the 7LSB <sup>2</sup> bits of led_current | | | <sup>1</sup> C commands are accepted | Х | x | 01 | 1 | | indicator mode or low current pwm mode <sup>3</sup> | LED current is defined<br>by the 6LSB bits (bits<br>50) of led_current pwm<br>modulated with 31.5kHz<br>defined by register<br>inct_pwm (1/164/16) | | | comman | Х | х | 10 | 1 | | assist light mode | LED current is defined<br>by the 7LSB <sup>2</sup> bits (60)<br>of led_current | | | l <sup>2</sup> C | Х | Х | | | strobe_on (see page 27)<br>= 0 | flash mode; | | | | | Х | 0->1 | 11 | 1 | strobe_on = 1 and<br>strobe_type (see page<br>27) = 0 | flash duration defined by flash_timeout (see page 26) | LED current is defined<br>by led_current - the<br>current can be reduced | | | | | | • | | | flash mode; | during flash, see Flash<br>Current Reductions | | | | Χ | 1 | 1 | | strobe_on = 1 and<br>strobe_type = 1 | flash duration defined by<br>STROBE input; timeout<br>defined by flash_timeout | below | | - 1. SCL low for ttimeout and operating mode is indicator, assist or flash mode then shutdown mode is entered. - 2. The MSB bit of this register not used to protect the LED; therefore the maximum assist / torch light current = half the maximum flash current - 3. The low current mode is a general purpose PWM mode to drive less current through the LED in average, but keep the actual pulsed current in a range where the light output from the LED is still specified. As only the 6 LSBs of led current are used the maximum current is limited to 1/4 of the maximum flash current. ### **Flash Current Reductions** #### **TXMASK** Usually the flash current is defined by the register led\_current . If the TXMASK/TORCH input is used and (configured by ext\_torch\_on=01), the flash current is reduced to flash\_txmask\_current if TXMASK/TORCH=1. ### Current Reduction by VIN measurements in Flash Mode Due to the high load of the flash driver and the ESR of the battery (especially critical at low temperatures), the voltage on the battery drops. If the voltage drops below the reset threshold of the system would reset. To prevent this condition the AS3647/47B monitors the battery voltage and keeps it above vin\_low\_v\_run as follows: Before a flash is started the voltage on VIN is measured. If the voltage is below the setting of vin\_low\_v, the flash is disabled (driver stays in shutdown) if vin\_low\_v\_shutdown=1 or the flash current is reduced to flash\_txmask\_current if vin\_low\_v\_shutdown=0 and fault\_uvlo (see page 27) is set. During flash, if the voltage on VIN drops below the threshold defined by vin\_low\_v\_run, the flash current is reduced (or ramping of the current is stopped during flash current startup) and fault\_uvlo is set. The timing for the reduction of the current is 8µs/LSB current change. During the flash pulse the actual used current can be readout by the register led current actual. After the flash pulse the minimum current can be readout by the register <a href="led\_current\_min">led\_current\_min</a> - this allows to adjust the camera sensitivity (gain or iso-settings) for the subsequent flash pulse (e.g. when using a pre-flash and a main flash pulse). The internal circuit for low voltage current reductions are shown in Figure 21: Figure 21. Low Voltage current Reduction Internal Circuit A mobile phone camera flash system can trigger a diagnostic flash and a main-flash: The diagnostic flash is initiated by the processor. After this diagnostic flash, the determined maximum flash current can be read back through the I<sup>2</sup>C interface from register led\_current\_min (see page 28) and used for the setting for the main flash. Therefore the current in the main-flash is constant and additionally the camera system can use this current for picture quality adjustments - the waveforms for this concept are shown in Figure 22: Figure 22. Low Voltage current Reduction Waveform with diagnostic-Flash and Main-Flash Phase If the diagnostic flash should be short (e.g. 10ms) it is recommended to operate this diagnostic flash at slightly higher vin\_low\_v\_run setting compared to the main flash as shown in Figure 23: Figure 23. Low Voltage current Reduction Waveform with short diagnostic-Flash and Main-Flash Phase The different settings for vin\_low\_v\_run allow a constant main flash current without dropping VIN below vin\_low\_v\_run. ## Flash Strobe Timings The flash timing are defined as follows: - Flash duration defined by register flash\_timeout and flash is started immediately when this mode is selected by the I<sup>2</sup>C command (see Figure 24): set strobe on = 0, start the flash by setting out on = 1 - Flash duration defined by register flash\_timeout and flash started with a rising edge on pin STROBE (see Figure 25): - set strobe\_on = 1 and strobe\_type = 0 - Flash start and timing defined by the pin STROBE; the flash duration is limited by the timeout timer defined by flash\_timeout (see Figure 26 and Figure 34): set strobe\_on = 1 and strobe\_type = 1 Figure 24. AS3647/47B flash duration defined by flash\_timeout without using STROBE input Figure 25. AS3647/47B flash duration defined by flash timeout, starting flash with STROBE rising edge Figure 26. AS3647/47B flash duration and start defined by STROBE, limited by flash\_timeout; timer not expired Figure 27. AS3647/47B flash duration and start defined by STROBE, limited by flash\_timeout; timer expired ## I<sup>2</sup>C Serial Data Bus The AS3647/47B supports the I<sup>2</sup>C bus protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a master. The devices that are controlled by the master are referred to as slaves. A master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions must control the bus. The AS3647/47B operates as a slave on the I<sup>2</sup>C bus. Within the bus specifications a standard mode (100kHz maximum clock rate) and a fast mode (400kHz maximum clock rate) are defined. The AS3647/47B works in both modes. Connections to the bus are made through the open-drain I/O lines SDA and SCL. The following bus protocol has been defined (Figure 28): - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH are interpreted as control signals. Accordingly, the following bus conditions have been defined: #### **Bus Not Busy** Both data and clock lines remain HIGH. #### Start Data Transfer A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition. #### Stop Data Transfer A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition. #### Data Valid The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions are not limited, and are determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit. #### Acknowledge Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit. A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition. Figure 28. Data Transfer on I<sup>2</sup>C Serial Bus Depending upon the state of the R/W bit, two types of data transfer are possible: - 1. **Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data is transferred with the most significant bit (MSB) first. - 2. Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the slave address). The slave then returns an acknowledge bit, followed by the slave transmitting a number of data bytes. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus is not released. Data is transferred with the most significant bit (MSB) first. The AS3647/47B can operate in the following two modes: - 1. Slave Receiver Mode (Write Mode): Serial data and clock are received through SDA and SCL. After each byte is received an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit (see Figure 29). The slave address byte is the first byte received after the master generates the START condition. The slave address byte contains the 7-bit AS3647/47B address, which is 0110000, followed by the direction bit (R/W), which, for a write, is 0. After receiving and decoding the slave address byte the device outputs an acknowledge on the SDA line. After the AS3647/47B acknowledges the slave address + write bit, the master transmits a register address to the AS3647/47B. This sets the register pointer on the AS3647/47B. The master may then transmit zero or more bytes of data, with the AS3647/47B acknowledging each byte received. The address pointer will increment after each data byte is transferred. The master generates a STOP condition to terminate the data write. - 2. Slave Transmitter Mode (Read Mode): The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the AS3647/47B while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer (Figure 30 and Figure 31). The slave address byte is the first byte received after the master generates a START condition. The slave address byte contains the 7-bit AS3647/47B address, which is 0110000, followed by the direction bit (R/W), which, for a read, is 1. After receiving and decoding the slave address byte the device outputs an acknowledge on the SDA line. The AS3647/47B then begins to transmit data starting with the register address pointed to by the register pointer. If <sup>8.</sup> The address for writing to the AS3647/47B is 60h = 01100000b <sup>9.</sup> The address for read mode from the AS3647/47B is 61h = 01100001b the register pointer is not written to before the initiation of a read mode the first address that is read is the last one stored in the register pointer. The AS3647/47B must receive a "not acknowledge" to end a read. Figure 29. Data Write - Slave Receiver Mode Figure 30. Data Read (from Current Pointer Location) - Slave Transmitter Mode Figure 31. Data Read (Write Pointer, Then Read) - Slave Receive and Transmit ## **Register Description** Table 6. ChipID Register | Addr: 0 | | ChipID Register | | | | | | |---------|----------|------------------------------|---|------------------------------------------------------------------------------------|--|--|--| | Addr. 0 | | This register has a fixed ID | | | | | | | Bit | Bit Name | Default Access Description | | | | | | | 2:0 | version | Xh | R | AS3647/47B chip version number | | | | | 7:3 | fixed_id | 10110b | R | This is a fixed identification (e.g. to verify the I <sup>2</sup> C communication) | | | | Table 7. Current Set Register | | Addr: 1 | | Current Set Register | | | | | | | | | | | | | | | | | | | | | | | | | | | | |-----|-------------|---------|---------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--| | | Addr. 1 | | This register defines design versions | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit | Bit Name | Default | Access | | Description | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | assis | ine the current on pin LED_OUT1/2 (combined; each current sink has identical currents) t mode uses bits 6:0 of this current setting (max. half of full current setting) icator or low current pwm mode uses only 5:0 of this current setting (max. 1/4 of full current setting) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0h | 0mA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | R/W | 1h | 6.3mA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2h | 12.5mA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7:0 | led_current | 9Ch | | 3Fh | 393.3mA (maximum current for indicator or low current pwm mode, mode_setting=01) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 7Fh | 796.9mA (maximum current for assist light mode, mode_setting=10) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 9Ch | 979mA - default setting | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FEh | 1593.7mA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FFh | 1600mA | | | | | | | | | | | | | | | | | | | | | | | | | | Table 9. TXMask Register | Addr: 3 | | TXMask Register | | | | | | |---------|-----------------------------------|-----------------------------------------------------------------|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | This register defines the TXMask settings and coil peak current | | | | | | | Bit | Bit Name | Default | Access | Description | | | | | | | | | De | efines operating mode for input pin TXMASK/TORCH | | | | | | | | 00 | pin has no effect | | | | 1:0 | ext_torch_on | 00 | R/W | 01 | txmask-mode; during flash if TXMASK/TORCH=1, the LED current is set to flash_txmask_current - (see TXMASK on page 16) | | | | 1.0 | ox_color_on | | 1000 | 10 | external torch mode: if TXMASK/TORCH=1 and mode_setting=00, the AS3647/47B is set into external torch mode (LED current is defined by the 7LSB <sup>1</sup> bits of led_current) | | | | | | | | 11 | don't use | | | | | | | | | Defines the maximum coil current (parameter ILIMIT) | | | | | | | | 00 | ILIMIT = 2.0A | | | | 3:2 | coil_peak | 10 | R/W | 01 | ILIMIT = 2.5A | | | | | | | | 10 | ILIMIT = 3.0A | | | | | | | | 11 | ILIMIT = 3.5A | | | | | | | _ | De | efine the current on pin LED_OUT1/2 in flash mode if ext_torch_on=01 and TXMASK/TORCH=1 | | | | | | | | 0h | 0mA | | | | | | | | 1h | 100mA | | | | | | | | 2h | 201mA | | | | | | | | 3h | 301mA | | | | | | | | 4h | 402mA | | | | | | | | 5h | 502mA | | | | | 2 | | | 6h | 602mA - default | | | | 7:4 | flash_txmask_current <sup>2</sup> | 6h | R/W | 7h | 703mA | | | | | | | | 8h | 803mA | | | | | | | | 9h | 904mA | | | | | | | | Ah | 1004mA | | | | | | | | Bh | 1104mA | | | | | | | | Ch | 1205mA | | | | | | | | Dh | 1305mA | | | | | | | | Eh | 1405mA | | | | | | | | Fh | 1506mA | | | <sup>1.</sup> The MSB bit of this register not used to protect the LED; therefore the maximum current = half the maximum flash current 2. Table 10. Low Voltage Register | | Aulalia 4 | Low Voltage Register | | | | | | | |-----|--------------------|----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Addr: 4 | This | register | define | es the operating mode with low battery voltages | | | | | Bit | Bit Name | Default | Access | | Description | | | | | | | | | Voltage level on VIN where current reduction triggers during operation (see Current Reduction by VIN measurements in Flash Mode on page 16) - only in flash mode; if VIN drops below this voltage during current ramp up, the current ramp up is stopped; during operation the current is decreased until the voltage on VIN rises above this threshold - fault_uvlo is set | | | | | | | | | | 0h | function is disabled | | | | | 2:0 | vin_low_v_run | 4h | R/W | 1h | 3.0V | | | | | 2.0 | viii_low_v_raii | 711 | 1000 | 2h | 3.07V | | | | | | | | | 3h | 3.14V | | | | | | | | | 4h | 3.22V - default | | | | | | | | | 5h | 3.3V | | | | | | | | | 6h | 3.38V | | | | | | | | | 7h | 3.47V | | | | | | | | | Voltage level on VIN where driver will change current before startup (only in flash mode) if before startup (out_on set from 0 to 1), the voltage on VIN is below vin_low_v, the current is changed to flash_txmask_current (vin_low_v_shutdown=0) or 0=shutdown (vin_low_v_shutdown=1) and fault_uvlo is set | | | | | | | | | | 0h | function is disabled | | | | | 5:3 | vin_low_v | 5h | R/W | 1h | 3.0V | | | | | 5.5 | VIII_IOW_V | 511 | IX/VV | 2h | 3.07V | | | | | | | | | 3h | 3.14V | | | | | | | | | 4h | 3.22V | | | | | | | | | 5h | 3.3V - default | | | | | | | | | 6h | 3.38V | | | | | | | | | 7h | 3.47V | | | | | | | | | Ena | bles Shutdown of current reduction under low voltage conditions | | | | | 6 | vin_low_v_shutdown | 0 | R/W | 0 | if before startup (out_on set from 0 to 1), the voltage on VIN is below vin_low_v, the current is changed to flash_txmask_current and fault_uvlo is set | | | | | | | | | 1 | if before startup (out_on set from 0 to 1), the voltage on VIN is below vin_low_v, the operating mode stays in shutdown (zero LED current) and fault_uvlo is set | | | | | | | | | | Enables Constant output voltage mode | | | | | _ | agnat v reads | | D.444 | 0 | Normal operation defined by mode_setting | | | | | 7 | const_v_mode | 0 | R/W | 1 | 5V constant voltage mode on VOUT1/2;<br>reset registers mode_setting, out_on and<br>ext_torch_on before setting this bit | | | | Table 11. Flash Timer Register | | Addr: 5 | | Flash Timer Register | | | | | | | | |-----|---------------|---------|---------------------------------------------------------------|------------------|------------------------------------------------------|--|--|--|--|--| | | Addi. 3 | | This register identifies the flash timer and timeout settings | | | | | | | | | Bit | Bit Name | Default | Access | cess Description | | | | | | | | | | | | Defir | ne the duration of the flash timer and timeout timer | | | | | | | | | | | 0h | 2ms | | | | | | | | | | | 1h | 4ms | | | | | | | | | | | 2h | 6ms | | | | | | | | | | | | | | | | | | | | | | | 23h | 72ms - default | | | | | | | | | | | | | | | | | | | 7:0 | flash_timeout | 23h | R/W | 7F | 256ms | | | | | | | | | | | 80 | 264ms(now 8 ms LSB steps from here on) <sup>1</sup> | | | | | | | | | | | 81 | 272ms | | | | | | | | | | | 82 | 280ms | | | | | | | | | | | | | | | | | | | | | | | FEh | 1272ms | | | | | | | | | | FFh | 1280ms | | | | | | | <sup>1.</sup> Internal calculation for codes above 80h: flash timeout [ms] = (flash\_timeout-127) \* 8 + 256 [ms] Table 12. Control Register | | Addu. C | Control Register | | | | | | | | |-----|---------------------|------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Addr: 6 | This req | This register identifies the operating mode and includes an all on/off be | | | | | | | | Bit | Bit Name | Default | Access | | Description | | | | | | | | | | | Define the AS3647/47B operating mode | | | | | | | | | | 00 | external torch mode if ext_torch_on (page 24)=10 | | | | | | | | | | | | | | 01 | indicator mode (or low current mode using PWM) LED current is defined by the 6LSB bits of led_current pwm modulated with 31.5kHz defined by register inct_pwm (1/164/16) | | 1:0 | 1:0 mode_setting 00 | R/W | 10 | assist light mode:<br>LED current is defined by the 7LSB <sup>1</sup> bits of<br>led_current | | | | | | | | | | | 11 | flash mode: LED current is defined by led_current (out_on and mode_setting are automatically cleared after a flash pulse) | | | | | | 2 | reserved | X | R | | reserved - don't use, always write 0 | | | | | | | | | | Е | nables the output current sinks (pin LED_OUT1/2) | | | | | | | 3 out_on 0 | DAA | 0 | outputs disabled | | | | | | | 3 | | 0 | R/W | 1 | outputs enabled (out_on and mode_setting are automatically cleared after a flash pulse) | | | | | 1. The MSB bit of this register not used to protect the LED; therefore the maximum assist light current = half the maximum flash current Table 13. Strobe Signalling Register | | Addr: 7 | Strobe Signalling Register | | | | | | | |-----|---------------|----------------------------|----------------------------------------------------------------------|---|------------------------------------------------------------------------------------------|--|--|--| | | Addr. 7 | This re | This register defines the flash current reducing and mode for STROBE | | | | | | | Bit | Bit Name | Default | Default Access Description | | | | | | | | | | De | | Defines if the STROBE input is edge or level sensitive; see also bit strobe_on (page 27) | | | | | 6 | 6 strobe_type | 1 | R/W | 0 | STROBE input is edge sensitive | | | | | | | | | 1 | STROBE input is level sensitive | | | | | | | | | | Enables the STROBE input | | | | | 7 | 7 strobe_on | 1 | R/W | 0 | STROBE input disabled | | | | | | | | | 1 | STROBE input enabled in flash mode | | | | Table 14. Fault Register | | | | Fault Register | | | | | | |-----|----------------|-------------------------------------------------------------------------------------------------------------|-------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Addr: 8 | This register identifies all the different fault conditions and provide information about the LED detection | | | | | | | | Bit | Bit Name | Default | Access | | Description | | | | | | | | | | an undervoltage event has happened - see Current uction by VIN measurements in Flash Mode on page 16 | | | | | 0 | fault_uvlo | 0 | R/sC <sup>1</sup> | 0 | No | | | | | | | | | 1 | Yes | | | | | 1 | reserved | 0 | R | | reserved - don't use | | | | | 2 | reserved | 0 | R | | reserved - don't use | | | | | | | | | Т | TXMASK/TORCH event triggered during flash - see TXMASK event occurred on page 14 | | | | | 3 | fault_txmask | 0 | R/sC <sup>1</sup> | 0 | 0 No | | | | | | | | | 1 | Yes | | | | | | | | | | see Flash Timeout on page 14 | | | | | 4 | fault_timeout | 0 | R/sC <sup>1</sup> | 0 | No fault | | | | | | | | | 1 | Flash timeout exceeded | | | | | 5 | fault_overtemp | 0 | R/sC <sup>1</sup> | LE<br>2<br>VLE | After the startup of the DCDC converter, the voltage on D_OUT1/2 is continuously monitored and compared against VLEDSHORT if the LED current is above 25mA(see Figure 25). If the voltage across the LED (VFLED = VOUT1/2-LED_OUT1/2) stays below EDSHORT, the DCDC is stopped (as a shorted LED is ssumed), the current sinks are disabled and the bit fault_led_short (see page 28) is set. on page 14 | | | | | | | | | 0 | No fault | | | | | | | | | 1 | Junction temperature limit has been exceeded | | | | Table 14. Fault Register (Continued) | | | Fault Register | | | | | | | |---------|---------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|----------|-------------------------------------------------|--|--|--| | Addr: 8 | | This register identifies all the different fault conditions and pro-<br>information about the LED detection | | | | | | | | Bit | Bit Name | Default Access Description | | | | | | | | | | | | | see Short Circuit Protection on page 14 | | | | | 6 | fault_led_short | 0 | R/sC <sup>1</sup> 0 | | No fault | | | | | | | | | 1 | A shorted LED is detected (pin LED_OUT1/2) | | | | | | | | | | see Overvoltage Protection on page 13 | | | | | 7 | 7 fault_ovp 0 R/sC <sup>1</sup> | R/sC <sup>1</sup> | 0 | No fault | | | | | | | | | | 1 | An overvoltage condition is detected (pin VOUT) | | | | 1. R/sC = Read, self clear; after readout the register is automatically cleared Table 15. PWM and Indicator Register | | | | PWM and Indicator Register | | | | | | | |-----|----------------------------------------------|---------|-----------------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Addr: 9 | | This register defines the PWM mode (e.g. for indicator) and 4/1MHz mode switching | | | | | | | | Bit | Bit Name | Default | Access | | Description | | | | | | | | | | | ne the AS3647/47B PWM with 31.5kHz operation for indicator or low current mode (mode_setting=00) | | | | | | | 1:0 inct_pwm | | | 00 | 1/16 duty cycle | | | | | | 1:0 | | 00 | R/W | 01 | 2/16 duty cycle | | | | | | | | | | 10 | 3/16 duty cycle | | | | | | | | | | 11 | 4/16 duty cycle | | | | | | | | | R/W | | ct frequency switching between 4MHz/1MHz for assist and flash modes for operation close to maximum pulsewidth | | | | | | 2 | freq_switch_on | 0 | | 0 | Pulseskip operation is allowed for all modes - results in better efficiency | | | | | | | <u>. </u> | | | 1 | In flash and assist light mode (indicator mode or low current mode using PWM always will use pulseskip) if led_current>=40h , the DCDC is running at 4MHz or 1MHz (pulseskip is disabled) - results in improved noise performance; | | | | | Table 17. Minimum LED Current Register | Addr: Eh | | | Minimum LED Current Register This register reports the minimum LED current from the last operation cycle | | | | |----------|-------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Bit Name | Default Access Description | | | | | | 7:0 | led_current_min <sup>12</sup> | 00h | R | Minimum current through the current sink (only including all current reductions as described in Current Reduction by VIN measurements in Flash Mode excluding current reductions caused by TXMASK) | | | <sup>1.</sup> As the internal change of this register is asynchronous to the readout, it is recommended to readout the register after the flash pulse. The register will store the minimum current through the LED after e.g. a previous flash. This current can be used for a subsequent flash pulse for a safe operating range. 2. This register is only set if an actual current reduction happens (fault\_uvlo (see page 27)=1) otherwise led\_current\_min=0. Table 18. Actual LED Current Register | | Addr: Fh | Actual LED Current Register | | | | | |-----|---------------------------------|-----------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Audi. Fii | | This register reports the actual set LED current | | | | | Bit | Bit Name | Default Access Description | | | | | | 7:0 | led_current_actual <sup>1</sup> | 00h | R | Actual set current through the current sink (including all current reductions as described in Flash Current Reductions including LED current ramp up/down) | | | <sup>1.</sup> As the internal change of this register is asynchronous to the readout, it is recommended to readout the register twice and compare the results. ## **Register Map** Table 21. Register Map 1 | Register<br>Definition | Addr | Default | Content | | | | | | | | |------------------------|------|---------|-------------------------------|---------------------|--------------------|-------------------|------------------|--------------|--------------|----------------| | Name | | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | ChipID | 0 | Bxh | | | fixed_id | | | | version | | | Current Set | 1 | 9Ch | | | | led_c | urrent | | | | | TXMask | 3 | 68h | f | lash_txma | sk_currer | nt | coil_ | peak | ext_to | rch_on | | Low Voltage | 4 | 2Ch | const_v<br>_mode | | | | | | n_low_v_r | run | | Flash Timer | 5 | 23h | | | | flash_t | timeout | | | | | Control | 6 | 00h | out_on reserve d mode_setting | | | | | | setting | | | Strobe Signalling | 7 | C0h | strobe_<br>on | strobe_t<br>ype | | | | | | | | Fault | 8 | 00h | fault_ov<br>p | fault_le<br>d_short | fault_ov<br>ertemp | fault_ti<br>meout | fault_tx<br>mask | reserve<br>d | reserve<br>d | fault_uvl<br>o | | PWM and Indicator | 9 | 00h | freq_swi<br>tch_on inct_pwm | | | | | | | | | Minimum LED<br>Current | Eh | 00h | led_current_min | | | | | | | | | Actual LED<br>Current | Fh | 00h | led_current_actual | | | | | | | | <sup>1.</sup> Always write'0' to undefined register bits (e.g. to bits 4..7 of register 6) # 9 Application Information ## **External Components** ### Input Capacitor CVIN Low ESR input capacitors reduce input switching noise and reduce the peak current drawn from the battery. Ceramic capacitors are required for input decoupling and should be located as close to the device as is practical. Table 22. Recommended Input Capacitor | Part Number | С | TC Code | Rated<br>Voltage | Size | Manufacturer | |-------------------|--------------------------------|---------|------------------|------|--------------------------------| | GRM188R60J106ME47 | 10μ<br>>3μF@4.5V<br>>2μF@5.25V | X5R | 6V3 | 0603 | Murata<br>www.murata.com | | LMK107BBJ106MA | 10μ<br>>3μF@4.5V | X5R | 6V3 | 0603 | Taiyo Yuden<br>www.t-yuden.com | If a different input capacitor is chosen, ensure similar ESR value and at least 3µF capacitance at the maximum input supply voltage. Larger capacitor values (C) may be used without limitations. Add a smaller capacitor in parallel to the input pin VIN (e.g. Murata GRM155R61C104, >50nF @ 3V, 0402 size). ### **Output Capacitor CVOUT** Low ESR capacitors should be used to minimize VOUT ripple. Multi-layer ceramic capacitors are recommended since they have extremely low ESR and are available in small footprints. The capacitor should be located as close to the device as is practical. X5R dielectric material is recommended due to their ability to maintain capacitance over wide voltage and temperature range. Table 23. Recommended Output Capacitor | Part Number | С | TC Code | ESR | Rated<br>Voltage | Size | Manufacturer | |----------------|--------------------------|---------|---------------------|------------------|------|--------------------------| | GRM219R61A116U | 10μF +/-10%<br>>4.2μF@5V | X5R | $30 \text{m}\Omega$ | 10V | 0805 | Murata<br>www.murata.com | If a different output capacitor is chosen, ensure similar ESR values and at least 4.2μF capacitance at 5V output voltage. #### **Inductor L**DCDC The fast switching frequency (4MHz) of the AS3647/47B allows for the use of small SMDs for the external inductor. The saturation current ISATURATION should be chosen to be above the maximum value of ILIMIT<sup>10</sup>. The inductor should have very low DC resistance (DCR) to reduce the I<sup>2</sup>R power losses - high DCR values will reduce efficiency. Table 24. Recommended Inductor | Part Number | L | DCR | <b>I</b> SATURATION | Size | Manufacturer | |-------------|-------|------|---------------------------------|----------------------------------|----------------------------| | C3-P1.5R | 1.5µH | 58mΩ | 2.4A@25°C,<br>2.0A <sup>1</sup> | 3x3x1.5mm<br>(height is<br>max.) | Mitsumi<br>www.mitsumi.com | \_ <sup>10.</sup>Can be adjusted in I<sup>2</sup>C mode with register coil peak (see page 24) Table 24. Recommended Inductor (Continued) | Part Number | L | DCR | <b>I</b> SATURATION | Size | Manufacturer | |---------------|-----------------------------------------|----------------|--------------------------|-------------------------------------------|-------------------------------------------------------| | LQM32PN1R0MG0 | 1.0μH<br>>0.6μH @ 3.0A | 60mΩ | 3.0A <sup>2</sup> | 3.2x2.5x0.9<br>mm<br>max 1.0mm<br>height | Murata | | LQM2HPN1R0MGC | 1.0μH<br>>0.6μH @ 2.0A | 100mΩ | 1.5A (2.0A) <sup>3</sup> | 2.5x2.0x0.9<br>mm<br>max 1.00mm<br>height | www.murata.com | | CIG32W1R0MNE | 1.0μH<br>>0.7μH @ 2.7A<br>>0.6μH @ 3.0A | 60mΩ<br>+/-25% | 3.0A | 3.2x2.5mm<br>max 1.0mm<br>height | Samsung Electro-<br>Mechancs<br>www.sem.samsung.co.kr | | NRH2412T1R0N | 1.0μH<br>>0.6μH @ 2.5A | 77m $\Omega$ | 2.5A <sup>4</sup> | 2.4x2.4x1.2<br>mm (height<br>is max.) | Taiyo Yuden<br>www.t-yuden.com | | CKP3225N1R0M | 1.0μH<br>>0.6μH @ 3.0A | <60mΩ | 3.0A <sup>5</sup> | 3.2x2.5x0.9<br>mm<br>max 1.0mm<br>height | Taiyo Yuden<br>www.t-yuden.com | - 1. Do not exceed maximum Isaturation can be ensured by setting coil peak (will limit LED current) - 2. Flash pattern: 200ms/3A, 200ms pause, 200ms/3A, 2s then repeat again (no limit on the number of total cycles) Alternative pattern with 1000ms/1.6A, 200ms pause, 200ms/3A, 200ms pause, 200ms/3A, 2s then repeat again. (no limit on the number of total cycles) - 3. Set current limit to 2A (coil\_peak=00b) will limit maximum output current. Flash cycle limit: 150ms on, 500ms off; repeat maximum 50 times. - 4. Set current limit to 2.5A (coil peak=01b) will limit maximum output current. - 5. Check with coil supplier for worst case flash pattern. If a different inductor is chosen, ensure similar DCR values and at least0.6µH inductance at ILIMIT. ## **PCB Layout Guideline** The high speed operation requires proper layout for optimum performance. Route the power traces first and try to minimize the area and wire length of the two high frequency/high current loops: Loop1: CVIN/CVIN2 - LDCDC - pin SW1/2 - pin GND - CVIN/CVIN2 Loop2: CVIN/CVIN2 - LDCDC - pin SW1/2 - pin VOUT1/2 - CVOUT - pin GND - CVIN/CVIN2 At the pin GND a single via (or more vias, which are closely combined) connects to the common ground plane. This via(s) will isolate the DCDC high frequency currents from the common ground (as most high frequency current will flow between Loop1 and Loop2 and will not pass the ground plane) - see the 'island' in Figure 32. Figure 32. Layout recommendation **Note:** If component placement rules allow, move all components close to the AS3647/47B to reduce the area and length of Loop1 and Loop2. An additional 100nF (e.g. Murata GRM155R61C104, >50nF @ 3V, 0402 size) capacitor CVIN2 in parallel to CVIN is recommended to filter high frequency noise for the power supply of AS3647/47B. This capacitor should be as close as possible to the GND/VIN pins of AS3647/47B. ## **5V Operating Mode** The AS3647/47Bcan be used to power a 5V system (e.g. audio amplifier). The operating mode is selected by setting register bit const\_v\_mode (page 25)=1. In this operating mode, the current sinks are disabled and cannot be switched on (no flash/torch operation is possible). **Note:** There is always a diode between VIN and VOUT1/2 due to the internal circuit. Therefore VOUT1/2 cannot be completely switched off Figure 33. 5V Operating Mode # 10 Package Drawings and Markings Figure 34. WL-CSP13 Marking AS3647 Note: Line 1: austriamicrosystems logo Line 2: AS3647 Line 3: <Code> Encoded Datecode (4 characters) Figure 35. WL-CSP13 Package Dimensions AS3647 Side View The coplanarity of the balls is $40\mu m. \label{eq:mass_eq}$ Figure 36. WL-CSP15 Marking AS3647B Note: Line 1: austriamicrosystems logo Line 2: AS3647B Line 3: <Code> Encoded Datecode (4 characters) Figure 37. WL-CSP15 Package Dimensions AS3647B The coplanarity of the balls is 40µm. # 11 Ordering Information The devices are available as the standard products shown in Table 25. Table 25. Ordering Information | Model | Description | Delivery Form | Package | |-------------------------------|--------------------------------------|---------------|-----------------------------------------------------------------------------------------| | AS3647-ZWLT | 1600mA High Current LED Flash Driver | Tape & Reel | 13-pin WL-CSP<br>(2.25x1.5x0.5mm)<br>0.5mm pitch<br>RoHS compliant / Pb-Free /<br>Green | | AS3647B-<br>ZWLT <sup>1</sup> | 1600mA High Current LED Flash Driver | Tape & Reel | 15-pin WL-CSP<br>(2.25x1.5x0.5mm)<br>0.4mm pitch<br>RoHS compliant / Pb-Free /<br>Green | 1. Check with austriamicrosystems for availability of AS3647B. **Note:** All products are RoHS compliant and austriamicrosystems green. Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect Technical support is found at http://www.austriamicrosystems.com/Technical-Support For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor Note: AS3647/47B-ZWLT ### AS3647/47B- Z Temperature Range: -30°C - 85°C WL Package: Wafer Level Chip Scale Package (WL-CSP) 2.25x1.5x0.5mm T Delivery Form: Tape & Reel ## Copyrights Copyright © 1997-2011, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. All products and companies mentioned are trademarks or registered trademarks of their respective companies. #### Disclaimer Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location. The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services. ### **Contact Information** #### Headquarters austriamicrosystems AG Tobelbaderstrasse 30 Schloss Premstaetten A-8141 Austria Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01 For Sales Offices, Distributors and Representatives, please visit: http://www.austriamicrosystems.com/contact