

# LT3694/LT3694-1

### **FEATURES**

- Wide Input Range: 4V to 36V
- Overvoltage Shutdown Protects Circuit Through **70V Transients**
- 2.6A Output Switching Regulator with Internal **Power Switch**
- Dual, Low Dropout, Linear Regulator Controllers **with Programmable Current Limit**
- Tracking/Soft-Start Inputs and Power Good Output Simplify Soft-Start and Supply Sequencing
- **E** Uses Small Inductors and Ceramic Capacitors
- $\blacksquare$  V<sub>OUT(MIN)</sub> = 0.75V (Buck and LDOs)
- Adjustable 250kHz to 2.5MHz Switching Frequency
- Accurate Enable Threshold Allows User Programmable Undervoltage Lockout
- Options for Clock Synchronization (LT3694) or Clock Output to Enable Synchronization to Other Switching Regulators (LT3694-1)
- Thermally Enhanced 28-Lead 4mm  $\times$  5mm QFN and 20-Lead TSSOP Packages

### **APPLICATIONS**

- Automotive
- **n** Industrial
- DSL and Cable Modems
- Distributed Power Regulation
- Wall Transformer Regulation

# 36V, 2.6A Monolithic Buck Regulator With Dual LDO

### **DESCRIPTION**

The LT® 3694/LT3694-1 are monolithic, current mode DC/DC converters with dual, low dropout regulator controllers. The switching converter is a step-down converter capable of generating up to 2.6A at its output. Each regulator has independent track/soft-start circuits simplifying power supply sequencing and interfacing with microcontrollers and DSPs.

The switching frequency is set with a single resistor with a range of 250kHz to 2.5MHz. The high switching frequency permits the use of small inductors and ceramic capacitors leading to very small triple output solutions. The constantswitching frequency, combined with low impedance ceramic capacitors, results in low, predictable output ripple. Protection circuitry senses the current in the power switch and external Schottky catch diode to protect the LT3694 against short-circuit conditions. Frequency foldback and thermal shutdown provide additional protection.

With its wide input voltage range of 4V to 36V, the LT3694 regulates a broad array of power sources from 4-cell batteries and 5V logic rails to unregulated wall transformers, lead acid batteries and distributed power supplies. The LT3694 can be synchronized to an external clock with the SYNC pin while the LT3694-1 offers a CLKOUT pin allowing other DC/DC converters to synchronize to the LT3694-1 clock.

 $\sqrt{J}$ , LT, LTC, LTM, Linear Technology, the Linear logo and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

# TYPICAL APPLICATION



#### **Efficiency at**  $V_{\text{OUT}} = 3.3V$



36941fb

1

# ABSOLUTE MAXIMUM RATINGS **(Note 1)**





#### 9 ||10||11||12||13||14 TOP VIEW UFD PACKAGE 28-LEAD (4mm × 5mm) PLASTIC QFN 29 GND 28 | 27 | 26 | 25 | 24 | 23 6  $\overline{5}$  $\overline{4}$ 3 2 EN/UVLO 1 SYNC (CLKOUT) PGOOD RT TRK/SS1 TRK/SS2 FB2 DRV2 DA **BST** BIAS  $V_{C1}$ FB1 TRK/SS3 FB3 DRV3  $\frac{1}{5}$   $\frac{1}{5}$   $\frac{1}{6}$   $\frac{1}{6}$   $\frac{1}{6}$   $\frac{1}{6}$   $\frac{1}{6}$   $\frac{1}{6}$  $\approx$ GND en<br>G GND LIM3 7  $\sqrt{17}$  $|18$ 19 20  $\overline{21}$  $|22$  $16$ 8 | 15 θJA = 34°C/W EXPOSED PAD (PIN 29) IS GND, MUST BE SOLDERED TO PCB LT3694-1 PINOUT IS SHOWN IN PARENTHESIS FE PACKAGE 20-LEAD PLASTIC TSSOP | 1  $\sqrt{2}$ 3 4 5 6  $\sqrt{7}$  $|8$  $\sqrt{9}$ 10 TOP VIEW 20 SW 19 DA 18 17 16 V<sub>C1</sub> 15 FB1 14 TRK/SS3 13 FB3 12 11 LIM3  $V_{\text{IN}}$ EN/UVLO SYNC(CLKOUT) PGOOD RT TRK/SS1 TRK/SS2 FB2 DRV2 LIM2 BST BIAS DRV3 21 GND  $\theta_{JA} = 38^{\circ}$ C/W EXPOSED PAD (PIN 21) IS GND, MUST BE SOLDERED TO PCB LT3694-1 PINOUT IS SHOWN IN PARENTHESIS

# PIN CONFIGURATION

### ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

**temperature range, otherwise specifications are at TA = 25°C, VIN = 12V, VBIAS = 3V, unless otherwise noted. (Notes 2, 9)**





### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the full operating

**temperature range, otherwise specifications are at TA = 25°C, VIN = 12V, VBIAS = 3V, unless otherwise noted. (Notes 2, 9)**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT3694E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3694I is guaranteed to meet performance specifications from –40°C to 125°C junction temperature.

**Note 3:** Current limit is guaranteed by design and/or correlation to static test. Slope compensation reduces current limit at higher duty cycles.

**Note 4:** This is the minimum voltage across the boost capacitor needed to guarantee full saturation of the internal power switch.

**Note 5:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating range when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 6:** Absolute Maximum Voltage at V<sub>IN</sub> and EN/UVLO pins is 70V for non-repetitive, 1 second transients and 36V for continuous operation. **Note 7:** The LDO will function if the BIAS to DRV differential is not met, but the base drive current will be drawn from  $V_{IN}$  instead of BIAS. **Note 8:** The PGOOD pin will pull low when the voltage on any of the three FB pins is lower than the PGOOD threshold value.

**Note 9:** Positive currents flow into pins, negative currents flow out of pins. Minimum and maximum values refer to absolute values.



### TYPICAL PERFORMANCE CHARACTERISTICS **VIN = 12V, TA = 25°C, unless otherwise noted.**





# TYPICAL PERFORMANCE CHARACTERISTICS **VIN = 12V, TA = 25°C, unless otherwise noted.**





### PIN FUNCTIONS **(FE/UFD)**

**V<sub>IN</sub>** (Pin 1/Pins 27, 28): The V<sub>IN</sub> pin supplies power to the internal switch of the 2.6A regulator and to the LT3694's internal reference and start-up circuitry. This pin must be locally bypassed.

**EN/UVLO (Pin 2/Pin 1):** The EN/UVLO pin is used to shut down the LT3694. It can be driven from a logic level or used as an undervoltage lockout by connecting a resistor divider from  $V_{IN}$ .

**CLKOUT (Pin 3/Pin 2):** Digital Clock Output. The CLKOUT pin allows synchronization of other switching regulators (LT3694-1 only).

**SYNC (Pin 3/Pin 2):** Frequency Synchronization Input. Connect a frequency source to this input if synchronization is desired. Connect SYNC to ground if not used (LT3694 only).

**PGOOD (Pin 4/Pin 3):** Open Collector Output. PGOOD is pulled low when any of the three regulators drops out of regulation ( $V_{FR}$  < 90% of nominal value).

**RT (Pin 5/Pin 4):** The RT pin requires a resistor to ground to set the operating frequency of the LT3694. If synchronizing the LT3694 to an external clock, the resistor should be set to program the frequency at least 20% below the synchronization frequency.

**TRK/SS1, TRK/SS2 , TRK/SS3 (Pins 6, 7, 14/Pins 5, 6, 17):** The TRK/SS pins allow a regulator to track the output of another regulator. When the TRK/SS pin is below 0.75V, the FB pin regulates to the TRK/SS voltage. This pin can also be used as a soft-start by connecting a capacitor from TRK/SS to ground. The TRK/SS pins should be left open if neither feature is used.

**FB1, FB2, FB3 (Pins 15, 8, 13/Pins 18, 7, 16):** Negative Inputs of the Error Amplifiers. The LT3694 regulates each feedback pin to the lesser of 0.75V or the corresponding TRK/SS pin voltage. Connect the feedback resistor divider taps to these pins.

**DRV2, DRV3 (Pins 9, 12/Pins 8, 15):** The DRV pins provide the base drive for the external NPN transistors for the LDO regulators. The DRV pins can provide up to 6V of base drive.

**LIM2, LIM3 (Pins 10, 11/Pins 9, 14):** The LIM pins provide current limiting on the LDO pass transistors by sensing a voltage on an external sense resistor connected to the BIAS pin. These pins should be connected to BIAS if this function is not used.

**GND (Pins 10, 11, 12, 13, 25, 26) UFD Package Only:** Power and Signal Ground.

**VC1 (Pin 16/Pin 19):** Output of the Internal Error Amp. The voltage on this pin controls the peak switch current. This pin is normally used to compensate the control loop. The switching regulator can be shut down by pulling the  $V_{C1}$  pin to ground with an NMOS or NPN transistor.

**BIAS (Pin 17/Pin 20):** The BIAS pin supplies the current to the LT3694's internal regulator and boost circuits. This must be connected to a voltage source above 3V, usually to  $V_{\text{OUT1}}$ . The LDO pass transistor base current will also come from the BIAS pin if it is at least 1.8V above the LDO output.

**BST (Pin 18/Pin 21):** The BST pin is used to provide a drive voltage, higher than the input voltage, to the internal bipolar NPN power switch.

**DA (Pin 19/Pin 22):** The DA pin senses the catch diode current to prevent excessive inductor current in output overload or short-circuit conditions.

**SW (Pin 20/Pins 23, 24):** Output of the Internal Power Switch. Connect this pin to the inductor and switching diode.

**Exposed Pad (Pin 21/Pin 29):** Ground. The underside exposed pad metal of the package provides both electrical contact to ground and a conductive thermal path to the printed circuit board. The Exposed Pad must be soldered to a grounded pad on the circuit board for proper operation.



7

# BLOCK DIAGRAM



**Figure 1. LT3694 Block Diagram with Typical External Components**



### **OPERATION**

Unless specifically noted, this data sheet refers to both the LT3694 and the LT3694-1 generically as the LT3694.

The LT3694 is a constant-frequency, current mode, buck regulator with an internal power switch plus two low dropout linear regulator controllers. The three regulators share common circuitry including input source, voltage reference, undervoltage lockout, and enable, but are otherwise independent. Operation can be best understood by referring to the Block Diagram (Figure 1).

If the EN/UVLO pin is below 0.35V (min), the LT3694 is shut down and draws <2µA from the input source tied to  $V_{\text{IN1}}$ . If the EN/UVLO pin is driven above 0.5V (typ), the internal bias circuits turn on, including the internal regulator, reference and master oscillator. The switching regulator will only begin to operate when the EN/UVLO pin reaches >1.20V (typ). The EN/UVLO pin can be driven from a logic gate or can be used as an undervoltage lockout by using a resistor divider to  $V_{IN}$ .

The switcher is a current mode regulator. Instead of directly modulating the duty cycle of the power switch, the feedback loop controls the peak current in the switch during each cycle. Compared to voltage mode control, current mode control improves loop dynamics and provides cycle-bycycle current limit.

A pulse from the oscillator sets the RS flip-flop and turns on the internal NPN bipolar power switch. Current in the switch and the external inductor begins to increase. When this current exceeds a level determined by the voltage at  $V_{C1}$ , the current comparator resets the RS flip-flop, turning off the switch. The current in the inductor flows through the external, Schottky, catch diode, and begins to decrease. The cycle begins again at the next pulse from the oscillator. In this way, the voltage on the  $V_{C1}$  pin controls the current through the inductor to the output. The internal error amplifier regulates the output voltage by continually adjusting the  $V_{C1}$  pin voltage. The threshold for switching on the  $V_{C1}$  pin is 0.75V and an active clamp of 2V limits the output current.

Overcurrent protection is provided by the DA comparator. The DA comparator senses the catch diode current and will delay the switch-on cycle if the diode current is too high at the beginning of a cycle.

The TRK/SS pins override the 0.75V reference for the FB pins when the TRK/SS pins are below 0.75V. This allows either coincident or ratiometric supply tracking on start-up as well as a soft-start capability.

The switch driver operates either from  $V_{IN}$  or from the BST pin. An external capacitor is used to generate a voltage at the BST pin that is higher than the input supply. This allows the driver to saturate the internal bipolar NPN power switch for efficient operation.

The BIAS pin allows the internal circuitry to draw its current from a voltage supply lower than  $V_{IN}$ , reducing power dissipation and increasing efficiency. If the voltage on the BIAS pin falls below 2.7V, then its quiescent current will flow from  $V_{IN}$ .

The LDO regulator uses an external NPN pass transistor to form a linear regulator. The loop is internally compensated to be stable with a minimum load capacitance of 2.2 µF. The LDO also has a foldback current limiter available to protect the external transistor under overload conditions

The overvoltage detection shuts down the LT3694 if the input voltage goes above 38V. This will prevent the switch from turning on under high voltage conditions and allows the LT3694 to survive transient input voltages up to 70V.



### **STEP DOWN SWITCHING REGULATOR**

#### **Feedback Resistor Network**

The output voltage is programmed with a resistor divider (refer to the Block Diagram in Figure 1) between the output and the FB pin. Choose the resistors according to:

$$
R1 = R2 \left( \frac{V_{OUT}}{750mV} - 1 \right)
$$

The parallel combination of R1 and R2 should be 10k or less to avoid bias current errors.

### **Input Overvoltage Lockout**

An important feature of the LT3694 is the ability to survive transient surges on the input voltage of up to 70V. This is accomplished by shutting off the regulators to keep this high voltage off the critical components. The overvoltage lockout trips when the input voltage exceeds 38V.

#### **Input Voltage Range**

The minimum operating voltage is determined either by the LT3694's internal undervoltage lockout or by its maximum duty cycle. The duty cycle is the fraction of time that the internal switch is on and is determined by the input and output voltage:

$$
DC = \frac{V_{OUT} + V_F}{V_{IN} - V_{SW} + V_F}
$$

where  $\mathsf{V}_\mathsf{F}$  is the forward voltage drop of the catch diode and  $V_{SW}$  is the voltage drop of the internal switch (~0.3V at maximum load). This leads to a minimum input voltage of:

$$
V_{IN(MINCF)} = \frac{V_{OUT} + V_F}{DC_{MAX(CF)}} - V_F + V_{SW}
$$

The duty cycle is the fraction of time that the internal switch is on during a clock cycle. The maximum duty cycle for constant-frequency operation given by  $DC_{MAX(CF)} = 1$  $-$  t<sub>OFF(MIN)</sub> • f<sub>SW</sub>. However, unlike most fixed frequency regulators, the LT3694 will not switch off at the end of each clock cycle if there is sufficient voltage across the boost capacitor (C3 in Figure 1) to fully saturate the output switch. A forced switch off for a minimum time will only occur at the end of a clock cycle when the boost capacitor needs to be recharged. This operation has the same effect as lowering the clock frequency for a fixed off time, resulting in a higher duty cycle and lower minimum input voltage. The resultant duty cycle depends on the charging times of the boost capacitor and can be approximated by the following equation:

$$
DC_{MAX} = \frac{B}{B+1}
$$

where B is the output current divided by the typical boost current from the BST Pin Current vs Switch Current curve in the Typical Performance Characteristics section.

The maximum voltage,  $V_{IN}$ , for constant-frequency operation is determined by the minimum duty cycle  $DC_{MIN}$ :

$$
V_{IN(MAXCF)} = \frac{V_{OUT} + V_F}{DC_{MIN}} - V_F + V_{SW}
$$

with  $DC_{MIN} = t_{ON(MIN)} \cdot f_{SW}$ 

Thus, both the maximum and minimum input voltages for constant-frequency operation are a function of the switching frequency and output voltage. Therefore, the maximum switching frequency must be set to a value that accommodates the input and output voltage parameters and must meet both of the following criteria:

$$
f_{MAX1} = \left(\frac{V_{OUT} + V_F}{V_{IN(MAXCF)} - V_{SW} + V_F}\right) \cdot \frac{1}{t_{ON(MIN)}} + \frac{1}{t_{ON(MIN)}} + \frac{V_{OUT} + V_F}{t_{MANZ}} = \left(1 - \frac{V_{OUT} + V_F}{V_{IN(MINCF)} - V_{SW} + V_F}\right) \cdot \frac{1}{t_{OFF(MIN)}}
$$

The values of  $t_{ON(MIN)}$  and  $t_{OFF(MIN)}$  are functions of I<sub>SW</sub> and temperature (see chart in the Typical Performance Characteristics section). Worst-case values for switch currents greater than 0.5A are  $t_{ON(MIN)} = 130$ ns and





 $t_{\text{OFF(MIN)}} = 140$ ns.  $t_{\text{MAX1}}$  is the frequency at which the minimum duty cycle is exceeded. The regulator will skip ON pulses in order to reduce the overall duty cycle at frequencies above  $f_{MAX1}$ . It will continue to regulate but with increased inductor current and greatly increased output ripple. The increased peak inductor current in pulse-skipping will also stress the switch transistor at high voltages and high switching frequency.  $f_{MAX2}$  is the frequency at which the maximum duty cycle is exceeded. If there is sufficient charge on the BST capacitor, the regulator will skip OFF periods to increase the overall duty cycle at frequencies above  $f_{MAX2}$ . It will continue to regulate but will not have constant-frequency operation.

Note that the restriction on the operating input voltage refers to steady-state limits to keep the output in regulation in constant-frequency mode; the circuit will tolerate input voltage transients up to the absolute maximum rating.

#### **Switching Frequency**

Once the upper limit for the switching frequency is found from the duty cycle requirements, the frequency may be chosen below the upper limit. Lower frequencies result in lower switching losses, but require larger inductors and capacitors. The user must decide the best trade-off. The switching frequency is set by a resistor connected from the RT pin to ground, or by forcing a clock signal into the SYNC pin (LT3694 only). The LT3694 applies a voltage of 0.75V across this resistor and uses the current to set the oscillator speed. The switching frequency is given by the following formula:

$$
f_{SW} = \frac{49.8}{R_T + 8.8}
$$

where f<sub>SW</sub> is in MHz and R<sub>T</sub> is in kΩ. The formula is accurate within  $\pm 2\%$  over the frequency range. Table 1 shows the typical measured value of  $R<sub>T</sub>$  for several common switching frequencies.



**Table 1: RT for Common Frequencies**

For external clocks applied to the SYNC pin (LT3694 only), the circuit will support  $V_H$  logic levels from 1.8V to 5V CMOS or TTL. The duty cycle needs a minimum on time of 100ns and a minimum off time of 100ns. When operating in sync mode,  $R<sub>T</sub>$  should be set to provide a frequency at least 20% below the minimum sync frequency.

#### **Inductor Selection and Maximum Output Current**

A good first choice for the inductor value is:

$$
L = \frac{V_{OUT} + V_F}{1.25A \cdot f}
$$

where f is the switching frequency in MHz, L is the inductor value in µH, V<sub>OUT</sub> is the output voltage and V<sub>F</sub> is the catch diode voltage drop.

The current in the inductor is a triangle wave with an average value equal to the load current. The peak switch current is equal to the output current plus half the peak-topeak inductor ripple current. The LT3694 limits its switch current in order to protect itself and the system from overload faults. Therefore, the maximum output current that the LT3694 will deliver depends on the switch current limit, the inductor value and the input and output voltages. When the switch is off, the potential across the inductor is the output voltage plus the catch diode drop. This gives the peak-to-peak ripple current in the inductor:

$$
\Delta I_L = (1 - DC) \frac{V_{OUT} + V_F}{L \cdot f}
$$



where f is the switching frequency of the LT3694 and L is the value of the inductor. The peak inductor and switch current is:

$$
I_{SWPK} = I_{LPK} = I_{OUT} + \frac{\Delta I_L}{2}
$$

To maintain output regulation, this peak current must be less than the LT3694's switch current limit,  $I_{LIM}$ .  $I_{LIM}$  is at least 3.5A at low duty cycles (0.1) and decreases linearly to 2.8A at  $DC = 0.8$ .

The minimum inductance can now be calculated as:

$$
L_{MIN} = \frac{1 - DC_{MIN}}{2 \cdot f} \cdot \frac{V_{OUT} + V_F}{I_{LIM} - I_{OUT}}
$$

However, it's generally better to use an inductor larger than the minimum value. The minimum inductor has large ripple currents which increase core losses and require large output capacitors to keep output voltage ripple low. Select an inductor greater than  $L_{MIN}$  that keeps the ripple current below 30% of  $I<sub>LIM</sub>$ .

For input voltages greater than 30V, use an inductor with a saturation current of 6A or greater and an inductance value of 3.3µH or greater.

The inductor's RMS current rating must be greater than the maximum load current and its saturation current should be greater than  $I_{\text{F}}$  For highest efficiency, the series resistance (DCR) should be less than  $0.1Ω$ . Table 2 lists several vendors and types that are suitable.



#### **Table 2. Inductors**

This analysis is valid for continuous mode operation  $(I<sub>OUT</sub> > I<sub>11M</sub>/2)$ . For details of maximum output current in discontinuous mode operation, see the Linear Technology Application Note 44. Finally, for duty cycles greater than 50% (V $_{\rm 0UT}/\rm V_{\rm IN}$  > 0.5), a minimum inductance is required to avoid subharmonic oscillations. This minimum inductance is:

$$
L_{MIN} = \frac{(V_{OUT} + V_F)}{2A \cdot f_{SW}}
$$

with  $L_{MIN}$  in  $\mu$ H and f<sub>SW</sub> in MHz. A detailed discussion of subharmonic oscillations can be found in the Linear Technology Application Note 19.

#### **Input Capacitor Selection**

Bypass the input of the LT3694 circuit with a ceramic capacitor of X7R or X5R type. Y5V types have poor performance over temperature and applied voltage, and should not be used. A 4.7µF to 22μF ceramic capacitor is adequate to bypass the LT3694 and will easily handle the ripple current. Use a 22 $\mu$ F capacitor with  $f_{SW}$  between 250kHz and 800kHz. Use a 10 $\mu$ F capacitor with  $f_{SW}$  between 800kHz and 1.6MHz. Use a 4.7µF capacitor above 1.6MHz. Always check for sufficient margin by reducing the capacitor value until the dropout increases by >500mV. If the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a lower performance electrolytic capacitor.

Step-down regulators draw current from the input supply in pulses with very fast rise and fall times. The input capacitor is required to reduce the resulting voltage ripple at the LT3694 and to force this very high frequency switching current into a tight local loop, minimizing EMI. A 10μF capacitor is capable of this task, but only if it is placed close to the LT3694 and the catch diode (see the PCB Layout section). A second precaution regarding the ceramic input capacitor concerns the maximum input voltage rating of the LT3694. A ceramic input capacitor combined with trace or cable inductance forms a high





quality (under damped) tank circuit. If the LT3694 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT3694's maximum input voltage rating. See Linear Technology Application Note 88 for more details.

#### **Output Capacitor Selection**

The output capacitor filters the inductor current to generate an output with low voltage ripple. It also stores energy in order to satisfy transient loads and stabilize the LT3694's control loop. Because the LT3694 operates at a high frequency, minimal output capacitance is necessary. In addition, the control loop operates well with or without the presence of output capacitor series resistance (ESR). Ceramic capacitors, which achieve very low output ripple and small circuit size, are therefore an option.

Output ripple can be estimated with the following equations:

$$
V_{RIPPLE} = \frac{\Delta I_L}{8 \cdot f \cdot C_{OUT}}
$$
; Ceramic  
 $V_{RIPPLE} = \Delta I_L \cdot ESR$ ; Electrolytic

where  $\Delta I_1$  is the peak-to-peak ripple current in the inductor. The RMS content of this ripple is very low so the RMS current rating of the output capacitor is usually not of concern. It can be estimated with the formula:

$$
I_{C(RMS)} = \frac{\Delta I_L}{\sqrt{12}}
$$

Another constraint on the output capacitor is that it must have greater energy storage than the inductor; if the stored energy in the inductor transfers to the output, the resulting voltage step should be small compared to the regulation voltage. For a 5% overshoot, this requirement indicates:

$$
C_{\text{OUT}} > 10 \cdot L \cdot \left(\frac{I_{\text{LIM}}}{V_{\text{OUT}}}\right)^2
$$

The low ESR and small size of ceramic capacitors make them the preferred type for LT3694 applications. Not all ceramic capacitors are the same, however. Many of the higher value capacitors use poor dielectrics with high temperature and voltage coefficients. In particular, Y5V and Z5U types lose a large fraction of their capacitance with applied voltage and at temperature extremes. Because loop stability and transient response depend on the value of  $C<sub>OUT</sub>$ , this loss may be unacceptable. Use X7R and X5R types instead.

Electrolytic capacitors are also an option. The ESRs of most aluminum electrolytic capacitors are too large to deliver low output ripple. Surge rated tantalum capacitors or low ESR, organic, electrolytic capacitors intended for power supply use are suitable. Choose a capacitor with a sufficiently low ESR for the required output ripple. Because the volume of the capacitor determines its ESR, both the size and the value will be larger than a ceramic capacitor that would give similar ripple performance. One benefit is that the larger capacitance may give better transient response for large changes in load current. Table 3 lists several capacitor vendors.



#### **Table 3. Low ESR Surface Mount Capacitors**



### **Diode Selection**

The catch diode (D1 from Figure 1) conducts current only during switch off time. Average forward current in normal operation can be calculated from:

$$
I_{D(AVG)} = I_{OUT} \bullet \frac{V_{IN} - V_{OUT}}{V_{IN}}
$$

Consider a diode with a larger current rating than  $I_{D(A \vee G)}$ when the part must survive a shorted output. The DA pin monitors the current in the diode and prevents the switch from turning on at the beginning of a charge cycle if the diode current is above the DA limit. Therefore, under overload conditions, the average diode current will increase to the average of the switch current limit and the DA current limit.

Peak reverse voltage is equal to the regulator input voltage, so use a diode with a reverse voltage rating greater than the maximum input voltage. The internal OVLO can protect the diode from excessive reverse voltage by shutting down the regulator if the input voltage exceeds 38V. Table 4 lists several Schottky diodes and their manufacturers.

**Table 4. Schottky Diodes (40V, 3A)**

| <b>PART NUMBER</b> | $V_f$ at 3A (V) | <b>OUTLINE</b> | <b>MANUFACTURER</b>          |
|--------------------|-----------------|----------------|------------------------------|
| MBRS340            | 0.5             | <b>SMC</b>     | <b>ON Semiconductor</b>      |
| MBRD340            | 0.6             | D-PAK          | www.onsemi.com               |
| B340               | 0.5             | <b>SMC</b>     | Diodes, Inc.                 |
| <b>SMB340</b>      | 0.5             | Powermite 3    | www.diodes.com               |
| <b>CMSH3-40</b>    | 0.5             | <b>SMC</b>     | <b>Central Semiconductor</b> |
| CSHD3-40           | 0.65            | D-PAK          | www.centralsemi.com          |

### **Frequency Compensation**

The LT3694 uses current mode control to regulate the output. This simplifies loop compensation. In particular, the LT3694 does not require the ESR of the output capacitor for stability, so the user is free to employ ceramic capacitors to achieve low output ripple and small circuit size. Frequency compensation is provided by the components tied to the

 $V_C$  pin, as shown in Figure 2. Generally a capacitor  $(C_C)$ and a resistor  $(R<sub>C</sub>)$  in series to ground are used. In addition, there may be lower value capacitor in parallel. This capacitor (C<sub>F</sub>) is not part of the loop compensation but is used to filter noise at the switching frequency, and is required only if a phase-lead capacitor  $(C_{PI})$  is used or if the output capacitor (C1) has high ESR.



**Figure 2. Model for Loop Response**

Loop compensation determines the stability and transient performance. The best values for the compensation network depend on the application and in particular the type of output capacitor. A practical approach is to start with one of the circuits in this data sheet that is similar to your application and tune the compensation network to optimize the performance. Stability should then be checked across all operating conditions, including load current, input voltage and temperature. The LT1375 data sheet contains a more thorough discussion of loop compensation and describes how to test the stability using a transient load. Figure 2 shows an equivalent circuit for the LT3694 control loop. The error amplifier is a transconductance amplifier with finite output impedance.



The power section, consisting of the modulator, power switch and inductor, is modeled as a transconductance amplifier generating an output current proportional to the voltage at the  $V_{C1}$  pin. Note that the output capacitor integrates this current, and that the capacitor on the  $V_{C1}$ pin  $(C<sub>C</sub>)$  integrates the error amplifier output current, resulting in two poles in the loop. In most cases a zero is required and comes from either the output capacitor ESR or from a resistor  $R<sub>C</sub>$  in series with  $C<sub>C</sub>$ . This simple model works well as long as the value of the inductor is not too high and the loop crossover frequency is much lower than the switching frequency. A phase lead capacitor  $(C_{PI})$  across the feedback divider may improve the transient response.

Figure 3 shows the transient response when the load current steps from 1A to 2.6A and back to 1A.



**Figure 3. Transient Load Response of the LT3694 Front Page Application as the Load Current Is Stepped from 1A to 2.6A.**  $V_{\text{OUT}} = 3.3V$ 

#### **BST and BIAS Pin Considerations**

Capacitor C3 and the internal boost Schottky diode (see the Block Diagram in Figure 1) are used to generate a boost voltage that is higher than the input voltage. In most cases a 0.22μF capacitor will work well. Figure 4 shows three ways to arrange the boost circuit. The BST pin must be more than 2.3V above the SW pin for best efficiency. For outputs of 3V and above, the standard circuit (Figure 4a) is best. For outputs between 2.8V and 3V, use a 1μF boost capacitor. A 2.5V output presents a special case because it is marginally adequate to support the boosted drive stage while using the internal boost diode. For reliable BST pin operation with 2.5V outputs, use a good external Schottky diode (such as the ON Semi MBR0540), and a 1μF boost capacitor (see Figure 4b). For lower output voltages, the BIAS pin can be tied to the input (Figure 4c), or to another supply greater than 2.8V. Tying BIAS to  $V_{IN}$  reduces the maximum input voltage to 7V. The circuit in Figure 4a is more efficient because the BST pin current and BIAS pin quiescent current comes from a lower voltage source. One must also ensure that the maximum voltage ratings of the BST and BIAS pins are not exceeded. The minimum







operating voltage of an LT3694 application is limited by the minimum input voltage (4V) and by the maximum duty cycle as outlined in a previous section. For proper start-up, the minimum input voltage is also limited by the boost circuit. If the input voltage is ramped slowly, or the LT3694 is turned on with its EN/UVLO or TRK/SS pin when the output is already in regulation, then the boost capacitor may not be fully charged. Because the boost capacitor is charged with the energy stored in the inductor, the circuit will rely on some minimum load current to get the boost circuit running properly. This minimum load will depend on input and output voltages, and on the arrangement of the boost circuit. The minimum load generally goes to zero once the circuit has started. Figure 5 shows a plot of input voltage to start and to run as a function of load current. In many cases the discharged output capacitor will present a load to the switcher, which will allow it to start. The plots show the worst-case situation in which  $V_{IN}$  is ramping very slowly. For lower start-up voltage, the boost diode can be tied to  $V_{IN}$ , however, this restricts the input range to one-half of the absolute maximum rating of the BST pin.

At light loads, the inductor current becomes discontinuous and the effective duty cycle can be very high. This reduces the minimum input voltage to approximately 300mV above  $V_{OIII}$ . At higher load currents, the inductor current is continuous and the duty cycle is limited by the maximum duty cycle of the LT3694, requiring a higher input voltage to maintain regulation.

### **Internal Undervoltage Lockout**

The LT3694 features an internal undervoltage lockout that will shut off all three regulators if the input voltage drops too low to maintain regulation of the internal circuitry. This lockout trips when  $V_{IN}$  drops below 3.8V (typ).



**Figure 5. The Minimum Input Voltage Depends on Output Voltage, Load Current and Boost Circuit**

### **Enable and Programmable Undervoltage Lockout**

The EN/UVLO pin provides both logic enable and programmable undervoltage lockout functions. There are two thresholds on the EN/UVLO pin. The first threshold is at 500mV (typ). When EN/UVLO is below this threshold, the LT3694 is in complete shutdown and the quiescent current drops below 2µA.



Once EN/UVLO climbs above the first threshold, the internal circuitry of the LT3694 is turned on but the switching regulator and LDOs remain shut off. A 2µA current sink on the EN/UVLO pin is activated to provide hysteresis for the programmable undervoltage function.

The second threshold is an accurate 1.2V derived from the internal reference. When EN/UVLO is above the second threshold, the regulators turn on and the 2µA current sink turns off. This allows an accurate programmable UVLO function by placing a resistor divider between  $V_{IN}$ , EN/UVLO and ground. Figure 6a shows the EN/UVLO block diagram and Figure 6b shows connections for the programmable UVLO function.

The trip level is set by the resistor ratio:

$$
V_{IN(UVTRIP)} = 1.2V\left(\frac{R1+R2}{R2}\right)
$$

The hysteresis is set by R1:

 $V_{IN(UVHYS)} = 2\mu A \cdot R1$ 

The EN/UVLO pin may be driven with a logic output if the programmable UVLO is not needed. The requirements for the logic output are a low output voltage less than 0.35V (to insure low current shutdown) and a high output voltage greater than 1.25V.

#### **Low Dropout Regulator**

Each low dropout regulator comprises an error amp, loop compensation and a base drive amp. It uses the same 0.75V reference as the switching regulators. It requires an external NPN pass transistor and 2.2μF of output capacitance for stability.

The dropout characteristics will be determined by the pass transistor. The collector-emitter saturation characteristics will limit the dropout voltage. Table 5 lists some suitable NPN transistors with their saturation specifications.



**(6b) Programmable UVLO Application**

#### **Figure 6. Programmable UVLO Application**

The base drive voltage has a maximum voltage of 6V. This will limit the maximum output of the regulator to  $6V - V_{BE(SAT)}$  where  $V_{BE(SAT)}$  is the base-emitter saturation voltage of the pass transistor.

#### **Table 5. Low V<sub>CESAT</sub>** Transistors





The LDO may be shut down if it is unused by pulling the FB pin up with a resistor that will source at least 30μA. The FB pin will clamp at about 1.25V and the LDO will shut off reducing power consumption. This pull-up can be sourced from one of the LT3694 outputs provided that channel is always on when the other channels are on.

The output stage of the LDO will drive the NPN base from the BIAS voltage if it is at least 1.8V above the LDO DRIVE voltage, otherwise the NPN base current comes from  $V_{IN}$ . The base drive current is limited to 15mA.

### **LDO FB Resistor Network**

The output voltage of the LDO regulator is programmed with a resistor divider (refer to the Block Diagram in Figure 7) between the emitter of the external NPN pass resistor and the feedback pin, FB2 or FB3. Choose the resistors according to:

$$
R1 = R2 \left( \frac{V_{OUT}}{0.75} - 1 \right)
$$

The parallel combination of R1 and R2 should be 10k or less to avoid bias current errors.



**Figure 7. LDO with Current Limit**

### **LDO Current Limit**

The LDO has a current limit available to reduce the power consumption of the NPN transistor under overload conditions. The current limit requires the NPN transistor collector to be connected to the BIAS pin through a low resistance sense resistor. The current limit circuit senses the voltage drop across this resistor and reduces the base drive current when the limit voltage exceeds 60mV. This will limit the output current to 60mV/R<sub>SENSE</sub>.

If the overload causes the output voltage to drop, the limit voltage is folded back to reduce power in the NPN transistor. The limit circuit monitors the FB voltage and ramps the limit voltage down once  $V_{FB}$  drops to 0.6V. The limit voltage will fold back to  $26mV$  when  $V_{FB}$  has dropped to 0V. The current foldback is disabled until the associated TRK/SS pin rises above 0.68V. This insures proper start-up under full load conditions. Figure 7 shows the LDO circuit with current limit.

Properly routing the current limit sense resistors is critical to minimize errors in the current limit. The sense connections are the BIAS pin (both channels) on the high side and LIM2 or LIM3 on the bottom side. These sense leads must be routed separately from all current carrying traces. Figure 9 shows a layout that minimizes trace resistance errors. The current limit sense resistors (RLIM2 and RLIM3) are placed close together and the BIAS pin trace is connected to  $V_{\text{OUT1}}$  at their junction. The bottom sides of these resistors have a separate via and trace to the LIM2 and LIM3 pins.

The foldback can dramatically reduce the power dissipation of the NPN pass transistor under short-circuit conditions. For example, an application that has  $V_{OIIT1} = 3.3V$  and  $V_{\text{OUT2}} = 2.5V$  will nominally have 0.8V across the pass transistor  $V_{CE}$ . Under short-circuit conditions, the pass transistor  $V_{CE}$  will increase to 3.3V. Without foldback the power dissipation in the pass transistor will increase by more than 4x, but with foldback the power dissipation only increases by 78%.



If the current feeding the collector of the NPN through the sense resistor comes from a supply that is not connected to BIAS, the current limit cannot be used and the LIM pin must be connected to BIAS to disable the current limit.

#### **Tracking and Soft-Start**

The output of the LT3694 regulates to the lowest voltage present at either the TRK/SS pin or an internal 0.75V reference. A capacitor from the TRK/SS pin to ground is charged by an internal 3μA current source resulting in a linear output ramp from 0V to the regulated output whose duration is given by:

$$
t_{RAMP} \!=\! \frac{C_{TRKSS} \bullet 0.75V}{3 \mu A}
$$

At power-up or at any shutdown event, the TRK/SS pins are internally pulled to ground through  $100\Omega$  to insure the soft-start capacitors are discharged. The pins clamp at 1.3V.

Ratiometric tracking is achieved by tying the TRK/SS pins tied together and connecting to a single capacitor. The charge current is multiplied by the number of TRK/SS pins connected.

Coincident tracking is accomplished by adding an additional resistor divider to the master regulator output and connecting it to the TRK/SS pin of the slave regulator. The resistor divider should be equal to the slave's feedback divider. Keep in mind that the LDO pass transistor  $V_{CE(SAT)}$ will limit how well the LDO output can coincidentally track the switching regulator output.

The TRK/SS pin has a low voltage detect that insures the regulator is shut off when TRK/SS is pulled low. The threshold low voltage is nominally 50mV. This allows independent on/off control of the LDOs using the TRK/SS pins. The logic drive should be open collector or have series resistance because the TRK/SS pins are internally pulled to ground during any shutdown event.

### **Shorted and Reversed Input Protection**

If an inductor is chosen that will not saturate excessively, an LT3694 buck regulator will tolerate a shorted output. There is another situation to consider in systems where the output will be held high when the input to the LT3694 is absent. This may occur in battery charging applications or in battery backup systems where a battery or some other supply is diode ORed with the LT3694's output. If the  $V_{IN}$  pin is allowed to float and the EN/UVLO pin is held high (either by a logic signal or because it is tied to  $V_{IN}$ ). then the LT3694's internal circuitry will pull its quiescent current through its SW pin. This is fine if the system can tolerate a few mA in this state. If the EN/UVLO pin is grounded, the SW pin current will drop to essentially zero. However, if the  $V_{IN}$  pin is grounded while the output is held high, then parasitic diodes inside the LT3694 can pull large currents from the output through the SW pin and the  $V_{IN}$  pin. The circuit in Figure 8 runs only when the input voltage is present—and protects against a shorted or reversed input.



**Figure 8. Diode D4 Prevents a Shorted Input from Discharging a Backup Battery Tied to the Output. It Also Protects the Circuit from a Reversed Input. The LT3694 Runs Only When the Input Is Present**



#### **PCB Layout**

For proper operation and minimum EMI, care must be taken during printed circuit board layout. Figure 9 shows the recommended component placement with trace, ground plane and via locations. Note that large, switched currents flow in the LT3694's  $V_{\text{IN}}$ , DA, and SW pins, the catch diode (D1) and the input capacitor  $(C_{1N})$ . The loop formed by these components should be as small as possible. These components, along with the inductor and output capacitor, should be placed on the same side of the circuit board, and their connections should be made on that layer. Place a local, unbroken ground plane below these components. The SW and BST nodes should be as small as possible. Finally, keep the FB and  $V<sub>C</sub>$  nodes small so that the ground traces will shield them from the SW and BST nodes.

The exposed pad on the bottom of the package must be soldered to ground so that the pad acts as a heat sink. To keep thermal resistance low, extend the top side ground plane as much as possible, and add thermal vias under and near the LT3694 to additional ground planes within the circuit board and on the bottom side.

#### **High Temperature Considerations**

The PCB must provide heat sinking to keep the LT3694 cool. The Exposed Pad on the bottom of the package must be soldered to a ground plane. This ground should be tied to large copper layers below with thermal vias; these layers will spread the heat dissipated by the LT3694. Place

additional vias to reduce thermal resistance further. With these steps, the thermal resistance from die (or junction) to ambient can be reduced to  $\theta_{JA} = 34^{\circ}$ C/W (UFD) or  $\theta_{JA} = 38^{\circ}$ C/W (FE20). With 100 LFPM airflow, this resistance can fall by another 25%. Further increases in airflow will lead to lower thermal resistance.

Because of the large output current capability of the LT3694, it is possible to dissipate enough heat to raise the junction temperature beyond the absolute maximum. When operating at high ambient temperatures, the maximum load current should be derated as the ambient temperature approaches T<sub>J(MAX)</sub>.

Power dissipation within the LT3694 can be estimated by calculating the total power loss from an efficiency measurement and subtracting the catch diode loss and inductor loss. The die temperature is calculated by multiplying the LT3694 power dissipation by the thermal resistance from junction-to-ambient. Keep in mind other heat sources—such as the catch diode, inductor and LDO pass transistors.

#### **Other Linear Technology Publications**

Application Notes 19, 35 and 44 contain more detailed descriptions and design information for buck regulators and other switching regulators. The LT1376 data sheet has a more extensive discussion of output ripple, loop compensation and stability testing. Design Note 318 shows how to generate a bipolar output supply using a buck regulator.





**Figure 9. A Good PCB Layout Ensures Proper, Low EMI Operation**



### TYPICAL APPLICATIONS



**Automotive Input Range (6V to 16V) to 3.3V, 2.5V, 1.8V**





### TYPICAL APPLICATIONS



**Wide Input Range to (6.3V to 36V) to 5V, 3.3V, 2.5V With Independent On/Off Control of the LDOs**



### TYPICAL APPLICATIONS



**Wide Input Range (6V to 36V) to 1.8V, 2.5V and 3.3V**

THE LDO OUTPUT CURRENT CAPABILITY IS LIMITED BY THE POWER DISSIPATION OF THE NPN PASS TRANSISTORS



### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**



- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
	- ON THE TOP AND BOTTOM OF PACKAGE

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

**FE Package 20-Lead Plastic TSSOP (4.4mm)**







NOTE:

2. DIMENSIONS ARE IN MILLIMETERS

3. DRAWING NOT TO SCALE

\*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH 1. CONTROLLING DIMENSION: MILLIMETERS 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT

SHALL NOT EXCEED 0.150mm (.006") PER SIDE



### REVISION HISTORY





### TYPICAL APPLICATION



**6V to 28V Input Range with Cascaded Step Down — 3.3V, 2.5V and 1.8V Outputs Plus Independently Enabled 1.8V, 1.5V and 1.2V Outputs** 

### RELATED PARTS



36941fb LT 0312 REV B · PRINTED IN USA