

## CML Semiconductor Products PRODUCT INFORMATION FX469 1200/2400/4800 Baud

FFSK Modem

Publication D/469/6 April 1998

### **Features**

- Selectable Data Rates 1200, 2400 and 4800 Baud
- Full-Duplex FFSK
- Rx and Tx Bandpass Filters
- Clock Recovery and Carrier Detect Facilities
- Rx and Tx Enable Functions

• Pin Selected Xtal/Clock Inputs 1.008MHz or 4.032MHz

- Radio and General Applications
   Data-Over-Radio
  - PMR and Cellular Signalling
  - Portable Data Terminals
  - Personal/Cordless Telephone



# FX469

### Brief Description

The FX469 is a single-chip CMOS LSI circuit which operates as a full-duplex pin-selectable 1200, 2400 or 4800 baud FFSK Modem. The mark and space frequencies are 1200/1800, 1200/2400 and 2400/4800 Hz respectively. Tone frequencies are phase continuous; transitions occur at the zero crossing point.

Employing a common Xtal oscillator with a choice of two clock frequencies (1.008MHz or 4.032MHz) to provide baud-rate, transmit frequencies, and Rx and Tx synchronization, the transmitter and receiver operate entirely independently including individual section powersave functions.

The FX469 includes on chip circuitry for Carrier Detect and Rx Clock recovery, both of which are made available as output pins. Rx, Tx and Carrier Detect paths each contain a bandpass filter to ensure the provision of optimum signal conditions both in the modem and for the Tx modulation circuitry.

The FX469 demonstrates a high sensitivity and good bit-error-rate under adverse signal conditions; the carrier detect time constant is set by an external capacitor, whose value should be arranged as required to further enhance this product's performance in high noise environments.

This low-power device requires few external components and is available in small outline plastic (S.O.I.C) and cerdip DIL packages.

## Pin Number Function

|    | FX469 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
|----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| DW | LG/LS | J/P6 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
| 1  | 1     | 1    | <b>Xtal/Clock :</b> The input to the on-chip inverter, for use with either a 1.008MHz or Xtal or external clock. Clock frequency selection is by the "Clock Rate" input pine selection of this frequency will affect the operational Data Rate of this device. Reselection information on the next page. Operation of any CML microcircuit with clock input may cause device damage. To minimise damage in the event of a Xt failure. it is recommended that the power rail ( $V_{DD}$ ) is fitted with a current limiting (resistor or fast-reaction fuse). | . The<br>efer to Baud<br>out a Xtal or<br>tal/drive |
| 2  | 2     | 2    | XtalN: Output of the on-chip inverter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |
| 3  | 3     | 3    | <b>Tx Sync O/P :</b> A squarewave, produced on-chip, to synchronize the input of lo transmission of the FFSK signal (See Figure 4).                                                                                                                                                                                                                                                                                                                                                                                                                          | gic data and                                        |
| 4  | 5     | 5    | <b>Tx Signal O/P :</b> When the transmitter is enabled, this pin outputs the (140-step sinewave) FFSK signal (See Figure 4). With the transmitter disabled, this output is set to a high-impedance state.                                                                                                                                                                                                                                                                                                                                                    | o pseudo                                            |
| 5  | 7     | 6    | <b>Tx Data I/P :</b> Serial logic data to be transmitted is input to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                     |
| 6  | 8     | 7    | <b>Tx EnableN :</b> A logic '0' will enable the transmitter (See Figure 4). A logic '1' at put the transmitter into powersave whilst forcing "Tx Sync Out" to a logic '1' and Out" to a high-impedance state. This pin is internally pulled to $V_{DD}$ .                                                                                                                                                                                                                                                                                                    |                                                     |
| 7  | 9     | 8    | <b>Bandpass O/P</b> : The output of the Rx Bandpass Filter. This output impedance 10kw and may require buffering prior to use.                                                                                                                                                                                                                                                                                                                                                                                                                               | is typically                                        |
|    | 40    | •    | Dy Enclose. The constral of the Dy function. The constral of other outputs is give                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | a halaw                                             |
| 8  | 10    | 9    | Rx Enable : The control of the Rx function. The control of other outputs is giveRx Enable=Rx Enable=Rx FunctionClock Data O/PCarrier DetectRx                                                                                                                                                                                                                                                                                                                                                                                                                | k Sync Out                                          |
|    |       |      | "1" = Enabled Enabled Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Enabled                                             |
|    |       |      | "0" = Powersave "0" "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1" or "0"                                           |
|    |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
|    |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
| 9  | 11    | 10   | $V_{\text{BIAS}}$ : The output of the on-chip analogue bias circuitry. Held internally at $V_{\text{DD}}/2$ , should be decoupled to $V_{\text{SS}}$ by a capacitor ( $C_2$ ). (See Figure 2. This bias voltage is maintained under all powersave conditions.                                                                                                                                                                                                                                                                                                | this pin                                            |
| 10 | 12    | 11   | V <sub>ss</sub> : Negative supply rail (GND).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |
|    |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |
|    |       |      | FX469P package discontinued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |

## Pin Number Function

| FX469       FX469         DW       LG/LS       J/P6         11       13       12         Unclocked Data O/P: The recovered asynchronous serial data output from                                                                                                                                                                                                                                                                                                                                                                                                                                 | n the receiver                                                                                                         |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 11       13       12         Unclocked Data O/P:       The recovered asynchronous serial data output from                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | n the receiver                                                                                                         |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | in the receiver.                                                                                                       |  |  |  |  |  |  |
| 121413Clocked Data O/P: The recovered synchronous serial data output from the<br>Data is latched out by the recovered clock, available at the "Rx Sync O/P,"                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                        |  |  |  |  |  |  |
| 13       15       14       Carrier Detect O/P: When an FFSK signal is being received this output is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Carrier Detect O/P: When an FFSK signal is being received this output is a logic '1.'                                  |  |  |  |  |  |  |
| <b>14 16 15 Rx Signal I/P:</b> The FFSK signal input for the receiver. This input should be capacitor, C <sub>3</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>Rx Signal I/P:</b> The FFSK signal input for the receiver. This input should be coupled via a capacitor, $C_3$ .    |  |  |  |  |  |  |
| <b>15 18 17 Rx Sync O/P:</b> A flywheel squarewave output. This clock will synchronize to FFSK data (See Figure 5).                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>Rx Sync O/P:</b> A flywheel squarewave output. This clock will synchronize to incoming Rx FFSK data (See Figure 5). |  |  |  |  |  |  |
| <ul> <li>16 19 16</li> <li>1200/2400 Baud Select: A logic '1' on this pin selects the 1200 baud option<br/>Tone frequencies are: one cycle of 1200Hz represents a logic '1,' one-and-<br/>1800Hz represents a logic '0.' A logic '0' on this pin selects the 2400 baud option<br/>Tone frequencies are: one-half cycle of 1200Hz represents a logic '1,' one of<br/>represents a logic '0.' This function is also used, in part, to select the 4800 b<br/>pin has an internal 1Mw pullup resistor.</li> <li>Operational Data Rate Configurations are illustrated in the table below.</li> </ul> | a-half cycles of<br>option.<br>cycle of 2400Hz                                                                         |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                        |  |  |  |  |  |  |
| Xtal/Clock Frequency         1.008MHz         4.032           Clock Rate pin         0         0         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                        |  |  |  |  |  |  |
| <b>1200/2400 Select</b> pin 1 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                      |  |  |  |  |  |  |
| 4800 Select pin         0         0         0         0         0           Baud Rate         1200         2400         1200         24                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                        |  |  |  |  |  |  |
| <b>17 20 18 4800 Baud Select:</b> A logic '1' on this pin combined with a logic '0' on the 1. Select pin will select the 4800 option (1Mw pulldown resistor). Tone frequencies are: one-half cycle of 2400Hz represents a logic '1,' one represents a logic '0.' This state can only be achieved using a 4.032MHz Xt                                                                                                                                                                                                                                                                            | cycle of 4800Hz<br>al input.                                                                                           |  |  |  |  |  |  |
| <b>18 21 19 Clock Rate:</b> A logic input to select and allow the use of either a 1.008MHz of Xtal/clock. Logic '1' = 4.032MHz, logic '0' = 1.008MHz. This input has an interesistor (1.008MHz).                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                        |  |  |  |  |  |  |
| <b>19 22 20 Carrier Detect Time Constant :</b> Part of the carrier detect integration funct $C_4$ connected to this pin will affect the carrier detect response time and hence performance (See Figure 2, Note 3).                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                        |  |  |  |  |  |  |
| <b>20 24 22 V</b> <sub>DD</sub> : Positive supply rail. A single 5-volt supply is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                        |  |  |  |  |  |  |
| 4, 6, 17, 4,     No internal connection, do not use.       23     21   EX/60P package discontinued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                        |  |  |  |  |  |  |

## **Application Information**







#### Fig.4 Transmitter Timing

| Characteristics                  | Note              | Min. | Тур. | Max. | Unit |    |
|----------------------------------|-------------------|------|------|------|------|----|
| Tx Delay, Signal to Disable Time | t <sub>eset</sub> | 3    | 2.0  | -    | 800  | μs |
| Data Set-Up Time                 | t                 | 1    | 2.0  | -    | -    | μs |
| Data Hold Time                   | t                 |      | 2.0  | -    | -    | μs |
| Tx Delay to O/P Time             | t <sub>TxD</sub>  |      | -    | 1.2  | -    | μs |
| Tx Data Rate Period              | t <sub>TDR</sub>  | 3    | -    | 833  | -    | μs |
| Rx Data Rate Period              | t                 | 3    | 800  | -    | 865  | μs |
| Undetermined State               | NDK               |      | -    | -    | 2.0  | μs |
| Internal Rx Delay                | t.,               |      | -    | 1.5  | -    | ms |

1. Consider the Xtal/Clock tolerance.

2. All Tx timings are related to the Tx Sync Output.

3. 1200 baud example.



## **Specification**

#### **Absolute Maximum Ratings**

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied.

| Supply voltage<br>Input voltage at any pin (ref V <sub>s</sub> | <sub>S</sub> = 0V)         | -0.3 to 7.0V<br>-0.3 to (V <sub>DD</sub> + 0.3V)     |
|----------------------------------------------------------------|----------------------------|------------------------------------------------------|
| Sink/source current (supply pir<br>(other pins                 |                            | +/- 30mA<br>+/- 20mA                                 |
| Total device dissipation @ T <sub>AM</sub>                     | <sub>в</sub> 25°С          | 800mWMax.                                            |
| Derating                                                       |                            | 10mW/°C                                              |
| Operating temperature range:                                   | FX469DW/LG/LS/P6<br>FX469J | -30°C to +70°C (plastic)<br>-30°C to +85°C (cerdip)  |
| Storage temperature range:                                     | FX469DW/LG/LS/P6<br>FX469J | -40°C to +85°C (plastic)<br>-55°C to +125°C (cerdip) |

### **Operating Limits**

All device characteristics are measured under the following conditions unless otherwise specified:  $V_{DD} = 5.0V$ ,  $T_{AMB} = 25^{\circ}C$ . Audio Level 0dB ref: = 300mVrms. Xtal/Clock = 4.032MHz. Signal-to-Noise Ratio measured in the Bit-Rate Bandwidth Baud Rate = 1200 baud.

| Characteristics                                      | S                    | See Note  | Min. | Тур.  | Max. | Unit                   |
|------------------------------------------------------|----------------------|-----------|------|-------|------|------------------------|
| Static Values                                        |                      |           |      |       |      |                        |
| Supply Voltage                                       |                      |           | 4.5  | 5.0   | 5.5  | V                      |
| Supply Current Rx Enabled Tx [                       | Disabled             |           | -    | 3.6   | -    | mA                     |
| Rx and Tx Enab                                       |                      |           | -    | 4.5   | -    | mA                     |
| Rx and Tx Disab                                      | led                  |           | -    | 650   | -    | μA                     |
| Logic '1' Level                                      |                      | 1         | 4.0  | -     | -    | ·V                     |
| Logic '0' Level                                      |                      | 1         | -    | -     | 1.0  | V                      |
| Digital Output Impedance                             |                      |           | -    | 4.0   | -    | kw                     |
| Analogue and Digital Input Impeda                    | ance                 |           | 100  | -     | -    | kw                     |
| Tx Output Impedance                                  |                      |           | -    | 0.6   | 1.0  | kw                     |
| On-Chip Xtal Oscillator                              |                      |           |      |       |      |                        |
| R <sub>IN</sub>                                      |                      |           | 10.0 | -     | -    | Mw                     |
|                                                      |                      |           | 5.0  | -     | 15.0 | kw                     |
| Inverter d.c. Voltage Gain                           |                      |           | 10.0 | -     | 20.0 | V/V                    |
| Gain Bandwidth Product                               |                      |           | 4.1  | -     | -    | MHz                    |
| Xtal Frequency                                       |                      | 2         | -    | 1.008 | -    | MHz                    |
| Xtal Frequency                                       |                      | 2         | -    | 4.032 | -    | MHz                    |
| Dynamic Values                                       |                      |           |      |       |      |                        |
| Receiver                                             |                      | 3, 4      | 100  | 230   | 1000 | mVrms                  |
| Signal Input Dynamic Range SNF<br>Bit Error Rate SNF | R = 500B<br>R = 12dB | 3, 4<br>4 | 100  | 230   | 1000 | 11111115               |
|                                                      | 0 Baud               | 4         |      | 2.5   |      | <b>10</b> <sup>4</sup> |
|                                                      | 0 Baud               |           | -    | 2.5   | -    | 10<br>10 <sup>3</sup>  |
|                                                      | 0 Baud               |           | -    | 1.5   | -    | 10 <sup>3</sup>        |
|                                                      | R = 20 dB            | 4         | -    | 1.5   | -    | 10-                    |
| 1200/2400/480                                        |                      | 4         | _    | <1.0  | -    | 10 <sup>8</sup>        |
|                                                      |                      |           |      | <1.0  |      | 10                     |
| Receiver Synchronization SNI                         |                      | 7         |      |       |      |                        |
| Probability of Bit 16 Being Correct                  |                      |           | -    | 0.995 | -    |                        |
| Carrier Detect                                       |                      | 5, 10     |      |       |      |                        |
| Sensitivity                                          |                      | 7, 8      | -    | -     | 150  | mVrms                  |
| Probabilty of C.D. Being High                        |                      | ,         |      |       |      | _                      |
|                                                      | R = 12dB             | 5, 9      |      | 0.995 |      |                        |
|                                                      |                      |           |      |       |      |                        |

## Specification .....

| Characteristics                 |                | See Note | Min. | Тур. | Max. | Unit  |
|---------------------------------|----------------|----------|------|------|------|-------|
| Transmitter Output              |                |          |      |      |      |       |
| Tx Output Level                 |                |          | -    | 775  | -    | mVrms |
| Output Level Variation          |                |          |      |      |      |       |
| 1200/1800Hz or 1200/2           | 400Hz or 2400/ | /4800Hz  | 0    | -    | ±1.0 | dB    |
| Output Distortion               |                |          | -    | 3.0  | 5.0  | %     |
| 3rd Harmonic Distortion         |                |          | -    | 2.0  | 3.0  | %     |
| Logic '1' Carrier Frequency     | 1200 Baud      | 6        | -    | 1200 | -    | Hz    |
|                                 | 2400 Baud      | 6        | -    | 1200 | -    | Hz    |
|                                 | 4800 Baud      | 6        | -    | 2400 | -    | Hz    |
| Logic '0' Carrier Frequency     | 1200 Baud      | 6        | -    | 1800 | -    | Hz    |
|                                 | 2400 Baud      | 6        | -    | 2400 | -    | Hz    |
|                                 | 4800 Baud      | 6        | -    | 4800 | -    | Hz    |
| Isochronous Distortion          |                |          |      |      |      |       |
| 1200Hz - 1800Hz/1800Hz - 1200Hz |                |          | -    | 25.0 | 40.0 | μs    |
| 1200Hz - 2400Hz/2400Hz -        | -              | 20.0     | 30.0 | μs   |      |       |
| 2400Hz - 4800Hz/4800Hz - 2400Hz |                |          |      | -    | 10.0 | 20 μs |

#### Notes

- 1. With reference to  $V_{DD} = 5.0$  volts.
- 2. Xtal frequency, type and tolerance depends upon system requirements.
- 3. See Figure 5 (variation of BER with Input Signal Level).
- 4. SNR = Signal-to-Noise Ratio in the Bit-Rate Bandwidth.
- 5. See Figure 2.
- 6. Dependent upon Xtal tolerance.
- 7. 10101010101 ... 01 pattern.
- 8. Measured with a 150mVrms input signal (no noise); 1200/2400 baud operation.
- 9. Reference (0dB) level for C.D. probability measurements is 230mVrms.
- 10. For 1200 and 2400 baud operation only; when operating at 4800 baud the Carrier Detect output should be ignored.



## **Application Information**



## **Package Outlines**

The FX469 is available in the package styles outlined below. Mechanical package diagrams and specifications are detailed in Section 10 of this document. Pin 1 identification marking is shown on the relevant diagram and pins on all package styles number anti-clockwise when viewed from the top.

## **Handling Precautions**

The FX469 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage.



## Package Outlines .....

FX469LG 24-pin quad plastic encapsulated bent and cropped (L1)





FX469P6 22-pin plastic DIL

## **Ordering Information**

- **FX469DW** 20-pin surface mount S.O.I.C.
- **FX469J** 22-pin cerdip DIL
- **FX469LG** 24-pin quad plastic encapsulated bent and cropped (L1)
- FX469LS 24-lead plastic leaded chip carrier (L2)
- FX469P6 22-pin plastic DIL



CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry.



## **CML Product Data**

In the process of creating a more global image, the three standard product semiconductor companies of CML Microsystems Plc (*Consumer Microcircuits Limited (UK), MX-COM, Inc (USA) and CML Microcircuits (Singapore) Pte Ltd)* have undergone name changes and, whilst maintaining their separate new names (*CML Microcircuits (UK) Ltd, CML Microcircuits (USA) Inc and CML Microcircuits (Singapore) Pte Ltd*), now operate under the single title CML Microcircuits.

These companies are all 100% owned operating companies of the CML Microsystems Plc Group and these changes are purely changes of name and do not change any underlying legal entities and hence will have no effect on any agreements or contacts currently in force.

#### **CML Microcircuits Product Prefix Codes**

Until the latter part of 1996, the differentiator between products manufactured and sold from MXCOM, Inc. and Consumer Microcircuits Limited were denoted by the prefixes MX and FX respectively. These products use the same silicon etc. and today still carry the same prefixes. In the latter part of 1996, both companies adopted the common prefix: CMX.

This notification is relevant product information to which it is attached.

Company contact information is as below:



Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com



COMMUNICATION SEMICONDUCTORS

4800 Bethania Station Road, Winston-Salem, NC 27105, USA Tel: +1 336 744 5050, 0800 638 5577 Fax: +1 336 744 5054 us.sales@cmlmicro.com www.cmlmicro.com



No 2 Kallang Pudding Road, 09-05/ 06 Mactech Industrial Building, Singapore 349307 Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com

D/CML (D)/1 February 2002