

# **Consumer Microcircuits Limited**

**PRODUCT INFORMATION** 

# FX609 Continuously Variable Slope Delta Modulation (CVSD) Codec

Publication D/609/6 July 1998

## Features/Applications

- Full Duplex CVSD Codec
- On-Chip Input and Output Filters
- Selectable 3 or 4-Bit Compand Algorithm
- Programmable Sampling Clocks
- Forced Idle Facility
- Powersave Facility
- Low Power 5V CMOS

- Digital Speech Communications
- Time Domain Scramblers
- Digital Cordless Telephone
- Voice Storage
- Digital Delay Lines
- Speech Analysis
- Multiplexers
- General Purpose



**FX609** 

# **Brief Description**

The FX609 is an LSI circuit designed as a Continuously Variable Slope Delta Modulation (CVSD) Codec and is intended for use in voice storage, time domain speech scramblers and digital speech communications equipment. Encode input and decoder output analogue filters are incorporated on-chip and use switched capacitor technology. Sampling clock rates can be programmed to 16, 32 or 64k bits/ second from an internal clock generator or may be externally applied in the range 8 to 64k bits/second. Sampling clock frequencies are output for the synchronisation of external circuits. The internal clocks are derived from an on-chip

reference oscillator using an externally connected crystal. The encoder has an enable function for use in multiplexer applications. When not enabled, the encoder output is high impedance (three-state). Forced idle facilities in the encoder cause a perfect 1010....output pattern and in the decoder an output voltage of V<sub>DD</sub>/2. The companding circuits may be operated with a 3 or 4-bit algorithm which is externally selected. The device may be put into standby mode by selection of the powersave facility. The FX609 is a low power, 5 volt CMOS device and is available in 22- pin DIL, 24-pin plastic quad packages.

FX609P6 package discontinued

### Pin Number

## **Function**

| Pin Number       |                            |                            |  |  |  |  |
|------------------|----------------------------|----------------------------|--|--|--|--|
| DIL<br>FX609J/P6 | Quad<br>Plastic<br>FX609LG | Quad<br>Plastic<br>FX609L2 |  |  |  |  |
| 1                | 1                          | 1                          |  |  |  |  |
|                  | 2                          | 2                          |  |  |  |  |
| 2                | 3                          | 3                          |  |  |  |  |
| 3                | 4                          | 4                          |  |  |  |  |
| 4                | 5                          | 5                          |  |  |  |  |
| 5                | 6                          | 6                          |  |  |  |  |
|                  | _                          | _                          |  |  |  |  |
| 6                | 7                          | 7                          |  |  |  |  |
| 7                | 8                          | 8                          |  |  |  |  |
| 8                | 9                          | 9                          |  |  |  |  |
| 9                | 10                         | 10                         |  |  |  |  |
| 10               | 11                         | 11                         |  |  |  |  |
| 11               | 12                         | 12                         |  |  |  |  |
| 12               | 13                         | 13                         |  |  |  |  |
| 13               | 14                         | 14                         |  |  |  |  |
| 14               | 15                         | 15                         |  |  |  |  |
| 15               | 16                         | 16                         |  |  |  |  |
|                  | 17                         | 17                         |  |  |  |  |
| 16               | 18                         | 18                         |  |  |  |  |
| 17               | 19                         | 19                         |  |  |  |  |
| 18               | 20                         | 20                         |  |  |  |  |
| 19               | 21                         | 21                         |  |  |  |  |
| 20               | 22                         | 22                         |  |  |  |  |
| 21               | 23                         | 23                         |  |  |  |  |
|                  |                            |                            |  |  |  |  |
| 22               | 24                         | 24                         |  |  |  |  |

Xtal/Clock: Input to the clock oscillator inverter. A nominal 1.024MHz xtal input or externally derived clock is injected here. See Fig. 2.

#### No connection.

Xtal: Output of clock oscillator inverter.

#### No Connection.

**Encoder Data Clock:** A Logic I/O port. External encode clock input or internal data clock output. Clock frequency dependent upon clock mode 1, 2 inputs and xtal frequency (see **Clock Mode** pins).

Encoder Output: The encoder digital output, this is a three state output:

| Data Enable | Powersave | Encoder Output |
|-------------|-----------|----------------|
| 1           | 1         | Enabled        |
| 0           | 1         | High Z (o/c)   |
| 1           | 0         | $V_{ss}$       |

#### No Connection.

**Encoder Force Idle:** When this pin is at logical '0' the encoder is forced to an idle state and the encoder digital output is 0101, a perfect idle pattern. When this pin is a logical '1' the encoder encodes as normal. Internal  $1M\Omega$  Pullup.

Data Enable: Data is made available at the encoder output pin by control of this input. See Encoder Output pin. Internal  $1M\Omega$  Pullup.

#### No Connection.

**Bias:** Normally at  $V_{DD}/2$  bias, this pin requires to be externally decoupled by a capacitor,  $C_2$ . Internally pulled to  $V_{SS}$  when "Powersave" is logical '0'.

**Encoder Input:** The analogue signal input. Internally biased at  $V_{DD}/2$ , an external  $1\mu F$  input coupling capacitor,  $C_1$ , is required on this input. See Fig. 2 Note 3 for source impedance details.

V<sub>ss</sub>: Negative Supply (GND).

#### No connection.

**Decoder Output:** The recovered analogue signal is output at this pin, it is the buffered output of a low pass filter. During "Powersave" this output is o/c.

#### No Connection.

**Powersave:** A logical '0' at this pin puts most parts of the codec into a quiescent non-operational state. When at a logical '1' the codec operates normally. Internal  $1M\Omega$  Pullup.

#### No Connection.

**Decoder Force Idle:** A logical '0' at this pin gates a 0101...pattern internally to the decoder so that the Decoder Output goes to  $V_{DD}/2$ . When this pin is at a logical '1' the decoder operates as normal. Internal  $1M\Omega$  Pullup.

**Decoder Input:** Received digital signal input. Internal  $1M\Omega$  Pullup.

**Decoder Data Clock:** A Logic I/O port. External decode clock input or internal data clock output, dependent upon clock mode 1, 2 inputs, see **Clock Mode** pins.

Algorithm: A logical '1' at this pin sets this device for a 3-bit companding algorithm. A logical '0' sets a 4-bit companding algorithm. Internal  $1M\Omega$  Pullup.

Clock Mode 2: These inputs select encoder and decoder data clock modes.

### Clock Mode 1:

Internal 1MΩ pull-ups.

|   | Clock<br>1 | Mode<br>2 |                                |
|---|------------|-----------|--------------------------------|
| ı | 0          | 0         | External Clocks                |
| ı | 0          | 1         | Internal, $64kb/s = f + 16$    |
| ı | 1          | 0         | Internal, $32kb/s = f \div 32$ |
| l | 1          | 1         | Internal, $16kb/s = f \div 64$ |

Clock rates refer to f = 1.024MHz Xtai/Clock input.

During Internal Data Clock operation the data clock frequencies are available at the ports for external circuit synchronisation. Independent or Common data rate inputs to Encode and Decode data clock ports may be employed in the External Clocks mode.

V<sub>DD</sub>: Positive Supply: A single +5 volt power supply is required.







# **Specifications**

## **Absolute Maximum Ratings**

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied.

Supply voltage Input voltage at any pin (ref  $V_{SS} = OV$ ) Output sink/source current (supply pins)

(other pins)

Total device dissipation @ 25°C

Derating

Operating temperature range: FX609J

FX609LG/L2/P6

Storage temperature range: FX609J

FX609LG/L2/P6

-0.3V to 7.0V

-0.3 to  $(V_{DD} + 0.3V)$ 

±30mA  $\pm 20 mA$ 800mW Max. 10mW/°C

-30°C to +85°C (Ceramic)

-40°C to +85°C (Plastic)

-55°C to +125°C(Ceramic) -40°C to +85°C (Plastic)

## **Operating Limits**

All characteristics measured using the following parameters unless otherwise specified:

 $V_{DD} = 5V$ ,  $T_{amb} = 25$ °C, Xtal/Clock (f) = 1.024 MHz, Sample Rate 32kb/s.

|Standard Test Signal 820Hz, ref. 0dB = 489mV (rms)|

| Characteristics                     | See Note | Min.        | Тур.        | Max.           | Unit     |
|-------------------------------------|----------|-------------|-------------|----------------|----------|
| Static Values                       |          |             |             |                |          |
| Supply Voltage                      | 1        | 4.5         | 5.0         | 5.5            | V        |
| Supply Current (Enabled)            |          | _           | 3.5         | -              | mA       |
| Supply Current (Powersave)          |          |             | 500         | _              | μΑ       |
| Inputs Logic '1'                    |          | 3.5         |             | _              | v        |
| Inputs Logic '0'                    |          |             | _           | 1.5            | v        |
| Outputs Logic '1'                   |          | 4.0         |             | _              | v        |
| Outputs Logic '0'                   |          |             | _           | 1.0            | v        |
| Digital Input Impedance             |          |             |             |                | •        |
| (logic I/O pins)                    |          |             | 10          | _              | ΜΩ       |
| Digital Input Impedance             |          |             | 10          |                | 14122    |
| (logic input pins, pullup resistor) | 2        | 300         |             | _              | kΩ       |
| Digital Output Impedance            | -        |             | 4           | _              | kΩ       |
| Analogue Input Impedance            |          | _           | 100         | _              | kΩ       |
| Analogue Output Impedance           |          | _           | 800         | _              | Ω        |
| Three State Output leakage          |          | -           | 000         | <del></del>    | 22       |
| Current (output disabled)           |          |             | ±4          |                | μΑ       |
| Insertion Loss                      |          | _           | 0           |                | μA<br>dB |
| maertion Loss                       |          | _           | U           |                | au       |
| Dynamic Values<br>Encoder:          | 1        |             |             |                |          |
| Analogue Signal Input levels        | 5        | <b>-30</b>  | _           | +8             | dB       |
| Principal Integrator Frequency      | -        | _           | 275         | _              | Hz       |
| Encoder Passband                    |          |             | 3400        |                | Hz       |
| Compand Time Constant               |          | _           | 4           | _              | ms       |
| Decoder:                            |          |             | •           |                | 1113     |
|                                     |          |             |             |                |          |
| Analogue Signal Output levels       | 5        | <b>- 30</b> | ***         | , + <b>8</b>   | ₫B       |
| Decoder Passband                    |          | 300         | _           | 3400           | Hz       |
| Encoder Decoder (Full codec):       |          |             |             |                |          |
| Passband                            |          | 300         | _           | 3400           | Hz       |
| Stopband                            |          | 6           |             | 10             | kHz      |
| Stopband Attenuation                |          |             | 60          | _              | dB       |
| Passband Gain                       |          | _           | õ           |                | dB       |
| Passband Ripple                     |          | -3          | _           | +3             | dB       |
| Output Noise (Input short circuit)  |          |             | - <b>60</b> | <del>-</del> 5 | dB       |
| Perfect Idle Channel Noise          |          | **          | •           | <del>-</del>   | ub       |
| (Encode Forced)                     |          | _           | - 63        |                | dB       |
| Group Delay Distortion              | 3        | _           | -ω          |                | db       |
| 1000 – 2600Hz                       | J        | _           |             | 450            |          |
| 600 – 2800Hz                        |          | _           | ****        | 450<br>750     | μs       |
| 500 – 3000Hz                        |          | _           | _           | 750<br>1.5     | μs       |
| Xtal/Clock Frequency                |          | 500         | 1024        | 1.5<br>1500    | ms       |
| Atai/ Clock intequelicy             |          | 500         | 1024        | 1500           | kHz      |

- Notes: 1. Dynamic characteristics specified at 5V only.
  - 2. All logic Inputs except, Encoder and Decoder Data Clocks.
  - 3. Group delay distortion for full codec relative to the delay at 820Hz, -20dB at the encoder input.
  - 4. Relative timings are shown on Figures 3 and 4.
  - 5. Recommended values --- see graph Fig. 7.

## **Codec Performance**









## **Package Outlines**

The FX609 is available in the package styles outlined below.

Pin 1 identification marking is shown on the relevant diagram and pins on all package styles number anti-clockwise when viewed from the top.

# **Handling Precautions**

The FX609 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage.

**FX609J** 22-pin cerdip DIL (J3)



**FX609LG** 24-pin quad plastic encapsulated bent and cropped (L1)



#### FX609L2 24-lead plastic leaded chip carrier (LS)



#### FX609P6 22-pin plastic DIL



# **Ordering Information**

**FX609J** 22-pin cerdip DIL (J3)

FX609LG 24-pin quad plastic

encapsulated bent and cropped

(L1)

FX609L2 24-lead plastic leaded chip

> carrier (LS)

FX609P6 22-pin plastic DIL

CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied



## **CML Product Data**

In the process of creating a more global image, the three standard product semiconductor companies of CML Microsystems Plc (Consumer Microcircuits Limited (UK), MX-COM, Inc (USA) and CML Microcircuits (Singapore) Pte Ltd) have undergone name changes and, whilst maintaining their separate new names (CML Microcircuits (UK) Ltd, CML Microcircuits (USA) Inc and CML Microcircuits (Singapore) Pte Ltd), now operate under the single title CML Microcircuits.

These companies are all 100% owned operating companies of the CML Microsystems Plc Group and these changes are purely changes of name and do not change any underlying legal entities and hence will have no effect on any agreements or contacts currently in force.

## **CML Microcircuits Product Prefix Codes**

Until the latter part of 1996, the differentiator between products manufactured and sold from MXCOM, Inc. and Consumer Microcircuits Limited were denoted by the prefixes MX and FX respectively. These products use the same silicon etc. and today still carry the same prefixes. In the latter part of 1996, both companies adopted the common prefix: CMX.

This notification is relevant product information to which it is attached.

Company contact information is as below:



COMMUNICATION SEMICONDUCTORS

Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com



COMMUNICATION SEMICONDUCTORS

4800 Bethania Station Road, Winston-Salem, NC 27105, USA Tel: +1 336 744 5050,

0800 638 5577
Fax: +1 336 744 5054
us.sales@cmlmicro.com
www.cmlmicro.com



No 2 Kallang Pudding Road, 09-05/ 06 Mactech Industrial Building, Singapore 349307

Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com