

# CMX7031/CMX7041

# The Two-Way Radio **Processor**

D/7031/41\_FI1.x/10 June 2011

# **DATASHEET**

Provisional Issue

7031/7041 FI-1.3: Baseband Audio and Data Processor with Auxiliary System Clocks, ADCs and DACs for use in Analogue Radio Systems

### **Features**

- Concurrent Audio/Signalling/Data operations
- Full Audio-band Processing: Pre and De-emphasis, Compandor, Scrambler and Selectable 2.55/3 kHz Filters
- Two RF Synthesisers (CMX7031 only)
- Inband Signalling: Selcall, DTMF, NOAA **NWR**
- 2 x Auxiliary ADCs and 4 x Auxiliary DACs
- Available in 64-pin, 48-pin LQFP and VQFN **Packages**
- C-BUS Serial Interface to Host µController
- 3 x Analogue Inputs (Mic or Discriminator)

- Selectable Audio Processing Order
- MSK/FFSK Data Modem with Packet or Freeformat modes with FEC, CRC, Interleaving and Scrambling
- **DSC Modem for Marine Applications**
- Sub-Audio Signalling: CTCSS, DCS, XTCSS
- **Auxiliary System Clock Outputs**
- Tx Outputs for Single, Two-Point or I/Q Mod
- 559bps PSK modulator
- Low-power (3.0V to 3.6V) Operation
- **Flexible Powersave Modes**



#### 1. **Brief Description**

The CMX7031/CMX7041 FI 1.3 is a full-function, half-duplex, audio, signalling and data processor IC. This makes it a suitable device for both the leisure radio markets (FRS, MURS, PMR446 and GMRS) and for professional radio products (PMR/LMR, Marine and Trunking) with or without signalling and data facilities.

The device utilises CML's proprietary FirmASIC® component technology. On-chip sub-systems are configured by a Function Image™: this is a data file that is uploaded during device initialisation and defines the device's function and feature set. The Function Image™ can be loaded automatically from an external EEPROM or from a host µController over the built-in C-BUS serial interface. The device's functions and features can be enhanced by subsequent Function Image™ releases, facilitating in-the-field upgrades. This document refers specifically to the features provided by Function Image™ 1.3.

Continued...

Manual

The CMX7031 features two on-chip RF synthesisers, with easy Rx/Tx frequency changeover, and programmable system clocks to minimise chip count in the final application.

The CMX7041 is identical in functionality to the CMX7031 with the exception that the two on-chip RF Synthesisers have been deleted, which enables it to be supplied in a smaller package and with two extra GPIO pins. This document refers to both parts generically as the CMX7031, unless otherwise stated.

When loaded with Function Image<sup>™</sup> 1.3, both devices perform simultaneous processing of sub-audio and inband signalling and audio band processing (including frequency inversion scrambling, companding and pre- or de-emphasis).

Other features include a complete MSK/FFSK modem for packetised or free-format data, a DSC modem, two auxiliary ADC channels with four selectable inputs and up to four auxiliary DAC interfaces (with an optional RAMDAC on the first DAC output, to facilitate transmitter power ramping).

The device has flexible powersaving modes and is available in both LQFP and VQFN packages.

Note that text shown in pale grey indicates features that will be supported in future versions of the device.

This Datasheet is the first part of a two-part document comprising Datasheet and User Manual: the User Manual can be obtained by registering your interest in these products with your local CML representative.

# **CONTENTS**

| Sect | <u>ion</u> |                                            | <u>Page</u> |
|------|------------|--------------------------------------------|-------------|
| 1.   |            | story                                      |             |
| 2.   | Block Diag | gram                                       | 8           |
| 3.   | •          | gnal Definitions                           |             |
| 4.   | External C | Components                                 | 12          |
| 5.   | PCB Layo   | out Guidelines and Power Supply Decoupling | 15          |
| 6.   | -          | escription                                 |             |
| 7.   |            | ·<br>Descriptions                          |             |
| /.   |            | al Frequency                               |             |
|      |            | ost Interface                              |             |
|      | 7.2.1      |                                            |             |
|      |            | ınction Image™ Load and Activation         |             |
|      | 7.3.1      | FI loading from Host Controller            |             |
|      | 7.3.2      | FI loading from EEPROM                     |             |
|      |            | evice Control                              |             |
|      | 7.4.1      | Signal Routing                             |             |
|      | 7.4.2      | Mode Control                               |             |
|      |            | udio Functions                             |             |
|      | 7.5.1      | Audio Receive Mode                         |             |
|      | 7.5.2      | Audio Transmit Mode                        |             |
|      | 7.5.3      | Audio Compandor                            |             |
|      |            | ıb-audio Signalling                        |             |
|      | 7.6.1      | Receiving and Decoding CTCSS Tones         |             |
|      | 7.6.2      | Receiving and Decoding DCS Codes           |             |
|      | 7.6.3      | Transmit CTCSS Tone                        |             |
|      | 7.6.4      | Transmit DCS Code                          |             |
|      | _          | band Signalling – Selcall/DTMF/User Tones  |             |
|      | 7.7.1      | Receiving and Decoding Inband Tones        |             |
|      | 7.7.2      | Receiving DTMF Tones                       |             |
|      | 7.7.3      | Transmitting Inband Tones                  |             |
|      | 7.7.4      | Transmitting DTMF Tones                    |             |
|      | 7.7.5      | Alternative Selcall Tone Sets              |             |
|      | 7.8. XT    | TCSS Signalling                            |             |
|      | 7.8.1      | XTCSS Tx                                   |             |
|      | 7.8.2      | XTCSS Rx                                   |             |
|      | 7.9. MS    | SK/FFSK Data Modem                         |             |
|      | 7.9.1      | Receiving MSK/FFSK Signals                 |             |
|      | 7.9.2      | Transmitting MSK/FFSK Signals              |             |
|      |            | SK/FFSK Data Packetising                   |             |
|      |            | Tx Hang Bit                                |             |
|      |            | Frame Format                               |             |
|      |            |                                            |             |

|      |                          | Frame Head                                  |             |  |  |  |  |  |
|------|--------------------------|---------------------------------------------|-------------|--|--|--|--|--|
|      | 7.10.4                   | Data Block Coding                           | 45          |  |  |  |  |  |
|      | 7.10.5                   | CRC and FEC Encoding Information            | 46          |  |  |  |  |  |
|      | 7.10.6                   | Data Interleaving                           | 46          |  |  |  |  |  |
|      | 7.10.7                   | Data Scrambling/Privacy Coding              | 47          |  |  |  |  |  |
|      | 7.10.8                   | Data Buffer Timing                          | 47          |  |  |  |  |  |
|      |                          | SK 1200bps DSC modem                        |             |  |  |  |  |  |
|      | 7.11.1                   | Receiving 1200 bps FSK (DSC) Signals        | 49          |  |  |  |  |  |
|      |                          | Transmitting 1200 bps FSK (DSC) Signals     |             |  |  |  |  |  |
|      |                          | SK Encoder                                  |             |  |  |  |  |  |
|      |                          | DAA/NWR SAME and WAT decoding               |             |  |  |  |  |  |
|      | 7.13.1                   |                                             |             |  |  |  |  |  |
|      | 7.13.2                   | WAT detection                               |             |  |  |  |  |  |
|      |                          | SAME decoding                               |             |  |  |  |  |  |
|      |                          | ıxiliary ADC Operation                      |             |  |  |  |  |  |
|      |                          | ıxiliary DAC/RAMDAC Operation               |             |  |  |  |  |  |
|      |                          | Synthesiser (CMX7031 only)                  |             |  |  |  |  |  |
|      |                          | gital System Clock Generators               |             |  |  |  |  |  |
|      | •                        | Main Clock Operation                        |             |  |  |  |  |  |
|      |                          | System Clock Operation                      |             |  |  |  |  |  |
|      |                          | PIO                                         |             |  |  |  |  |  |
|      |                          | gnal Level Optimisation                     |             |  |  |  |  |  |
|      |                          | Transmit Path Levels                        |             |  |  |  |  |  |
|      |                          | Receive Path Levels                         |             |  |  |  |  |  |
|      |                          | BUS Register Summary                        |             |  |  |  |  |  |
|      |                          | Interrupt Operation                         |             |  |  |  |  |  |
|      |                          | General Notes                               |             |  |  |  |  |  |
|      |                          |                                             |             |  |  |  |  |  |
| 8.   |                          | nce Specification                           |             |  |  |  |  |  |
|      | 8.1. Ele                 | ectrical Performance                        | 63          |  |  |  |  |  |
|      | 8.1.1                    | Absolute Maximum Ratings                    | 63          |  |  |  |  |  |
|      | 8.1.2                    | Operating Limits                            | 64          |  |  |  |  |  |
|      | 8.1.3                    | Operating Characteristics                   | 65          |  |  |  |  |  |
|      | 8.1.4                    | Parametric Performance                      | 71          |  |  |  |  |  |
|      | 8.2. C-                  | BUS Timing                                  | 75          |  |  |  |  |  |
|      | 8.3. Pa                  | ckaging                                     | 76          |  |  |  |  |  |
|      |                          |                                             |             |  |  |  |  |  |
| Tabl | <u>e</u>                 |                                             | <u>Page</u> |  |  |  |  |  |
| Ta   | ble 1 Definit            | tion of Power Supply and Reference Voltages | 11          |  |  |  |  |  |
|      |                          | lock frequency settings for Program Block 3 |             |  |  |  |  |  |
|      |                          | EN pin states                               |             |  |  |  |  |  |
|      |                          | SS IRQ conditions                           |             |  |  |  |  |  |
|      |                          | S Tones                                     |             |  |  |  |  |  |
|      |                          | Modulation Modes                            |             |  |  |  |  |  |
|      | Table 7 DCS 23 Bit Codes |                                             |             |  |  |  |  |  |
|      | Table 8 Inband Tones     |                                             |             |  |  |  |  |  |
|      |                          | Tone Pairs                                  |             |  |  |  |  |  |
|      |                          | native Selcall Tone Sets                    |             |  |  |  |  |  |
|      |                          | Frequencies for each Baud Rate              |             |  |  |  |  |  |
| ı u  | Dula                     |                                             |             |  |  |  |  |  |

| Table 12 D    | ata Block Formatting Types                                   | 46          |
|---------------|--------------------------------------------------------------|-------------|
| Table 13 M    | aximum Data Transfer Latency                                 | 47          |
| Table 14 C    | -BUS Registers                                               | 61          |
| <u>Figure</u> |                                                              | <u>Page</u> |
| Figure 1 Bl   | ock Diagram                                                  | 8           |
| •             | MX7031 Recommended External Components                       |             |
| •             | MX7041 Recommended External Components                       |             |
| •             | MX7031 Power Supply Connections and De-coupling              |             |
| •             | MX7041 Power Supply Connections and De-coupling              |             |
| _             | BUS Transactions                                             |             |
| Figure 7 FI   | loading from Host                                            | 23          |
| Figure 8 FI   | loading from EEPROM                                          | 24          |
| Figure 9 Si   | gnal Routing                                                 | 26          |
| Figure 10 F   | Rx 25kHz Channel Audio Filter Frequency Response             | 28          |
| Figure 11 [   | De-emphasis Curve for TIA/EIA-603 Compliance                 | 28          |
| Figure 12 T   | x Channel Audio Filter Response and Template (ETSI)          | 30          |
| Figure 13 T   | x Channel Audio Filter Response and Template (TIA)           | 30          |
| •             | Audio Frequency Pre-emphasis                                 |             |
| •             | xpandor Transient Response                                   |             |
|               | Compressor Transient Response                                |             |
| _             | ow Pass Sub-Audio Band Filter for CTCSS and DCS              |             |
| •             | Modulating Waveforms for 1200 and 2400 Baud MSK/FFSK Signals |             |
| •             | OSC format                                                   |             |
| _             | OSC character format                                         |             |
| •             | AuxADC IRQ operation                                         |             |
|               | Example RF Synthesiser Components for a 512MHz Receiver      |             |
|               | Single RF Channel Block Diagram                              |             |
| •             | Digital Clock Generation Schemes                             |             |
| •             | evel Adjustments                                             |             |
| •             | C-BUS Timing                                                 |             |
| •             | Mechanical Outline of 64-pin VQFN (Q1)                       |             |
| •             | Mechanical Outline of 64-pin LQFP (L9)                       |             |
| •             | Mechanical Outline of 48-pin VQFN (Q3)                       |             |
| rigure 30 N   | Mechanical Outline of 48-pin LQFP (L4)                       | / /         |

# 1.1. History

| Version | Changes                                                                           | Date     |
|---------|-----------------------------------------------------------------------------------|----------|
| 10      | Correct RF Synthesiser specification, following further evaluation                | 16.06.11 |
| 9       | Correct an error in the EEPROM FI-loading flowchart and clarify the reset options | 27.04.11 |
|         | available in sections 7.3 and 10.1.                                               |          |

| Version | Changes         |                                                             | Date     |
|---------|-----------------|-------------------------------------------------------------|----------|
| 8       | section         | change                                                      | 27.01.10 |
|         | 2, 3 and 4, etc | Revised usage of pin names, to coincide with other FIs      | ]        |
|         | 3.1             | Addition of Signal Definitions section                      | 11       |
|         | 4               | Clarification of Vdec decoupling - Note 8                   | 11       |
|         | 5, 7.19 and     | Clarification of usage of gain, attenuation and level terms | 11       |
|         | 10.1.27         |                                                             |          |
|         | 7.3             | Revised FI loading flowcharts, Figs 7 and 8                 | <u> </u> |
|         | 7.10.4          | Identified the position of the Rx Frame Sync pattern in the |          |
|         |                 | Rx Data 1 register.                                         | <u> </u> |
|         | 7.20 and 10.1   | Revised and corrected the C-BUS Register table.             |          |
|         |                 | Table in section 10.1 is now hyperlinked.                   | <u> </u> |
|         | 8.1.3           | Corrected the range of the N divider (RF PLL)               | 41       |
|         | 10.1.2          | Operation of General Reset command clarified                | 41       |
|         | 10.1.9          | Definitions of fine and coarse adjustments clarified        | 41       |
|         | 10.1.11         | Corrected the range of the R divider (RF PLL)               | 41       |
|         | 10.1.27         | Definition of Audio Tone register (\$CD) clarified          | 41       |
|         | 10.2            | Programming register limit of P4.8 increased to P4.12       | 41       |
|         | 10.2.3          | Footnote added to definition of P2.0                        | 41       |
|         |                 | Various typographical corrections and clarifications        | 41       |
| -       |                 |                                                             | 00.04.00 |
| 7       | section         | change                                                      | 03.04.09 |
|         | 3               | GPIO1&2 defined as Rx and Tx Enable                         | 41       |
|         |                 | C-BUS signal names standardised                             | 41       |
|         | 7.40            | ADC signal names standardised                               | 41       |
|         | 7.12<br>7.13    | 559bps encoder added                                        | -        |
|         |                 | Note that WAT detector will re-arm after 500ms of tone      | 11       |
|         | Fig 24          | Updated to latest version                                   | -{       |
|         |                 | Contact details updated                                     |          |
| 6       | section         | change                                                      | 26.01.09 |
|         | 7.9.1           | Added text on re-starting frame sync detection.             | 1        |
|         | 7.17            | FI-1.3.8.2 qualification for GPIO A & B.                    | 11       |
|         | Fig 25          | FI-1.3.8.2 qualification.                                   | 11       |
|         | 8.1.3           | Power supply parametric updated.                            | 11       |
|         | 8.1.4           | Note 75 corrected.                                          | 11       |
|         |                 | Note 76 added.                                              | 11       |
|         |                 | DTMF levels corrected.                                      | 11       |
|         |                 | Residual hum & noise levels corrected.                      |          |
|         |                 |                                                             |          |
| 5       | section         | change                                                      | 05.09.08 |
|         | Fig 1           | Text corrected on RF Synth block                            | <u>]</u> |
|         | 3               | RxENA and TxENA added to pin list table                     | ]        |
|         | 7.5.1           | Text on inversion frequency added                           | <u> </u> |
|         | 7.5.2           | Extraneous "the" removed                                    |          |
|         |                 | More C-BUS references added                                 | 11       |
|         | 7.6.1           | Note 8 clarified                                            | 41       |
|         | 7.17            | RxENA, TxENA description and reference to GPIO A & B        |          |
|         | <u> </u>        | added                                                       | 41       |
|         | Figure 25       | Revised to show Tx Voice Level multiplier                   | 41       |
|         | Table 3         | CTCSS IRQ states added                                      | 41       |
|         |                 |                                                             |          |

| Version | Changes                                                       |                                                  | Date     |  |  |  |  |  |
|---------|---------------------------------------------------------------|--------------------------------------------------|----------|--|--|--|--|--|
| 4       | section                                                       | change                                           | 21.07.08 |  |  |  |  |  |
|         | 3                                                             | Note on metal pad added                          |          |  |  |  |  |  |
|         | 7.1 Settings for 9.0592 xtal replaced with 9.216MHz           |                                                  |          |  |  |  |  |  |
|         | 7.2 Note on C-BUS latency added                               |                                                  |          |  |  |  |  |  |
|         | 7.2 Additional text for IRQ operation added                   |                                                  |          |  |  |  |  |  |
|         | 7.3                                                           | Pull-up Resistors on BOOTEN pins changed to 220k |          |  |  |  |  |  |
|         | 7.5.2                                                         | Input AGC section added                          |          |  |  |  |  |  |
|         | 7.6.1                                                         | CTCSS phase change detection corrected           |          |  |  |  |  |  |
|         | 7.13 AuxADC threshold operation clarified and Fig 21 added    |                                                  |          |  |  |  |  |  |
|         | 7.14 AuxDAC output in Powersave clarified                     |                                                  |          |  |  |  |  |  |
|         | 7.16.2 Default states of SYSCLK1 & 2 defined for both CMX7031 |                                                  |          |  |  |  |  |  |
|         |                                                               | and CMX7041                                      |          |  |  |  |  |  |
|         | 8.1.3                                                         | Aux ADC conversion time corrected                |          |  |  |  |  |  |
|         | 8.1.4                                                         | Reference to P2.4 corrected to P2.5 in Note 7    |          |  |  |  |  |  |
|         | 8.1.4                                                         | Scrambler pass-band corrected                    |          |  |  |  |  |  |
|         | Fig 1                                                         | Typos in Block Diagram corrected                 |          |  |  |  |  |  |
|         | Fig 2,3,4,5                                                   | Components re-numbered, C4 removed               |          |  |  |  |  |  |
|         | Fig 24 Minimum CLK input changed from 4MHz to 3MHz            |                                                  |          |  |  |  |  |  |
|         | Fig 26,27,28,29                                               | Package drawings updated                         |          |  |  |  |  |  |
| 2, 3    | Updates to reflect of                                         | changes to the FI.                               | Jul 2007 |  |  |  |  |  |
|         |                                                               |                                                  | Sep 2007 |  |  |  |  |  |
| 1       | Original document.                                            |                                                  | Jan 2007 |  |  |  |  |  |

It is always recommended that you check for the latest product datasheet version from the CML website: <a href="www.cmlmicro.com">www.cmlmicro.com</a>].

# 2. Block Diagram



Figure 1 Block Diagram

# 3. Signal List

| CMX7031<br>64-pin<br>Q1/L9 | CMX7041<br>48-pin<br>Q3/L4 | Pin<br>Name | Туре | Description                                                                                                                                                                                                                                       |  |  |
|----------------------------|----------------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1                          | 8                          | IRQN        | OP   | C-BUS: A 'wire-ORable' output for connection to the Interrupt Request input of the host. Pulled down to DV <sub>SS</sub> when active and is high impedance when inactive. An external pull-up resistor (R1) is required.                          |  |  |
| 2                          | -                          | RF1N        | IP   | RF Synthesiser #1 Negative Input.                                                                                                                                                                                                                 |  |  |
| 3                          | -                          | RF1P        | IP   | RF Synthesiser #1 Positive Input.                                                                                                                                                                                                                 |  |  |
| 4                          | -                          | RFVSS       | PWR  | The negative supply rail (ground) for the 1st RF synthesiser.                                                                                                                                                                                     |  |  |
| 5                          | -                          | CP1OUT      | OP   | 1st Charge Pump output.                                                                                                                                                                                                                           |  |  |
| 6                          | -                          | ISET1       | IP   | 1st Charge Pump Current Set input.                                                                                                                                                                                                                |  |  |
| 7                          | -                          | RFVDD       | PWR  | The 2.5V positive supply rail for the RF synthesisers. The should be decoupled to RFV <sub>SS</sub> by a capacitor mounted to the device pins.                                                                                                    |  |  |
| 8                          | -                          | RF2N        | IP   | RF Synthesiser #2 Negative Input.                                                                                                                                                                                                                 |  |  |
| 9                          | -                          | RF2P        | IP   | RF Synthesiser #2 Positive Input.                                                                                                                                                                                                                 |  |  |
| 10                         | -                          | RFVSS       | PWR  | The negative supply rail (ground) for the 2nd RF synthesiser.                                                                                                                                                                                     |  |  |
| 11                         | -                          | CP2OUT      | OP   | 2nd Charge Pump output.                                                                                                                                                                                                                           |  |  |
| 12                         | -                          | ISET2       | IP   | 2nd Charge Pump Current Set input.                                                                                                                                                                                                                |  |  |
| 13                         | 1                          | CPVDD       | PWR  | The 3.3V positive supply rail for the RF charge pumps. This should be decoupled to ${\sf RFV}_{\sf SS}$ by a capacitor mounted close to the device pins.                                                                                          |  |  |
| 14                         | -                          | RFCLK       | IP   | RF Clock Input (common to both synthesisers) <sup>1</sup> .                                                                                                                                                                                       |  |  |
| 15                         | -                          | -           | NC   | Reserved – do not connect this pin.                                                                                                                                                                                                               |  |  |
| 16                         | -                          | -           | NC   | Reserved – do not connect this pin.                                                                                                                                                                                                               |  |  |
| 17                         | -                          | -           | NC   | Reserved – do not connect this pin.                                                                                                                                                                                                               |  |  |
| 18                         | 9                          | VDEC        | PWR  | Internally generated 2.5V digital supply voltage. Must be decoupled to $\mathrm{DV}_{\mathrm{SS}}$ by capacitors mounted close to the device pins. No other connections allowed, except for optional connection to $\mathrm{RFV}_{\mathrm{DD}}$ . |  |  |
| 19                         | 10                         | RXENA       | OP   | Rx Enable – active low when in Rx mode (\$C1:b0 = 1)                                                                                                                                                                                              |  |  |
| _                          | 11                         | GPIOA       | OP   | General Purpose I/O pin (CMX7041 only)                                                                                                                                                                                                            |  |  |
| -                          | 12                         | GPIOB       | OP   | General Purpose I/O pin (CMX7041 only)                                                                                                                                                                                                            |  |  |
| 20                         | 13                         | SYSCLK1     | OP   | Synthesised Digital System Clock Output 1.                                                                                                                                                                                                        |  |  |
| 21                         | 14                         | DVSS        | PWR  | Digital Ground.                                                                                                                                                                                                                                   |  |  |
| 22                         | -                          | -           | NC   | Reserved – do not connect this pin.                                                                                                                                                                                                               |  |  |
| 23                         | 15                         | TXENA       | OP   | Tx Enable – active low when in Tx mode (\$C1:b1 = 1)                                                                                                                                                                                              |  |  |
| 24                         | 16                         | DISCN       | IP   | Channel 1 inverting input.                                                                                                                                                                                                                        |  |  |

 $^{1}$  To minimise crosstalk, this signal should be connected to the same clock source as XTAL/CLOCK input.

© 2011 CML Microsystems Plc Page 9 D/7031/41\_FI1.x/10

| CMX7031<br>64-pin<br>Q1/L9 | CMX7041<br>48-pin<br>Q3/L4 | Pin<br>Name | Туре  | Description                                                                                                                                                                                                                                                   |                                                            |  |  |  |
|----------------------------|----------------------------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|--|
| 25                         | 17                         | DISCFB      | OP    | Channel 1 input amplifier feedle                                                                                                                                                                                                                              | pack.                                                      |  |  |  |
| 26                         | 18                         | ALTN        | IP    | Channel 2 inverting input.                                                                                                                                                                                                                                    |                                                            |  |  |  |
| 27                         | 19                         | ALTFB       | OP    | Channel 2 input amplifier feedback.                                                                                                                                                                                                                           |                                                            |  |  |  |
| 28                         | 20                         | MICFB       | OP    | Channel 3 input amplifier feedback.                                                                                                                                                                                                                           |                                                            |  |  |  |
| 29                         | 21                         | MICN        | IP    | Channel 3 inverting input.                                                                                                                                                                                                                                    |                                                            |  |  |  |
| 30                         | 22                         | AVSS        | PWR   | Analog Ground.                                                                                                                                                                                                                                                |                                                            |  |  |  |
| 31                         | 23                         | MOD1        | OP    | Modulator 1 output.                                                                                                                                                                                                                                           |                                                            |  |  |  |
| 32                         | 24                         | MOD2        | OP    | Modulator 2 output.                                                                                                                                                                                                                                           |                                                            |  |  |  |
| 33                         | 25                         | VBIAS       | OP    | Internally generated bias voltage of about $AV_{DD}/2$ , except when the device is in 'Powersave' mode when VBIAS will discharge to $AV_{SS}$ . Must be decoupled to $AV_{SS}$ by a capacitor mounted close to the device pins. No other connections allowed. |                                                            |  |  |  |
| 34                         | 26                         | AUDIO       | OP    | Audio output.                                                                                                                                                                                                                                                 |                                                            |  |  |  |
| 35                         | 27                         | ADC1        | IP    | Auxiliary ADC input (1)                                                                                                                                                                                                                                       | Each of the two ADC blocks                                 |  |  |  |
| 36                         | 28                         | ADC2        | IP    | Auxiliary ADC input (2)                                                                                                                                                                                                                                       | can select its input signal from any one of these input    |  |  |  |
| 37                         | 29                         | ADC3        | IP    | Auxiliary ADC input (3)                                                                                                                                                                                                                                       | pins, or from the MIC, ALT or DISC input pins. See section |  |  |  |
| 38                         | 30                         | ADC4        | IP    | Auxiliary ADC input (4)                                                                                                                                                                                                                                       | 9.1.3 for details                                          |  |  |  |
| 39                         | 31                         | AVDD        | PWR   | Positive 3.3V supply rail for the analogue on-chip circuits. Levels and thresholds within the device are proportional to this voltage. This pin should be decoupled to AV <sub>SS</sub> by capacitors mounted close to the device pins.                       |                                                            |  |  |  |
| 40                         | 32                         | DAC1        | OP    | Auxiliary DAC output 1/RAMD/                                                                                                                                                                                                                                  | AC.                                                        |  |  |  |
| 41                         | 33                         | DAC2        | OP    | Auxiliary DAC output 2.                                                                                                                                                                                                                                       |                                                            |  |  |  |
| 42                         | 34                         | AVSS        | PWR   | Analogue Ground.                                                                                                                                                                                                                                              |                                                            |  |  |  |
| 43                         | 35                         | DAC3        | OP    | Auxiliary DAC output 3.                                                                                                                                                                                                                                       |                                                            |  |  |  |
| 44                         | 36                         | DAC4        | OP    | Auxiliary DAC output 4.                                                                                                                                                                                                                                       |                                                            |  |  |  |
| -                          | 37                         | DVSS        | PWR   | Digital Ground.                                                                                                                                                                                                                                               |                                                            |  |  |  |
| 45                         | 38                         | VDEC        | PWR   | Internally generated 2.5V supp to $\mathrm{DV_{SS}}$ by capacitors mounted other connections allowed, exc to $\mathrm{RFV_{DD}}$ .                                                                                                                            |                                                            |  |  |  |
| 46                         | 39                         | XTAL/CLK    | IP    | Input to the oscillator inverter follock source.                                                                                                                                                                                                              | rom the Xtal circuit or external                           |  |  |  |
| 47                         | 40                         | XTALN       | OP    | The output of the on-chip Xtal                                                                                                                                                                                                                                | oscillator inverter.                                       |  |  |  |
| 48                         | 41                         | DVDD        | PWR   | The 3.3V positive supply rail for the digital on-chip circuits. This pin should be decoupled to DVss by capacitors mounted close to the device pins.                                                                                                          |                                                            |  |  |  |
| 49                         | 42                         | CDATA       | IP    | C-BUS: Serial data input from                                                                                                                                                                                                                                 | the μC.                                                    |  |  |  |
| 50                         | 43                         | RDATA       | TS OP | C-BUS: A 3-state C-BUS seria output is high impedance when                                                                                                                                                                                                    |                                                            |  |  |  |

| CMX7031<br>64-pin<br>Q1/L9 | CMX7041<br>48-pin<br>Q3/L4                                                                 | Pin<br>Name | Туре  | Description                                                                                                                                                                                                                   |
|----------------------------|--------------------------------------------------------------------------------------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 51                         | 44                                                                                         | -           | NC    | Reserved – do not connect this pin.                                                                                                                                                                                           |
| 52                         | 45                                                                                         | DVSS        | PWR   | Digital Ground.                                                                                                                                                                                                               |
| 53                         | -                                                                                          | -           | NC    | Reserved – do not connect this pin.                                                                                                                                                                                           |
| 54                         | 46                                                                                         | SCLK        | IP    | C-BUS: The C-BUS serial clock input from the μC.                                                                                                                                                                              |
| 55                         | 47                                                                                         | SYSCLK2     | OP    | Synthesised Digital System Clock Output 2.                                                                                                                                                                                    |
| 56                         | 56 48 CSN IP C-BUS: The C-BUS chip select input from the no internal pullup on this input. |             |       |                                                                                                                                                                                                                               |
| 57                         | -                                                                                          | -           | NC    | Reserved – do not connect this pin.                                                                                                                                                                                           |
| 58                         | 1                                                                                          | EPSI        | OP    | EEPROM Serial Interface: SPI bus Output.                                                                                                                                                                                      |
| 59                         | 2                                                                                          | EPSCLK      | OP    | EEPROM Serial Interface: SPI bus Clock.                                                                                                                                                                                       |
| 60                         | 3                                                                                          | EPSO        | IP+PD | EEPROM Serial Interface: SPI bus Input.                                                                                                                                                                                       |
| 61                         | 4                                                                                          | EPSCSN      | OP    | EEPROM Serial Interface: SPI bus ChipSelect.                                                                                                                                                                                  |
| 62                         | 5                                                                                          | BOOTEN1     | IP+PD | Used in conjunction with BOOTEN2 to determine the operation of the bootstrap program.                                                                                                                                         |
| 63                         | 6                                                                                          | BOOTEN2     | IP+PD | Used in conjunction with BOOTEN1 to determine the operation of the bootstrap program.                                                                                                                                         |
| 64                         | 7                                                                                          | DVSS        | PWR   | Digital Ground.                                                                                                                                                                                                               |
| EXPOSED<br>METAL PAD       | EXPOSED<br>METAL PAD                                                                       | SUBSTRATE   | ~     | On this device, the central metal pad (which is exposed on Q1 & Q3 packages only) may be electrically unconnected or, alternatively, may be connected to Analogue Ground (AVss). No other electrical connection is permitted. |

**Notes:** IP = Input (+ PU/PD = internal pullup/pulldown resistor)

OP = Output
BI = Bidirectional
TS OP = 3-state Output
PWR = Power Connection

NC = No Connection - should NOT be connected to any signal.

# 3.1. Signal Definitions

Table 1 Definition of Power Supply and Reference Voltages

| Signal<br>Name    | Pins  | Usage                                                                           |
|-------------------|-------|---------------------------------------------------------------------------------|
| $AV_DD$           | AVDD  | Power supply for analogue circuits                                              |
| $DV_DD$           | DVDD  | Power supply for digital circuits                                               |
| $RFV_DD$          | RFVDD | Power supply for RF synthesiser circuits                                        |
| CPV <sub>DD</sub> | CPVDD | Power supply for RF charge pump                                                 |
| $V_{DEC}$         | VDEC  | Power supply for core logic, derived from DV <sub>DD</sub> by on-chip regulator |
| $V_{BIAS}$        | VBIAS | Internal analogue reference level, derived from AV <sub>DD</sub>                |
| AV <sub>SS</sub>  | AVSS  | Ground for all analogue circuits                                                |
| DV <sub>SS</sub>  | DVSS  | Ground for all digital circuits                                                 |
| RFV <sub>SS</sub> | RFVSS | Ground for all RF circuits                                                      |

# 4. External Components



Figure 2 CMX7031 Recommended External Components



Figure 3 CMX7041 Recommended External Components

| R1<br>R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10 | 100kΩ $100kΩ$ $100kΩ$ $100kΩ$ See note 2 $100kΩ$ See note 3 $100kΩ$ See note 4 $100kΩ$ | C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C9<br>C10 | 18pF<br>18pF<br>10nF<br>not used<br>1nF<br>100pF<br>100nF<br>100pF<br>100pF<br>not used | C11<br>C12<br>C13<br>C14<br>C15<br>C16<br>C17<br>C18<br>C19<br>C20 | See note 5<br>100pF<br>See note 5<br>100pF<br>See note 5<br>180pF<br>10µF<br>10nF<br>10nF | C21<br>C22<br>C23<br>C24<br>C25<br>C26<br>C27<br>C28<br>X1 | 10nF<br>10nF<br>10nF<br>10µF<br>10nF<br>10µF<br>10µF<br>6.144MHz<br>See note 1 |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------|
|-----------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------|

Resistors  $\pm 5\%$ , capacitors and inductors  $\pm 20\%$  unless otherwise stated.

#### Notes:

- 1. X1 can be a crystal or an external clock generator; this will depend on the application. The tracks between the crystal and the device pins should be as short as possible to achieve maximum stability and best start up performance. By default, a 6.144MHz crystal is assumed, other values could be used if the various internal clock dividers are set to appropriate values.
- 2. R5 should be selected to provide the desired dc gain (assuming C11 is not present) of the discriminator input, as follows:

$$|GAIN_{DISC}| = 100k\Omega / R5$$

The gain should be such that the resultant output at the DISCFB pin is within the discriminator input signal range specified in 7.19.2.

3. R7 should be selected to provide the desired dc gain (assuming C13 is not present) of the alternative input as follows:

$$|GAIN_{AIT}| = 100k\Omega / R7$$

The gain should be such that the resultant output at the ALTFB pin is within the alternative input signal range specified in 7.19.

4. R9 should be selected to provide the desired dc gain (assuming C15 is not present) of the microphone input as follows:

$$|GAIN_{MIC}| = 100k\Omega / R9$$

The gain should be such that the resultant output at the MICFB pin is within the microphone input signal range specified in 7.19.1. For optimum performance with low signal microphones, an additional external gain stage may be required.

5. C11, C13 and C15 should be selected to maintain the lower frequency roll-off of the microphone, alternative and discriminator inputs as follows:

C11 
$$\geq$$
 1.0 $\mu$ F  $\times$  | GAIN<sub>DISC</sub> |  
C13  $\geq$  1.0 $\mu$ F  $\times$  | GAIN<sub>ALT</sub> |  
C15  $\geq$  30nF  $\times$  | GAIN<sub>MIC</sub> |

- 6. ALT and ALTFB connections allow the user to have a second discriminator or microphone input. Component connections and values are as for the respective DISC and MIC networks. If this input is not required, the ALT pin should be connected to AVss.
- 7. C5 (AUDIO out) should be increased to 1.0μF if frequencies below 300Hz need to be used on this pin.
- 8. A single 10µF electrolytic capacitor (C24, fitted as shown) may be used for smoothing the power supply to both VDEC pins, providing they are connected together on the pcb with an adequate width power supply trace. Alternatively, separate smoothing capacitors should be connected to each VDEC pin. High frequency decoupling capacitors (C3 and C23) must always be fitted as close as possible to both VDEC pins.

# 5. PCB Layout Guidelines and Power Supply Decoupling



Figure 4 CMX7031 Power Supply Connections and De-coupling



Figure 5 CMX7041 Power Supply Connections and De-coupling

Component Values as per Figure 2.

### Notes:

It is important to protect the analogue pins from extraneous inband noise and to minimise the impedance between the device and the supply and bias de-coupling capacitors. The de-coupling capacitors C3, C7, C18, C19, C21, C22, C24 and C25 should be as close as possible to the device. It is therefore recommended that the printed circuit board is laid out with separate ground planes for the  $AV_{SS}$ ,  $RFV_{SS}$  and  $DV_{SS}$  supplies in the area of the CMX7031, with provision to make links between them, close to the device. Use of a multi-layer printed circuit board will facilitate the provision of ground planes on separate layers.

 $V_{BIAS}$  is used as an internal reference for detecting and generating the various analogue signals. It must be carefully decoupled, to ensure its integrity, so apart from the decoupling capacitor shown, no other loads should be connected. If  $V_{BIAS}$  needs to be used to set the discriminator mid-point reference, it must be buffered with a high input impedance buffer.

The single ended microphone input and audio output must be ac coupled (as shown), so that their return paths can be connected to  $AV_{SS}$  without introducing dc offsets. Further buffering of the audio output is advised.

The crystal X1 may be replaced with an external clock source.

The 2.5V  $V_{DEC}$  output can be used to supply the 2.5V RFV<sub>DD</sub>, to remove the need for an external 2.5V regulated supply.  $V_{DEC}$  can be directly connected to RFV<sub>DD</sub>, in which case C23 should be omitted.

# 6. General Description

The CMX7031/CMX7041 are intended for use in half duplex analogue two way mobile radio or family radio equipment and is particularly suited to both the PMR/Marine markets and enhanced MURS/GMRS/FRS with GPS terminal designs. The CMX7031/CMX7041 provide radio signal encoder and decoder functions for: Audio, Inband tones, DTMF, XTCSS, CTCSS, DCS and MSK/FFSK/FSK data, permitting simple to sophisticated levels of tone control and data transfer. A flexible power control facility allows the device to be placed in its optimum powersave mode when not actively processing signals.

The CMX7031/CMX7041 include a crystal clock generator, with buffered output, to provide a common system clock if required. A block diagram of the CMX7031/CMX7041 is shown in Figure 1.

The signal processing blocks can be individually assigned to either of two signal processing paths, which in turn, can be routed from any of the three audio/discriminator input pins. This allows for a very flexible routing architecture and allows the facility for different processing blocks to act on different analogue inputs. Eg: CTCSS may be processed from the DISC input, while Selcall can be processed from the ALT input in parallel. For Marine use, it would be typical to route Rx Audio from the working channel receiver through from the DISC input, while at the same time routing the DSC FSK modem from the DSC channel 70 receiver from the ALT input.

#### Tx functions:

- o Single/dual microphone inputs with input amplifier and programmable gain adjustment
- Filtering selectable for 12.5kHz and 25kHz channels
- Selectable pre-emphasis
- o Selectable compression
- Selectable frequency inversion voice scrambling
- Selectable Audio Processing order
- o 2-point modulation outputs with programmable level adjustment
- o I/Q modulation outputs with programmable level adjustment
- Pre-programmed 51 tone CTCSS encoder
- o 120/180 degree CTCSS phase shift generation
- o Programmable 23/24bit DCS encoder
- o Programmable Selcall generator
- Programmable audio tone generator (for custom audio tones)
- Programmable DTMF generator
- Pre-programmed XTCSS and Inband tone encoder
- 1200/2400 baud MSK/FFSK modem and data packet encoder (suitable for text messaging/paging, caller identification, caller location, digital poll of remote radio location, GPS information in NMEA 0183 format, data transfer, MPT1327 etc.) incorporating interleaving, FEC, CRC and data scrambler
- 1200bps FSK modem for DSC use (to ITU-R M.493-11)
- o 559bps PSK modem
- Tx Enable output

#### **Rx functions:**

- o Single/dual demodulator inputs with input amplifier and programmable gain adjustment
- Audio-band and sub-audio rejection filtering
- Selectable de-emphasis
- Selectable expansion
- o Selectable frequency inversion voice de-scrambling
- Selectable Audio Processing order
- Software volume control
- 1 from 51 CTCSS decoder + Tone Clone™ mode
- o 120/180 degree CTCSS phase shift detection
- o 23/24bit DCS decoder
- o Selcall decoder
- o DTMF decoder

- Pre-programmed Inband tone decode with XTCSS 4-tone addressing
- 1200/2400 baud MSK/FFSK data packet decoder with automatic bit rate recognition, 16 bit frame sync detector, error correction, data de-scrambler and packet disassembly
- o 1200bps FSK modem for DSC use (to ITU-R M.493-11)
- NWR SAME and WAT detector
- Rx Enable output

## **Auxiliary Functions:**

- 2 flexible Integer-N RF synthesisers (CMX7031 only)
- o 2 programmable system clock outputs
- 2 auxiliary ADCs with selectable input paths
- 4 auxiliary DACs, one with built-in programmable RAMDAC

#### Interface:

- C-BUS, 4 wire high speed synchronous serial command/data bus
- Open drain IRQ to host
- o 2 GPIO pins (CMX7041 only)
- o EEPROM boot mode
- o C-BUS boot mode

# 7. Detailed Descriptions

# 7.1. Xtal Frequency

The CMX7031/CMX7041 are designed to work with a Xtal or external frequency source of 6.144MHz. If this default configuration is not used, then Program Register Block 3 (see User Manual 9.2.4)needs to be loaded with the correct values to ensure that the device will work to specification with the user specified clock frequency. A table of common values can be found in Table 2. Note the maximum Xtal frequency is 12.288MHz, although an external clock source of up to 24.576MHz can be used.

The register values in Table 1 are shown in hex (however only the lower 10 bits are relevant), the default settings are shown in bold, and the settings which do not give an exact setting (but are within acceptable limits) are in italics. The new P3.2-3 settings take effect following the write to P3.3 (the settings in P3.4-7 are implemented on a change to Rx or Tx mode).

| Program Register |       |                                   | External frequency source (MHz) |       |       |       |       |        |       |       |
|------------------|-------|-----------------------------------|---------------------------------|-------|-------|-------|-------|--------|-------|-------|
|                  |       |                                   | 3.579                           | 6.144 | 9.216 | 12.0  | 12.8  | 16.368 | 16.8  | 19.2  |
| P3.2             | ldle  | GP Timer                          | \$017                           | \$018 | \$018 | \$019 | \$019 | \$018  | \$019 | \$018 |
| P3.3             | Р     | VCO output and AUX clk divide     | \$085                           | \$088 | \$08C | \$10F | \$110 | \$095  | \$115 | \$099 |
| P3.4             |       | Ref clk divide                    | \$043                           | \$040 | \$060 | \$07D | \$0C8 | \$155  | \$15E | \$0C8 |
| P3.5             | ř     | PLL clk divide                    | \$398                           | \$200 | \$200 | \$200 | \$300 | \$400  | \$400 | \$200 |
| P3.6             | Rx or | VCO output and AUX clk divide     | \$140                           | \$140 | \$140 | \$140 | \$140 | \$140  | \$140 | \$140 |
| P3.7             |       | Internal<br>ADC/DAC clk<br>divide | \$008                           | \$008 | \$008 | \$008 | \$008 | \$008  | \$008 | \$008 |

Table 2 Xtal/clock frequency settings for Program Block 3

### 7.2. Host Interface

A serial data interface (C-BUS) is used for command, status and data transfers between the CMX7031/CMX7041 and the host  $\mu$ C; this interface is compatible with microwire, SPI. Interrupt signals notify the host  $\mu$ C when a change in status has occurred and the  $\mu$ C should read the status register across the C-BUS and respond accordingly. Interrupts only occur if the appropriate mask bit has been set. See section 7.20.1.

The CMX7031/CMX7041 will monitor the state of the C-BUS registers that the host has written to every 250µs (the C-BUS latency period) hence it is not advisable for the host to make successive writes to the same C-BUS register within this period.

To minimise activity on the C-BUS interface, optimise response times and ensure reliable data transfers, it is advised that the IRQ facility be utilised (using the IRQ mask register, \$CE). It is permissible for the host to poll the IRQ pin if the host uC does not support a fully interrupt-driven architecture. This removes the need to continually poll the C-BUS status register (\$C6) for status changes.

#### 7.2.1 C-BUS Operation

This block provides for the transfer of data and control or status information between the CMX7031/CMX7041's internal registers and the host  $\mu C$  over the C-BUS serial interface. Each transaction consists of a single Address byte sent from the  $\mu C$  which may be followed by one or more Data byte(s) sent from the  $\mu C$  to be written into one of the CMX7031/CMX7041's Write Only Registers, or one or more data byte(s) read out from one of the CMX7031/CMX7041's Read Only Registers, as illustrated in Figure 6.

© 2011 CML Microsystems Plc Page 19 D/7031/41\_FI1.x/10

D/7031/41\_FI1.x/10

Data sent from the  $\mu$ C on the CDATA line is clocked into the CMX7031/CMX7041 on the rising edge of the SCLK Clock input. RDATA sent from the CMX7031/CMX7041 to the  $\mu$ C is valid when the SCLK is high. The CSN line must be held low during a data transfer and kept high between transfers. The C-BUS interface is compatible with most common  $\mu$ C serial interfaces and may also be easily implemented with general purpose  $\mu$ C I/O pins controlled by a simple software routine.

The number of data bytes following an Address byte is dependent on the value of the Address byte. The most significant bit of the address or data are sent first. For detailed timings see section 8.2. Note that, due to internal timing constraints, there maybe a delay of up to 250µs between the end of a C-BUS write operation and the device reading the data from its internal register.

#### **C-BUS Write:**



# Figure 6 C-BUS Transactions

# Notes:

- 1. For Command byte transfers only the first 8 bits are transferred (\$01 = Reset).
- 2. For single byte data transfers only the first 8 bits of the data are transferred.

Either logic level valid (but must not change from low to high)

- 3. The CDATA and REDATA lines are never active at the same time. The Address byte determines the data direction for each C-BUS transfer.
- 4. The SCLK input can be high or low at the start and end of each C-BUS transaction.
- The gaps shown between each byte on the CDATA and RDATA lines in the above diagram are optional, the host may insert gaps or concatenate the data as required.

# 7.3. Function Image™ Load and Activation

The Function Image™(FI) file, which defines the operational capabilities of the device, may be obtained from the CMLTechnical Portal, following product registration. This is in the form of a 'C' header file which can be included into the host controller software or programmed into an external EEPROM. The maximum possible size of Function Image™ is 46 kbytes, although a typical FI will be less than this. Note that the BOOTEN pins are only read at power-on or following a C-BUS General Reset and must remain stable throughout the FI loading process. Once the FI load has completed, the BOOTEN pins are ignored by the CMX7031/CMX7041 until the next power-up or C-BUS General Reset.

The BOOTEN pins are both fitted with internal low-current pulldown devices.

For C-BUS load operation, both pins should be pulled high by connecting them to  $V_{DD}$  either directly or via a  $220k\Omega$  resistor (see Table 3).

For EEPROM load, only BOOTEN1 needs to be pulled high in a similar manner, however, if it is required to program the EEPROM in-situ from the host, either a jumper to  $V_{DD}$  or a link to a host I/O pin should be provided to pull BOOTEN2 high when required (see Table 3).

Once the FI has been loaded, the CMX7031/CMX7041 performs these actions:

- (1) the product identification code \$7031 is reported in C-BUS register \$C5
- (2) the FI version code is reported in C-BUS register \$C9
- (3) the two 32-bit FI checksums are reported in C-BUS register pairs \$A9, \$AA and \$B8, \$B9
- (4) the device waits for the host to load the 32-bit Device Activation Code to C-BUS register \$C8
- (5) once activated, the device initialises fully, enters idle mode and becomes ready for use, and the Programming Flag (bit 0 of the Status register, \$C6) will be set.

The checksums should be verified against the published values to ensure that the FI has loaded correctly. Once the FI has been activated, the checksum, product identification and version code registers are cleared and these values are no longer available. If an invalid activation code is loaded, the device will report the value \$DEAD in register \$A9 and become unresponsive to all further host commands (including General Reset). A power-on reset is required to recover from this state.

Both the Device Activation Code and the checksum values are available from the CML Technical Portal.

Table 3 BOOTEN pin states

Note:

In the rare event that a General Reset needs to be issued  $\underline{\text{without}}$  the requirement to re-load the FI, the BOOTEN pins must both be cleared to '0' before issuing the Reset command. The Checksum values will be reported and the Device Activation code will need to be sent in a similar manner as that shown in Figure 8. There will not be any FI loading delay. This assumes that a valid FI has been previously loaded and that  $V_{DD}$  has been maintained throughout the reset to preserve the data.

# 7.3.1 FI loading from Host Controller

The FI can be included into the host controller software build and downloaded into the CMX7031/CMX7041 at power-up over the C-BUS interface. The BOOTEN pins must be set to the C-BUS load configuration, the CMX7031/CMX7041 powered up and placed into Program Mode, the data can then be sent directly over the C-BUS to the CMX7031/CMX7041.

Each time the device is powered up its Function Image<sup>TM</sup> must first be loaded and then activated. These two steps assign internal device resources and determine all device features. The device does not operate until the Function Image<sup>TM</sup> is loaded and activated.



Figure 7 FI loading from Host

The download time is limited by the clock frequency of the C-BUS, with a 5MHz SCLK, it should take less than 500ms to complete.

# 7.3.2 FI loading from EEPROM

The FI must be converted into a format for the EEPROM programmer (normally Intel Hex) and loaded into the EEPROM either by the host or an external programmer. The CMX7031/CMX7041 needs to have the BOOTEN pins set to EEPROM load, and then on power-on, or following a C-BUS General Reset, the CMX7031/CMX7041 will automatically load the data from the EEPROM without intervention from the host controller.



Figure 8 FI loading from EEPROM

The CMX7031/CMX7041 has been designed to function with Atmel AT25HP512 serial EEPROM and the AT25F512 flash EEPROM devices<sup>2</sup>, however other manufacturers parts may also be suitable. The time taken to load the FI is dependant on the Xtal frequency, with a 6.144MHz Xtal, it should load in less than 1 second.

\_

<sup>&</sup>lt;sup>2</sup> Note that these two devices have slightly different addressing schemes. FI 1.3 is compatible with both schemes, whereas previous FI 's were only compatible with the AT25HP512 addressing scheme.

### 7.4. Device Control

The CMX7031/CMX7041 can be set into many modes to suit the environment in which it is to be used. These modes are described in the following sections and are programmed over the C-BUS: either directly to operational registers or, for parameters that are not likely to change during operation, via the Programming register (\$C8).

## For basic operation:

- 1. enable the relevant hardware sections via the Power Down Control register
- 2. set the appropriate mode registers to the desired state (Audio, Inband, Sub-Audio, Data etc.),
- 3. select the required Signal Routing and Gain
- 4. use the Mode Control register to place the device into Rx or Tx mode.

To conserve power when the device is not actively processing an analogue signal, place the device into Idle mode. Additional Powersaving can be achieved by disabling the unused hardware blocks, however, care must be taken not to disturb any sections that are automatically controlled.

#### See:

- o Power Down Control \$C0 write
- Mode Control \$C1 write

# 7.4.1 Signal Routing

The CMX7031/CMX7041 offers a very flexible routing architecture, with three signal inputs, two separate signal processing paths and a selection of two modulator outputs (to suit 2-point as well as I/Q modulation schemes) and a single Audio output. Each of the signalling processing blocks can be independently routed to either of the Input blocks, which can be routed to any of the three input signal pins. The Audio/Voice processing blocks are always routed to Input 1. The outputs from signal processing blocks are determined by the settings of the AuxADC and TX MOD mode register in Tx mode.

#### See:

- o Input Gain and Output Signal Routing \$B1 write
- AuxADC and TX MOD Mode \$A7 write
- Mode Control \$C1 write



Figure 9 Signal Routing

The analogue gain/attenuation of each input and output can be set individually, with additional Fine Gain control available via the Programming registers and the Audio Tone register.

# See:

- o Analogue Output Gain \$B0 write
- o Input Gain and Output Signal Routing \$B1 write
- Audio Tone \$CD: 16-bit write-only

#### 7.4.2 Mode Control

The CMX7031/CMX7041 operates in one of three modes:

- o IDLE
- o Rx
- $\circ$  Tx

At power-on or following a Reset, the device will automatically enter IDLE mode, which allows for the maximum powersaving whilst still retaining the capability of monitoring the AuxADC inputs (if enabled). It is only possible to write to the Programming register whilst in IDLE mode. See:

Mode Control – \$C1 write

### 7.5. Audio Functions

The audio signal can be processed in several ways, depending on the implementation required, by selecting the relevant bits in the Audio Control – \$C2 write register. In both Rx and Tx, a selectable channel filter to suit either the 12.5kHz or 25kHz TIA/ETSI channel mask can be selected. This filter also incorporates a soft limiter to reduce the effects of over-modulation. Other features include 300Hz HPF, pre- and de-emphasis, companding and frequency inversion scrambling, all of which may be individually enabled<sup>3</sup>. The order in which these features are executed is selectable to ensure compatibility with existing implementations and provide optimal performance (see User Manual section 9.2.5). The default configuration is backwards compatible with the CMX7031/7041 FI-1.2 implementation, however the alternate settings shown in the User Manual section 9.2.5 may provide better performance.

#### 7.5.1 Audio Receive Mode

The CMX7031/CMX7041 operates in half duplex, so whilst in receive mode the transmit path (microphone input and modulator output amplifiers) can be disabled and powered down if required. The AUDIO output signal level is equalised (to  $V_{BIAS}$ ) before switching between the audio port and the modulator ports, to minimise unwanted audible transients. The Off/Powersave level of the modulator outputs is the same as the  $V_{BIAS}$  pin, so the audio output level must also be at this level before switching.

See:

Audio Control – \$C2 write

# **Receiving Audio Band Signals**

When a voice-based signal is being received, it is up to the host  $\mu C$ , in response to signal status information provided by the CMX7031/CMX7041, to control muting/enabling of the audio signal to the AUDIO output.

The discriminator path through the device has a programmable gain stage. Whilst in receive mode this should normally be set to 0dB (the default) gain.

#### **Receive Filtering**

The incoming signal is filtered, as shown in Figure 10 (with the 300Hz HPF also active), to remove sub-audio components and to minimise high frequency noise. When appropriate, the audio signal can then be routed to the AUDIO output. Separate selectable filters are available for:

- 300Hz High Pass (to reject sub-audible signalling)
- 2.55kHz Low Pass (for 12.5kHz channel operation)
- 3.0kHz Low Pass (for 25kHz channel operation)

Note that with  $\underline{no}$  filters selected, the low frequency response extends to below 5Hz at the low end but still rolls off above 3.3kHz at the top end.

© 2011 CML Microsystems Plc Page 27 D/7031/41\_Fl1.x/10

<sup>&</sup>lt;sup>3</sup> The typical responses shown in Figure 10, Figure 11, Figure 12 and Figure 13 were recorded using the PE0201 Evkit, DISC in to AUDIO and MOD1 out.



Figure 10 Rx 25kHz Channel Audio Filter Frequency Response



Figure 11 De-emphasis Curve for TIA/EIA-603 Compliance

#### De-emphasis

Optional de-emphasis at -6dB per octave from 300Hz to 3000Hz (shown in Figure 11) can be selected, to facilitate compliance with TIA/EIA-603, EN 300 086, EN 301 025 etc. The template shows the +1, -3dB limits.

### **Rx Companding (Expanding)**

The CMX7031/CMX7041 incorporates an optional syllabic compandor in both transmit and receive modes. This expands received audio band signals that have been similarly compressed in the transmitter to enhance dynamic range. See section 7.5.3 and:

Audio Control – \$C2 write

#### Audio De-scrambling

The CMX7031/CMX7041 incorporates an optional frequency inversion de-scrambler in receive mode. This de-scrambles received audio band signals that have been scrambled in the transmitter. The inversion frequency defaults to 3300Hz, but may be modified by writing to P4.8.

#### See:

Audio Control – \$C2 write

#### 7.5.2 Audio Transmit Mode

The device operates in half duplex, so when the device is in transmit mode the receive path (discriminator and audio output amplifiers) should be disabled, and can be powered down, by the host  $\mu$ C.

Two modulator outputs with independently programmable gains are provided to facilitate single or two-point modulation, separate sub-audio and audio band outputs. If one of the modulator outputs is not used it can be disabled to conserve power.

To avoid spurious transmissions when changing from Rx to Tx the MOD 1 and MOD 2 outputs are ramped to the quiescent modulator output level,  $V_{BIAS}$  before switching (if enabled by b7 of the Analogue Gain register, \$B0). Similarly, when starting a transmission, the transmitted signal is ramped up from the quiescent  $V_{BIAS}$  level and when ending a transmission the transmitted signal is ramped down to the quiescent  $V_{BIAS}$  level. The ramp rates are set in the Programming register P4.6. When the modulator outputs are disabled, their outputs will be set to  $V_{BIAS}$ . When the modulator output drivers are powered down, their outputs will be floating (high impedance), so the RF modulator will need to be turned off.

For all transmissions, the host  $\mu$ C must only enable signals after the appropriate data and settings for those signals are loaded into the C-BUS registers. As soon as any signalling is enabled the CMX7031/CMX7041 will use the settings to control the way information is transmitted.

A programmable gain stage in the microphone input path facilitates a host controlled VOGAD capability, or an internal AGC function may be used.

### See:

- Audio Control \$C2 write
- AuxADC and TX MOD Mode \$A7 write
- Input Gain and Output Signal Routing \$B1 write

#### **Processing Audio Signals for Transmission over Analogue Channels**

The microphone input(s), with programmable gain, can be selected as the audio input source. Preemphasis is selectable with either of the two analogue Tx audio filters (for 12.5kHz and 25kHz channel spacing). These are designed for use in EN 300 086, TIA/EIA-603 or EN 301 025 compliant applications. When the 300Hz HPF is enabled, it will attenuate sub-audio frequencies below 250Hz by more than 33dB with respect to the signal level at 1kHz.

These filters, together with a built in limiter, help ensure compliance with EN 300 086 and EN 301 025 (25kHz and 12.5kHz channel spacing) when levels and gain settings are set up correctly in the target system.



Figure 12 Tx Channel Audio Filter Response and Template (ETSI)



Figure 13 Tx Channel Audio Filter Response and Template (TIA)

The characteristics of the 12.5kHz channel filter fit the template shown in Figure 12 and Figure 13. This filter also facilitates implementation of systems compliant with TIA/EIA-603 'A', 'B' and 'C' bands.

The CMX7031/CMX7041 provides selectable pre-emphasis filtering of +6dB per octave from 300Hz to 3000Hz, matching the template shown in Figure 14.



Figure 14 Audio Frequency Pre-emphasis

#### **Modulator Output Routing**

The sub-audio component can be combined with the audio band signal and this composite signal routed to both MOD1 and MOD2 outputs, or the sub-audio and audio band signal can be output separately (sub-audio to MOD2 and audio band to MOD1), in accordance with the settings of:

- o AuxADC and TX MOD Mode \$A7 write
- Input Gain and Output Signal Routing \$B1 write

Alternatively, the combined sub-audio and audio band composite signal can be output on MOD1 and 2 in a phase/quadrature (I/Q) format suitable for direct upconversion to the final RF signal.

Due to the nature of the I/Q modulation, this mode is only feasible in RF channels/systems which have a maximum frequency deviation of 3kHz or less. Additional test modes are provided for calibrating external circuits. Tx I/Q mode is particularly suitable for data transmission.

# **Input AGC**

An Automatic Gain Control system can be enabled by setting the relevant bits of the Program register P4.9. The setting of the Input 1 Gain stage is recorded when the device enters Tx mode and if the signal exceeds the pre-set threshold, the Input 1 Gain is automatically reduced in 3.2dB steps until it falls within the operational levels or the range of the gain stage is exhausted. When the signal level drops, the gain will be automatically increased in 3.2dB steps at the rate set in P4.9 until the initial value has been reached. For maximum effect the system should be designed such that the +22.4dB setting of the Input 1 Gain stage achieves the nominal levels. To ensure consistent operation, it is recommended that the Input

1 Gain stage value be re-initialised before entering Tx mode. The signal that is used as an input to this process can be selected to be either:

- Output of Input1 gain stage
- Output of the Pre-emphasis filter

by selecting the relevant bit in P4.9. The Pre-emphasis option should only be chosen if this block is actually in use.

- Input Gain and Output Signal Routing \$B1 write
- Program Block 4 Gain and Offset Setup:

# Tx Companding (Compressing)

The CMX7031/CMX7041 incorporates an optional syllabic compandor in both transmit and receive mode. This compresses audio band signals before transmission to enhance dynamic range. See section 7.5.3 and:

o Audio Control - \$C2 write

### **Audio Scrambling**

The CMX7031/CMX7041 incorporates an optional frequency inversion scrambler in transmit mode. This scrambles audio band signals, to be de-scrambled in the receiver. The inversion frequency defaults to 3300Hz, but maybe modified by writing to P4.8.

#### See:

Audio Control – \$C2 write

#### 7.5.3 Audio Compandor

The compandor is comprised of a compressor and an expandor. The compressor's function is to reduce the dynamic range of a given signal by attenuating larger amplitudes while amplifying smaller amplitudes. The expandor's function is to expand the dynamic range of a given signal by attenuating small amplitude signals (e.g. noise) while amplifying large amplitude signals. The compressor is used prior to transmission and the expandor is used in the receiver. Hence, using a compandor will enhance performance in a communication system by transmitting a compressed signal, which is less likely to be corrupted by noise, and then at the receiver expanding the compressed signal, which will push the noise picked up during transmission down further.

The CMX7031/CMX7041 uses a "syllabic compandor." This type of compandor, as opposed to the instantaneous compandor (e.g.  $\mu$ /A-law PCM), responds to changes in the average envelope of the signal amplitude according to a syllabic time constant  $\tau$ . Typically the steady state output for the compressor is proportional to the square root of the input signal. le:, for a 2 dB change in input signal, the output change will be 1 dB. Generally for voice communication systems a compressor is expected to have an input dynamic range of 60 dB, providing an output dynamic range of 30 dB. The expandor does the inverse.



Figure 15 Expandor Transient Response



**Figure 16 Compressor Transient Response** 

# 7.6. Sub-audio Signalling

Sub-audio signalling is available in the audio band below 260Hz. When sub-audio signalling is enabled, the 300Hz HPF in the audio section should also be enabled to remove the sub-audio signalling from the audio signal (in both Tx and Rx). Both CTCSS tones and DCS codes are supported, as well as a special "tone-cloning" mode which will report back any received CTCSS tone rather than look for a specific tone. There are 51 CTCSS tones defined in the CMX7031/CMX7041 and there is provision for a user-specified tone. Tone inversion to implement "Reverse Tone Burst" for squelch tail elimination can be accomplished by inverting the output of the MOD1 and MOD2 outputs (\$B0) or by using the phase change facility in the Audio Control register (\$C2).

The DCS coder/decoder supports both 23- and 24-bit modes with both true and inverse modulation formats and the 134Hz end of transmission burst.

The CTCSS tone and DCS code values for both Rx and Tx operation are specified in the Audio Control register (\$C2), in the lowest 8 bits (shown in decimal):

| 0 | 0          | no tone                                           |
|---|------------|---------------------------------------------------|
| 0 | 1 to 83    | DCS code 1 to 83                                  |
| 0 | 84         | User-defined DCS code                             |
| 0 | 101 to 183 | Inverted DCS code 1 to 83                         |
| 0 | 184        | Inverted user-defined DCS code                    |
| 0 | 200        | CTCSS Tone Clone™ mode                            |
| 0 | 201 to 254 | CTCSS tones 1 to 51, User, XTCSS and DCSoff tones |
| 0 | 255        | Invalid tone                                      |

The CTCSS and DCS functions are enabled by the relevant bits in the Mode Control register, \$C1, so that the host can turn the functionality on or off without having to re-program the values in the Audio Control register, \$C2.

#### See:

- o Analogue Output Gain \$B0 write
- Mode Control \$C1 write
- Audio Control \$C2 write

#### 7.6.1 Receiving and Decoding CTCSS Tones

The CMX7031/CMX7041 is able to accurately detect valid CTCSS tones quickly to avoid losing the beginning of audio or data transmissions, and is able to continuously monitor the detected tone with minimal probability of falsely dropping out. The received signal is filtered in accordance with the template shown in Figure 17, to prevent signals outside the sub-audio range from interfering with the sub-audio tone detection.



Figure 17 Low Pass Sub-Audio Band Filter for CTCSS and DCS

Once a valid CTCSS tone has been detected, Status register (C6) b11 will be set and the host  $\mu$ C can then route the audio band signal to the audio output. The audio band signal is extracted from the received signal by band pass filtering as shown in Figure 10.

To optimise the CTCSS tone decoder, adjustable decoder bandwidths and threshold levels allow the user to trade-off decode certainty against signal to noise performance when congestion or range restrict the system performance. The tone decoder bandwidth and threshold level are set in P2.1 of the Programming register (\$C8) and the desired tone is programmed in the Audio Control register (\$C2). In systems which make use of tones 41 to 50 or other "split" tones (tones in between the frequencies of tones 1 to 40), the CTCSS decoder bandwidth should be reduced to avoid false detection of adjacent tones.

The CMX7031/CMX7041 includes a CTCSS tone phase detector which reacts to a phase change in the received tone of +/- 90 degrees by setting bit 9 of the Tone Status register (\$CC) and asserting b11 of the Status register (\$C6). This feature can be used to detect both 180 and 120 degree phase changes and so allow the host to mute the audio appropriately (Squelch Tail Elimination).

# Tone Cloning<sup>™</sup>

Tone Cloning facilitates the detection of CTCSS tones 1 to 39 in receive mode which allows the device to non-predictively detect any tone in this range. This mode is activated by programming CTCSS Tone Number 00 (b0-7 of Audio Control = 200 decimal). The received tone number will be reported in the Tone Status register and can then be programmed into the Audio Control register by the host  $\mu$ C. The cloned tone will only be active when CTCSS is enabled in the Mode Control register. This setting has no effect in Tx mode and the CTCSS generator will output no signal.

Tone cloning<sup>™</sup> should not be used in systems where tones 41 to 51 or other "split" tones (tones between the frequencies of tones 1 to 40) may be received. The all-call tone 40 can still be used after tone cloning has been performed. The CTCSS decoder detection bandwidth should be set to its lowest value (in P2.1 of the Programming Register) to ensure accurate detection.

#### **CTCSS Tones**

Table 5 lists the CTCSS tones available, the tone numbers and the equivalent (decimal) values that need to be programmed into the Audio Control register (\$C2) and which will be reported back in the Tone Status register (\$CC). If enabled, an IRQ will be generated under the following conditions:

| State change from: | To:               | IRQ | Tone Status value b7-0 |
|--------------------|-------------------|-----|------------------------|
| No Tone            | Own Tone          | yes | Own Tone               |
| Own Tone           | No Tone           | yes | \$00                   |
| No Tone            | Unrecognised Tone | yes | \$FF                   |
| Unrecognised Tone  | No Tone           | yes | \$00                   |
| No Tone            | Invalid Tone      | yes | \$FF or detected Tone  |
| Invalid Tone       | No Tone           | yes | \$00                   |

**Table 4 CTCSS IRQ conditions** 

<sup>&</sup>lt;sup>T</sup>Tone Cloning<sup>™</sup> is a trademark of CML Microsystems Plc.

| Register value |     | Tone |               | Register value |     | Tone |          | Register<br>value |     | Tone |           |
|----------------|-----|------|---------------|----------------|-----|------|----------|-------------------|-----|------|-----------|
| dec            | hex | No.  | Freq (Hz)     | dec            | hex | No.  | Freq(Hz) | dec               | hex | No.  | Freq (Hz) |
| 000            | 00  | n/a  | No Tone       | 218            | DA  | 18   | 123.0    | 237               | ED  | 37   | 241.8     |
| 200            | C8  | 0    | ToneClon<br>e | 219            | DB  | 19   | 127.3    | 238               | EE  | 38   | 250.3     |
| 201            | C9  | 1    | 67.0          | 220            | DC  | 20   | 131.8    | 239               | EF  | 39   | 69.3      |
| 202            | CA  | 2    | 71.9          | 221            | DD  | 21   | 136.5    | 240               | F0  | 40   | 62.5      |
| 203            | CB  | 3    | 74.4          | 222            | DE  | 22   | 141.3    | 241               | F1  | 41   | 159.8     |
| 204            | CC  | 4    | 77.0          | 223            | DF  | 23   | 146.2    | 242               | F2  | 42   | 165.5     |
| 205            | CD  | 5    | 79.7          | 224            | E0  | 24   | 151.4    | 243               | F3  | 43   | 171.3     |
| 206            | CE  | 6    | 82.5          | 225            | E1  | 25   | 156.7    | 244               | F4  | 44   | 177.3     |
| 207            | CF  | 7    | 85.4          | 226            | E2  | 26   | 162.2    | 245               | F5  | 45   | 183.5     |
| 208            | D0  | 8    | 88.5          | 227            | E3  | 27   | 167.9    | 246               | F6  | 46   | 189.9     |
| 209            | D1  | 9    | 91.5          | 228            | E4  | 28   | 173.8    | 247               | F7  | 47   | 196.6     |
| 210            | D2  | 10   | 94.8          | 229            | E5  | 29   | 179.9    | 248               | F8  | 48   | 199.5     |
| 211            | D3  | 11   | 97.4          | 230            | E6  | 30   | 186.2    | 249               | F9  | 49   | 206.5     |
| 212            | D4  | 12   | 100.0         | 231            | E7  | 31   | 192.8    | 250               | FA  | 50   | 229.1     |
| 213            | D5  | 13   | 103.5         | 232            | E8  | 32   | 203.5    | 251               | FB  | 51   | 254.1     |
| 214            | D6  | 14   | 107.2         | 233            | E9  | 33   | 210.7    | 252               | FC  | 52   | User      |
| 215            | D7  | 15   | 110.9         | 234            | EA  | 34   | 218.1    | 253               | FD  | 53   | XTCSS     |
| 216            | D8  | 16   | 114.8         | 235            | EB  | 35   | 225.7    | 254               | FE  | 54   | DCSoff    |
| 217            | D9  | 17   | 118.8         | 236            | EC  | 36   | 233.6    | 255               | FF  | 55   | Invalid   |

#### Table 5 CTCSS Tones

- 1. Register value 000 in b0-7 of the Tone Status register (\$CC) indicates that none of the above sub-audio tones is being detected. If register value 000 is programmed into the Audio Control register (\$C2) and CTCSS enabled in the Mode Control register (\$C1), only CTCSS tone 40 (240 decimal) will be scanned for. If CTCSS transmit is selected, this tone setting will cause the CTCSS generator to output no signal.
- 2. Tone number 40 (240 decimal) provides an all-user CTCSS tone option; regardless of the subaudio tones set, the CMX7031/CMX7041 will report the presence of this tone whenever the CTCSS detector is enabled. This feature is useful for implementing emergency type calls e.g. All-
- 3. Tone number 55 (255 decimal) is reported in the Tone Status register (\$CC), when CTCSS receive is enabled and a sub-audio tone is detected that does not correspond to the selected tone or the all-call tone (tone number 40). This could be a tone in the sub-audio band which is not in the table or a tone in the table which is not the selected tone or All-Call tone.
- 4. Tones 40 to 51 (241 to 251 decimal) are not in the TIA-603 standard.
- 5. Tone number 52 (252 decimal) will select the User Programmable Tone value in Program Block 2. – CTCSS and DCS Setup:
- 6. Tone number 53 (253 decimal) will select the XTCSS call maintenance tone, 64.7Hz
- 7. Tone number 54 (254 decimal) will select the DCS turn-off tone, 134.4Hz.
- 8. Tone Clone, register value 200, is a write-only value to \$C2. The received tone number will be reported back in \$CC.

#### 7.6.2 **Receiving and Decoding DCS Codes**

DCS code is in NRZ format and transmitted at 134.4 ±0.4bps. The CMX7031/CMX7041 is able to decode any 23- or 24-bit pattern in either of the two DCS modulation modes defined by TIA/EIA-603 and described in Table 6. The CMX7031/CMX7041 can detect a valid DCS code quickly enough to avoid losing the beginning of audio transmissions.

#### Table 6 DCS Modulation Modes

| Modulation Type: | Data Bit: | FM Frequency Change:     |
|------------------|-----------|--------------------------|
| Α                | 0         | Negative frequency shift |
|                  | 1         | Positive frequency shift |
| В                | 0         | Positive frequency shift |
|                  | 1         | Negative frequency shift |

The CMX7031/CMX7041 detects the DCS code that matches the programmed code defined in the Audio Control register (\$C2) in either its true or inverted form. Register values 1 to 83 correspond to modulation type A ("true") and register values 101 to 183 correspond to modulation type B ("inverted"). A facility for a user-defined code is available via Program Block 2 – CTCSS and DCS Setup:

To detect the pre-programmed DCS code, the signal is low-pass filtered to suppress all but the sub-audio band, using the filter shown in Figure 17. Further equalisation filtering, signal slicing and level detection are performed to extract the code being received. The extracted code is then matched with the programmed 23- or 24-bit DCS code to be recognised, in the order least significant first through to most significant DCS code bit last. Table 7 shows a selection of valid 23-bit DCS codes: this does not preclude other codes being programmed. Recognition of a valid DCS code will be flagged if the decode is successful (3 or less errors) by setting b10 of the Status register (\$C6) to 1. A failure to decode is indicated by clearing this bit to 0. This bit is updated after the decoding of every 4th bit of the incoming signal. The actual code received is reported back in the Tone Status register (\$CC) according to Table 7, so that the host  $\mu$ C can determine if it was the true or inverted form of the code.

Once a valid DCS code has been detected, the host  $\mu$ C can route the audio band signal to the AUDIO output. The audio signal is extracted from the received input signal by band pass filtering, see Figure 10.

The end of DCS transmissions is indicated by a  $134.4 \pm 0.5$ Hz tone for 150-200ms. When a valid DCS code has been detected, the CMX7031/CMX7041 will automatically scan for the turn-off tone. When a DCS turn off tone is detected it will cause a DCS interrupt and report tone 54 (Tone Status b0-7 value 254 decimal); the receiver audio output can then be muted by the host.

Note that DCS detection and CTCSS detection cannot be performed concurrently.

| Reg   | Reg    | DCS  | DCS   | DCS  | Reg   | Reg    | DCS  | DCS   | DCS  | Reg   | Reg    | DCS  | DCS        | DCS  |
|-------|--------|------|-------|------|-------|--------|------|-------|------|-------|--------|------|------------|------|
| value | value  | Code | bits  | bits | value | value  | Code | bits  | bits | value | value  | Code | bits       | bits |
| True  | Invert |      | 22-12 | 11-0 | True  | Invert |      | 22-12 | 11-0 | True  | Invert |      | 22-12      | 11-0 |
| 1     | 101    | 023  | 763   | 813  | 29    | 129    | 174  | 18B   | 87C  | 57    | 157    | 445  | 7B8        | 925  |
| 2     | 102    | 025  | 6B7   | 815  | 30    | 130    | 205  | 6E9   | 885  | 58    | 158    | 464  | 27E        | 934  |
| 3     | 103    | 026  | 65D   | 816  | 31    | 131    | 223  | 68E   | 893  | 59    | 159    | 465  | 60B        | 935  |
| 4     | 104    | 031  | 51F   | 819  | 32    | 132    | 226  | 7B0   | 896  | 60    | 160    | 466  | 6E1        | 936  |
| 5     | 105    | 032  | 5F5   | 81A  | 33    | 133    | 243  | 45B   | 8A3  | 61    | 161    | 503  | 3C6        | 943  |
| 6     | 106    | 043  | 5B6   | 823  | 34    | 134    | 244  | 1FA   | 8A4  | 62    | 162    | 506  | 2F8        | 946  |
| 7     | 107    | 047  | 0FD   | 827  | 35    | 135    | 245  | 58F   | 8A5  | 63    | 163    | 516  | 41B        | 94E  |
| 8     | 108    | 051  | 7CA   | 829  | 36    | 136    | 251  | 627   | 8A9  | 64    | 164    | 532  | 0E3        | 95A  |
| 9     | 109    | 054  | 6F4   | 82C  | 37    | 137    | 261  | 177   | 8B1  | 65    | 165    | 546  | 19E        | 966  |
| 10    | 110    | 065  | 5D1   | 835  | 38    | 138    | 263  | 5E8   | 8B3  | 66    | 166    | 565  | 0C7        | 975  |
| 11    | 111    | 071  | 679   | 839  | 39    | 139    | 265  | 43C   | 8B5  | 67    | 167    | 606  | 5D9        | 986  |
| 12    | 112    | 072  | 693   | 83A  | 40    | 140    | 271  | 794   | 8B9  | 68    | 168    | 612  | 671        | 98A  |
| 13    | 113    | 073  | 2E6   | 83B  | 41    | 141    | 306  | 0CF   | 8C6  | 69    | 169    | 624  | 0F5        | 994  |
| 14    | 114    | 074  | 747   | 83C  | 42    | 142    | 311  | 38D   | 8C9  | 70    | 170    | 627  | 01F        | 997  |
| 15    | 115    | 114  | 35E   | 84C  | 43    | 143    | 315  | 6C6   | 8CD  | 71    | 171    | 631  | 728        | 999  |
| 16    | 116    | 115  | 72B   | 84D  | 44    | 144    | 331  | 23E   | 8D9  | 72    | 172    | 632  | 7C2        | 99A  |
| 17    | 117    | 116  | 7C1   | 84E  | 45    | 145    | 343  | 297   | 8E3  | 73    | 173    | 654  | 4C3        | 9AC  |
| 18    | 118    | 125  | 07B   | 855  | 46    | 146    | 346  | 3A9   | 8E6  | 74    | 174    | 662  | 247        | 9B2  |
| 19    | 119    | 131  | 3D3   | 859  | 47    | 147    | 351  | 0EB   | 8E9  | 75    | 175    | 664  | 393        | 9B4  |
| 20    | 120    | 132  | 339   | 85A  | 48    | 148    | 364  | 685   | 8F4  | 76    | 176    | 703  | 22B        | 9C3  |
| 21    | 121    | 134  | 2ED   | 85C  | 49    | 149    | 365  | 2F0   | 8F5  | 77    | 177    | 712  | 0BD        | 9CA  |
| 22    | 122    | 143  | 37A   | 863  | 50    | 150    | 371  | 158   | 8F9  | 78    | 178    | 723  | 398        | 9D3  |
| 23    | 123    | 152  | 1EC   | 86A  | 51    | 151    | 411  | 776   | 909  | 79    | 179    | 731  | 1E4        | 9D9  |
| 24    | 124    | 155  | 44D   | 86D  | 52    | 152    | 412  | 79C   | 90A  | 80    | 180    | 732  | 10E        | 9DA  |
| 25    | 125    | 156  | 4A7   | 86E  | 53    | 153    | 413  | 3E9   | 90B  | 81    | 181    | 734  | 0DA        | 9DC  |
| 26    | 126    | 162  | 6BC   | 872  | 54    | 154    | 423  | 4B9   | 913  | 82    | 182    | 743  | 14D        | 9E3  |
| 27    | 127    | 165  | 31D   | 875  | 55    | 155    | 431  | 6C5   | 919  | 83    | 183    | 754  | 20F        | 9EC  |
| 28    | 128    | 172  | 05F   | 87A  | 56    | 156    | 432  | 62F   | 91A  | 84    | 184    | U    | ser Define | ed   |

#### Table 7 DCS 23 Bit Codes

#### Notes:

- 1. Register value 84 will select the User Programmable DCS code value in Program Block 2 CTCSS and DCS Setup: Register value 184 will select the Inverted form of the User Programmable DCS code.
- 2. Note that the Audio Control register values are shown in decimal.

## 7.6.3 Transmit CTCSS Tone

The sub-audio CTCSS tone generated is defined in the Audio Control register (\$C2). Table 5 lists the CTCSS tones and the corresponding decimal values for programming b0-7 of the register.

To facilitate Squelch Tail elimination and Reverse Tone Burst, the phase of the transmitted tone can be altered by either 120, 180 or 240 degrees by setting b9, b8 in the Audio Control register (\$C2). The phase change is not instantaneous, but implemented by retarding the phase of the tone to its new value over a number of cycles to avoid the generation of spurious signals. A 180 degree change will be completed within 20ms.

#### 7.6.4 Transmit DCS Code

A 23- or 24-bit sub-audio DCS code can be generated, as defined by the Audio Control register (\$C2). The same DCS code pattern is used for detection and transmission. The DCS code is NRZ encoded at 134.4±0.4 bps, low-pass filtered and added to the audio band signal, before being passed to the modulator output stages. Valid 23-bit DCS codes and the corresponding settings for the Audio Control Register are shown in Table 7, and include a user-defined facility. The least significant bit of the DCS code is transmitted first and the most significant bit is transmitted last. The CMX7031/CMX7041 is able to

encode and transmit either of the two DCS modulation modes defined by TIA/EIA-603 (true and inverted) described in Table 6. If 24-bit mode is required, bit 11 of Programming register P2.1 should be set.

To signal the end of the DCS transmission, the host should set the Audio Control register (\$C2) to the DCS turn off tone (register value b0-7 = 254 decimal) for 150ms to 200ms. After this time period has elapsed the host should then disable DCS in the Mode Control register (\$C1).

## 7.7. Inband Signalling – Selcall/DTMF/User Tones

The CM7031 supports both Selcall, DTMF and user-programmable Inband tones between 288Hz and 3000Hz. Note that if tones below 400Hz are used, sub-audio signalling should be disabled and the 300Hz HPF disabled.

By default, the CMX7031/CMX7041 will load the EEA Selcall tone set, however this may be over-written by the host with any valid set of tones within its operational range by use of the Programming register. This ensures that the device can remain compatible with all available tone systems in use. The CMX7031/CMX7041 does not implement automatic repeat tone insertion or deletion: it is up to the host to correctly implement the appropriate Selcall protocol.

Selection of the Inband signalling mode is performed by bits 11-9 of the Mode register (\$C1). Detection of the selected Inband signalling mode can be performed in parallel with audio or data reception.

## See:

- Mode Control \$C1 write
- Tx Inband Tones \$C3 write
- o Tone Status \$CC read

## 7.7.1 Receiving and Decoding Inband Tones

Inband tones can be used to flag the start of a call or to confirm the end of a call. If they occur during a call the tone may be audible at the receiver. When enabled, an interrupt will be issued when a signal matching a valid Inband tone changes state (ie: on, off or a change to different tone).

The CMX7031/CMX7041 implements QTC coding using the EEA tone set. Other addressing and data formats can be implemented by loading the Programming registers with the appropriate values. The custom tones (1-4) permit other audio tones to be encoded or decoded. The frequency of each tone is defined in the Programming registers P1.18 to P1.21.

In receive mode the CMX7031/CMX7041 scans through the tone table sequentially. The code reported will be the first one that matches the incoming frequency and b13 of the IRQ Status register, \$C6, will be asserted.

Adjustable decoder bandwidths and threshold levels are programmable via the Programming register. These allow certainty of detection to be traded against signal to noise performance when congestion or range limits the system performance. The Inband signal is derived from the received input signal after the band pass filtering shown in Figure 10.

| Table | 8 | Inband   | <b>Tones</b> |
|-------|---|----------|--------------|
| Iabic | u | IIIDAIIU | 101163       |

|     | Custo | m Tones: (b15 = 0)               |
|-----|-------|----------------------------------|
| b14 | - 11  | Freq.                            |
| Dec | Hex   | (Hz)                             |
| 0   | 0     | No Tone                          |
| 1   | 1     | Custom Tone 1 P1.18 <sup>1</sup> |
| 2   | 2     | Custom Tone 2 P1.19 <sup>1</sup> |
| 3   | 3     | Custom Tone 3 P1.20 <sup>1</sup> |
| 4   | 4     | Custom Tone 4 P1.21 <sup>1</sup> |
| 5   | 5     |                                  |
| 6   | 6     |                                  |
| 7   | 7     |                                  |
| 8   | 8     |                                  |
| 9   | 9     |                                  |
| 10  | Α     | Reserved                         |
| 11  | В     |                                  |
| 12  | С     |                                  |
| 13  | D     |                                  |
| 14  | Е     |                                  |
| 15  | F     | Unrecognised Tone                |

|     | Sele | call Tones: (b15 = 1)     |
|-----|------|---------------------------|
| b14 | - 11 | Freq.                     |
| Dec | Hex  | (Hz)                      |
| 0   | 0    | 1981 (P1.2)               |
| 1   | 1    | 1124 (P1.3)               |
| 2   | 2    | 1197 (P1.4)               |
| 3   | 3    | 1275 (P1.5)               |
| 4   | 4    | 1358 (P1.6)               |
| 5   | 5    | 1446 (P1.7)               |
| 6   | 6    | 1540 (P1.8)               |
| 7   | 7    | 1640 (P1.9)               |
| 8   | 8    | 1747 (P1.10)              |
| 9   | 9    | 1860 (P1.11)              |
| 10  | Α    | 1055 (P1.12)              |
| 11  | В    | 930 (P1.13)               |
| 12  | С    | 2247 (P1.14)              |
| 13  | D    | 991 (P1.15)               |
| 14  | Е    | 2110 <sup>2</sup> (P1.16) |
| 15  | F    | 2400 (P1.17)              |

- 1 Custom tones 1-4 provide user programmable tone options for both transmit and receive modes as set in the indicated Program register, for programming information see section 9.2.2 in the CMX7031/CMX7041 User Manual.
- Normally, tone 14 is the repeat tone. This code must be used in transmit mode when the new code to be sent is the same as the previous one. e.g. to send '333' the sequence '3R3' should be sent, where 'R' is the repeat tone. When receiving Selcall tones, the CMX7031/CMX7041 will indicate the repeat tone when it is received. It is up to the host to interpret and decode the tones accordingly.

#### 7.7.2 Receiving DTMF Tones

DTMF Tone detection may be enabled in the Mode Register (\$C1) in parallel with other Inband Tone modes (however, this is not recommended due to the increased likelihood of false detects). When a DTMF tone has been detected, b10 of the Tone Status Register (\$CC) and b12 of the IRQ Status register, \$C6, will be set. This value will over-write any existing Inband tone value that may be present. The DTMF detector returns the values shown below in Table 9.

## 7.7.3 Transmitting Inband Tones

The Inband tone to be generated is defined in the TX TONE register (\$C3). The tone level is set in the Programming register (P1.0). The Inband tone must be transmitted without other signals in the audio band, so the host  $\mu$ C must disable the audio or data paths prior to initiating transmission of an Inband tone and restore them after the Inband tone transmission is complete. Table 8 shows valid Inband tones, together with the values for programming the Inband bits of the TX Inband Tones register.

Custom Inband tone frequencies are set in P1.18-21 of the Programming register (\$C8). See section 9.2.2 in the CMX7031/CMX7041 User Manual for programming details.

## 7.7.4 Transmitting DTMF Tones

The DTMF signals to be generated are defined in the TX TONE register (\$C3). Single tones and twist (lower frequency tone reduced by 2dB) can be enabled by setting the appropriate bit in the \$C3 register to '1'. The DTMF level is set in programming register P1.0. The DTMF tones must be transmitted on their own, the host  $\mu$ C must disable audio band signals prior to initiating transmission of the DTMF tones and (if required) restore the audio band signals after the DTMF transmission is complete. Table 9 shows the DTMF tone pairs, together with the values for programming the 'Tone Pair' field of the TX TONE register.

**Table 9 DTMF Tone Pairs** 

| Tone Code (Hex) | Key Pad Position | Low Tone   | High Tone   |  |  |  |  |  |
|-----------------|------------------|------------|-------------|--|--|--|--|--|
| Tone Code (Hex) | Ney Fau Fosition | (Hz)       | (Hz)        |  |  |  |  |  |
| 1               | 1                | <u>697</u> | 1209        |  |  |  |  |  |
| 2               | 2                | <u>697</u> | 1336        |  |  |  |  |  |
| 3               | 3                | <u>697</u> | 1477        |  |  |  |  |  |
| 4               | 4                | <u>770</u> | 1209        |  |  |  |  |  |
| 5               | 5                | <u>770</u> | 1336        |  |  |  |  |  |
| 6               | 6                | <u>770</u> | 1477        |  |  |  |  |  |
| 7               | 7                | <u>852</u> | 1209        |  |  |  |  |  |
| 8               | 8                | 852        | <u>1336</u> |  |  |  |  |  |
| 9               | 9                | 852        | <u>1477</u> |  |  |  |  |  |
| Α               | 0                | 941        | <u>1336</u> |  |  |  |  |  |
| В               | *                | 941        | <u>1209</u> |  |  |  |  |  |
| С               | #                | 941        | <u>1477</u> |  |  |  |  |  |
| D               | Α                | 697        | <u>1633</u> |  |  |  |  |  |
| E               | В                | 770        | <u>1633</u> |  |  |  |  |  |
| F               | С                | 852        | <u>1633</u> |  |  |  |  |  |
| 0               | D                | <u>941</u> | 1633        |  |  |  |  |  |

Note: Only the underlined tone is generated when the 'Single Tone' bit is enabled.

#### 7.7.5 Alternative Selcall Tone Sets

These may be loaded via the Programming register to locations P1.2 to P1.17. See section 9.2.2 in the CMX7031/CMX7041 User Manual.

Frequency (Hz) **Tone Number EIA EEA CCIR** ZVEI 1 ZVEI 2 (P1.2) 0 (P1.3) 1 (P1.4) 2 (P1.5) 3 (P1.6) 4 (P1.7) 5 (P1.8) 6 (P1.9) 7 (P1.10) 8 (P1.11) 9 (P1.12) A (10) (P1.13) B (11) (P1.14) C (12) (P1.15) D (13) (P1.16) E (14) (P1.17) F (15) NoTone 

**Table 10 Alternative Selcall Tone Sets** 

## 7.8. XTCSS Signalling

XTCSS signalling combines the capabilities of the CTCSS and Selcall signalling systems described earlier to provide a simple address/format protocol. XTCSS is used to identify the start and, optionally, the end of voice/data/other call. It provides additional information and control over the basic CTCSS method of channel coding.

XTCSS coding starts with a 4-tone sequence indicating the address and content of the following message. Immediately after the 4-tone sequence an optional sub-audio maintenance tone may be sent

for the duration of the call. At the end of the call the maintenance tone is removed and an optional 4-tone sequence is sent, indicating the end of message (EOM).

#### See:

- Modem Rx Address \$B6 write
- Mode Control \$C1 write
- Audio Control \$C2 write
- Status \$C6 read
- Rx Data 1 and 2/XTCSS \$C5 and \$C9 read
- Tx Data 1 and 2/XTCSS \$CA and CB write

#### 7.8.1 XTCSS Tx

The first two tones of the 4-tone sequence represent the address of the radio to be called and are loaded into the Modem Address register (\$B6). The following two tones are "steering" digits which indicate the type of communication (voice, scrambled voice, data etc.) that follows. These are loaded into the Tx Data 2 register (\$CB).

The device will transmit the 4 tones in sequence, raise an interrupt when this is complete and then automatically generate the XTCSS maintenance tone (if enabled). At the end of the message the maintenance tone is disabled by clearing the XTCSS maintenance tone setting in the Audio Control register (\$C2).

#### 7.8.2 XTCSS Rx

By enabling XTCSS reception the host instructs the CMX7031/CMX7041 to search for a valid 4-tone sequence. An interrupt (if enabled) will be generated when this occurs. The 4-tone sequence will be indicated in the C-BUS register (\$C9) for the host to read out using the tone numbers in Table 8. To be valid, the 4 tones must be preceded and followed by silence in the audio band (signals below the audio detect level - see Program register P1.1) for the programmed no-tone time

If enabled, by setting the XTCSS maintenance tone setting in the Audio Control Register (\$C2), the sub-audio tone will be searched for after a valid 4-tone Inband sequence. The state of the sub-audio maintenance tone will only be indicated to the host if CTCSS detection is also enabled. After the 4-tone sequence is detected the maintenance tone can be used by the host to detect fades and the end of the message and hence can disable the audio path as required. The CMX7031/CMX7041 will automatically search for the 4-tone set whenever the XTCSS enable bit is set and maintenance tone is not decoded.

It is possible (although unlikely) that a fade will exactly coincide and obliterate 2 lots of 4-tone sequences indicating an EOM and the start of a new message. In this case, the host could misinterpret the received signal as a long fade and enable the voice when the maintenance tone reappears. It is therefore recommended that the host operates a timer that is started on loss of maintenance tone. If this times out, the host can then assume that the fade is long enough that the original call is lost or has become so corrupted that it is not worth continuing with. The host can then choose to restore the audio path on the next occurrence of a valid XTCSS tone set. Note that the XTCSS detector operates independently and the host may enable or disable the audio path at any time.

## 7.9. MSK/FFSK Data Modem

The CMX7031/CMX7041 supports both 1200 and 2400 bps MSK/FFSK data modes (see section 0 for details of the 1200 bps FSK mode suitable for use in the Marine VHF band for Digital Selective Calling (DSC) to ITU-R M.493-11 and section 7.12 for a 559bps PSK encoder). In Rx mode, the device can be set to look for either of the MSK or FFSK modes, however, once a valid mode has been found, it will stay in that mode until the host resets it.

## See:

- Mode Control \$C1 write
- o Modem Control \$C7 write
- o Rx Data 1 and 2/XTCSS \$C5 and \$C9 read
- Tx Data 1 and 2/XTCSS \$CA and CB write

## 7.9.1 Receiving MSK/FFSK Signals

The CMX7031/CMX7041 can decode incoming MSK/FFSK signals at either 1200 or 2400 baud data rates, automatically detecting the rate from the received signal. Alternatively, a control word may set the baud rate, in which case the device only responds to signals operating at that rate. The form of MSK/FFSK signals for these baud rates is shown in Figure 18.

The received signal is filtered and data is extracted with the aid of a PLL to recover the clock from the serial data stream. The recovered data is stored in a 2- or 4-byte buffer (grouped into 16-bit words) and an interrupt issued to indicate received data is ready. Data is transferred over the C-BUS under host  $\mu$ C control. If this data is not read before the next data is decoded it will be overwritten and it is up to the user to ensure that the data is transferred at an adequate rate following data ready being flagged, see Table 13. The MSK/FFSK bit clock is not output externally.

The extracted data is compared with the 16-bit programmed Frame Sync pattern (preset to \$CB23 following a RESET command). An interrupt will be flagged when the programmed Frame Sync pattern is detected or when the following Frame Head is decoded, see section 7.10.3. The host  $\mu$ C may stop the frame sync search by disabling the MSK/FFSK demodulator. Once a valid Frame Sync pattern has been detected, the frame sync search algorithm is disabled; it may be re-started by the host disabling the Modem Control bits of the Mode register (\$C1:b2,3) and then re-enabling them (taking note of the C-BUS latency time).

If the CMX7031/CMX7041 has been set to decode a Frame Head before interrupting, it will check the CRC portion of the Frame Head Control Field. If this indicates a corrupt Frame Head then a search for a new frame sync pattern will be automatically restarted.

FFSK may be transmitted in conjunction with a CTCSS or DCS sub-audio component. The device will handle the sub-audio signals as previously described. If a sub-audio signal turns off during reception of FFSK, it is up to the host  $\mu$ C to turn off the decoding as the device will continue receiving and processing the incoming signal until commanded otherwise by the host  $\mu$ C.

The host  $\mu$ C must keep track of the message length or otherwise determine the end of reception (e.g. by using sub-audio information to check for signal presence) and disable the demodulator at the appropriate time. Note that when using packets with embedded size information, the CMX7031/CMX7041 will indicate when the last data block has been received.

## 7.9.2 Transmitting MSK/FFSK Signals

The MSK/FFSK encoding operates in accordance with the bit settings in the Modem Control register (\$C7). When enabled the modulator will begin transmitting data using the settings and values in block 0 of the Programming register (bit sync and frame sync patterns), the Modem Control register and the Tx Data registers. Therefore, these registers should be programmed to the required values before transmission is enabled.

The CMX7031/CMX7041 generates its own internal data clock and converts the binary data into the appropriately phased frequencies, as shown in Figure 18 and Table 11. The binary data is taken from Tx DATA 1 and 2 registers (\$CA and \$CB), most significant bit first. The following data words must be provided over the C-BUS within certain time limits to ensure the selected baud rate is maintained. The time limits will be dependent on the data coding being used, see Table 13.



Figure 18 Modulating Waveforms for 1200 and 2400 Baud MSK/FFSK Signals

The table below shows the combinations of frequencies and number of cycles to represent each bit of data, for both baud rates.

**Baud Rate Number of Cycles** Data Frequency 1200baud 1200Hz 1 one 0 1800Hz one and a half 2400baud 1 1200Hz half 0 2400Hz one

Table 11 Data Frequencies for each Baud Rate

Note: FFSK may be transmitted in conjunction with a CTCSS or DCS sub-audio component.

## 7.10. MSK/FFSK Data Packetising

The CMX7031/CMX7041 has extensive data packetising features that can be controlled by the Modem Control register (\$C7). The CMX7031/CMX7041 can packetise data in a variety of formats so the user can have the optimum data throughput for various signal to noise ratios. Data is transferred in packets or frames, each frame is made up of a Frame Head followed by any associated user data. The Frame Head is composed of a 16-bit Bit Sync and 16-bit Frame Sync pattern immediately followed by a 4 bytes Control Field. The 4 bytes start with an 8-bit address followed by 1 byte carrying information about the format of the following Data Block. The next byte indicates the size of the packet or can be used freely, depending on the format selected. The last byte is a checksum to detect if any of the 4 Control Field bytes has been corrupted.

#### **7.10.1** Tx Hang Bit

When transmitting MSK/FFSK data of formats 0, 2 or 3, the user should ensure that the data is terminated with a hang bit. To do this, the host must set the 'Last Data' bit in the Modem Control register (\$C7) after the last data word has been loaded into the Tx Data 1 register (\$CA), as described in section 9.1.25 in the CMX7031/CMX7041 User Manual. This will append a hang bit onto the end of the current word and will stop modulating after the hang bit has been transmitted. It will also generate an interrupt (if enabled) when the hang bit has left the modulator.

#### 7.10.2 Frame Format



<sup>\*</sup> Checksum B not applied to all Data Block types

<sup>^</sup> Byte 3 is only reserved on sized data blocks.

The Data Block is made up from the user data. This consists of a variable number of data bytes optionally encoded to ensure secure delivery over a radio channel to the receiver. Checksum B is only applied at the end of sized Data Blocks, the receiver can then detect if any of the user data has been corrupted. Checksum B is composed of 16 bits for messages ≤16 bytes and 32 bits for longer messages.

#### 7.10.3 Frame Head

The Frame Head allows the receiver to detect and lock on to MSK/FFSK signals, provides basic addressing to screen out unwanted messages and indicates the format, coding and length of any following data.

In Frame Formats 3, 4 and 5, the four Control Field bytes have Forward Error Correction (FEC) applied to them in the transmitter, this adds 4 bits to every byte and the receiver can correct errors in the received bytes. The 4 received bytes are then checked for a correct CRC, so that corrupted Frame Heads can be rejected. If checksum A indicates that the Control Field bytes are correct, the Address (byte 1) is compared with that stored in the MSK Header Address bits of Modem Address register, \$B6 (b15:8). If a match occurs, or if the received address is '40', then an interrupt is raised indicating a valid Frame Head has been received. The Frame Head is 80 bits long (16 + 16 + {4x12}). The contents of a received Frame Head can be read from Rx Data registers \$C5 and \$C9.

### 7.10.4 Data Block Coding

The Data Block follows the Frame Head and can be coded with different levels of error correction and detection. The Data Block format is controlled by Frame Format selected in Frame Head byte 2, see also section 9.1.22 in the CMX7031/CMX7041 User Manual. Messages can take the following formats:

## Format: Description:

- **Un-Formatted Data**. This mode should be used with the En\_RAW bit (b10 of the Modem Control Register) set to 1. The Interleave and Scrambler settings are ignored. This mode can be useful when interfacing to a system using a different format to those available.
  - In transmit, the device will transmit only the data loaded into the TxData 1 register. The host should provide bit sync, frame sync and any required formatting data as well as the Data Block through this register.
  - In receive, the device will search for the programmed 16-bit Frame Sync pattern, which is reported in the Rx Data 1 register as the first two received bytes, and then output all following data 16 bits at a time. The host will have to perform all other data formatting.
- Frame Head only. No Data Block will be added. This format can be useful for indicating channel or user status by using byte 3 and the User Bit of the Frame Head (see section 9.1.22 in the CMX7031/CMX7041 User Manual).
- Frame Head followed by raw data. User data is appended to the Frame Head in 2-byte units with no formatting or CRC added by the CMX7031/CMX7041. No size information is set in the Frame Head and Data Block may contain any even number of bytes per Frame.
- Frame Head followed by FEC coded data only. Each byte of the user data has 4 bits of FEC coding added. No size information is set in the Frame Head and Data Block may contain any even number of bytes per Frame. No CRC is added to the data.
- 4 Frame Head followed by FEC coded data with an automatic CRC at the end of the Data Block. The number of user data bytes in the Frame must be set in Frame Head byte 3. The CRC is automatically checked in the receiver and the result indicated to the host μC. Up to 255 bytes of user data can be sent in each Frame using this format.
- As '4 above', with the addition of all Data Block bytes being interleaved. This spreads the transmitted information over time and helps reduce the effect of errors caused by fading. Interleaving is performed on blocks of 4 bytes, the CMX7031/CMX7041 automatically adds and strips out pad bytes to ensure multiples of 4 bytes are sent over the radio channel.

- Format 0, 1, 2 and 3 have no size information requirement and do not reserve Frame Head byte 3. This byte may be freely used by the host μC to convey information. In Format 4 and 5 this byte must be set to the number of user bytes in the message attached to that Frame Head (≤255) to allow the receiver to correctly decode and calculate the CRC.
- Format 0 data transfers do not provide any frame formatting. In Tx the host μC must transfer the bit and frame sync data before sending the message data. In Rx the host μC must decode all data after the frame sync.

| Data Block<br>Format: | Total over-air<br>bits for<br>an 80-byte<br>message |     | r MSK/FFSK<br>age (ms)<br>at<br>2400baud | Over air efficiency | Burst length protection<br>at 1200baud<br>[for 2400baud divide<br>both times by 2] | Probability of detecting errors |
|-----------------------|-----------------------------------------------------|-----|------------------------------------------|---------------------|------------------------------------------------------------------------------------|---------------------------------|
| 2                     | 720                                                 | 600 | 300                                      | 89%                 | None                                                                               | Zero                            |
| 3                     | 1040                                                | 867 | 433                                      | 62%                 | <0.83ms in any 10ms                                                                | Poor                            |
| 4                     | 1088                                                | 907 | 453                                      | 59%                 | <0.83ms in any 10ms                                                                | Excellent                       |
| 5                     | 1088                                                | 907 | 453                                      | 59%                 | <3.33ms in any 40ms                                                                | Excellent                       |

**Table 12 Data Block Formatting Types** 

Higher levels of error protection have the penalty of adding extra bits to the over air signal and this reduces the effective bit rate. Less error protection increases the effective bit rate, however in typical radio conditions the penalty is a greater risk of errors leading to repeated messages and a net reduction in effective bit rate compared to using error correction and detection.

#### 7.10.5 CRC and FEC Encoding Information

For messages with FEC coding the following matrix is used to calculate and decode bytes:

|   |   |   | FEC bits |   |   |         |   |   |   |   |   |  |  |  |  |
|---|---|---|----------|---|---|---------|---|---|---|---|---|--|--|--|--|
| 7 | 6 | 5 | 4        | 3 | 2 | 0 3 2 1 |   |   |   |   |   |  |  |  |  |
| 1 | 1 | 1 | 0        | 1 | 1 | 0       | 0 | 1 | 0 | 0 | 0 |  |  |  |  |
| 1 | 1 | 0 | 1        | 0 | 0 | 1       | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
| 1 | 0 | 1 | 1        | 1 | 0 | 1       | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
| 0 | 1 | 1 | 1        | 0 | 1 | 0       | 1 | 0 | 0 | 0 | 1 |  |  |  |  |

8 bit CRC is used in all frame heads with the following generator polynomial (GP):

$$x^8 + x^7 + x^4 + x^3 + x^1 + x^0$$

16 bit CRC is used at the end of sized data messages of up to 16 bytes with the following GP:

$$x^{16} + x^{12} + x^5 + x^0$$

32 bit CRC is used at the end of sized data messages of over 16 bytes with the following GP:

$$x^{32} + x^{31} + x^{30} + x^{28} + x^{27} + x^{25} + x^{24} + x^{22} + x^{21} + x^{20} + x^{16} + x^{10} + x^{9} + x^{6} + x^{0}$$

## 7.10.6 Data Interleaving

The built in MSK/FFSK packetising includes the option of interleaving the data in each block (Type 5). This, together with Forward Error Correction (FEC), reduces the effects of burst errors. Interleaving does not add any bits to the message, the packet is assembled in 'rows' and then transmitting in 'columns'.

|    |    |    |    | FEC (4 bits) |    |    |    |    |    |    |    |  |  |
|----|----|----|----|--------------|----|----|----|----|----|----|----|--|--|
| 0  | 1  | 2  | 3  | 4            | 8  | 9  | 10 | 11 |    |    |    |  |  |
| 12 | 13 | 14 | 15 | 16           | 17 | 18 | 19 | 20 | 21 | 22 | 23 |  |  |
| 24 | 25 | 26 | 27 | 28           | 29 | 30 | 31 | 32 | 33 | 34 | 35 |  |  |
| 36 | 37 | 38 | 39 | 40           | 41 | 42 | 43 | 44 | 45 | 46 | 47 |  |  |

In the above example the packet is assembled as 4 rows with 12 bits of information per row. When this packet is interleaved the bits are sent over the communication channel in the following order:

0, 12, 24, 36, 1, 13, 25, 37, 2, 14, ..., 33, 45, 10, 22, 34, 46, 11, 23, 35, 47.

In the receiving modem the packet is re-assembled (de-interleaved) before error correction. The CMX7031/CMX7041 has a built in packet receive modem which is able to recognise (by using the frame head bytes) when the data has been interleaved by the transmitter and will decode the data using the correct method.

## 7.10.7 Data Scrambling/Privacy Coding

It is preferable for MSK/FFSK over-air data to be reasonably random in nature to ensure the receiver can track timing using the bit changes and to smooth the frequency spectrum. To reduce the possibility of user data causing long strings of 1's or 0's to be transmitted, a 16-bit data scrambler is provided and operates on all bits after the Frame Head.

The default (standard) setting for this scrambler is with a start code (seed) of \$FFFF and any receivers with the same seed may decode this data. However, if the transmitter and receiver pre-arrange a different seed then the scrambler will start its sequence in another place and any simple receiver that does not know the transmitted seed will not be able to successfully decode the data. This method gives over 65,000 different starting points and the chance of others decoding data successfully is reduced.

The CMX7031/CMX7041 provides the option of two custom 16-bit words that are programmable by the user in Programming register P0.4 to P0.7. Bits 0 and 1 in the Frame Head Format byte indicate which setting (standard, Seed1, Seed2 or none) the following Data Block has been scrambled with, see section 9.2.1 in the CMX7031/CMX7041 User Manual. Note that a seed of \$0000 will effectively turn off the scrambler and provide no protection against long sequences of 1's or 0's. Reception of scrambled data will only be successful when the receiving device has been programmed with the correct (identical) seed to that used by the transmitter.

By using this method the CMX7031/CMX7041 provides a privacy code that will protect against casual monitoring, however the data is not encrypted and a sophisticated receiver can decode the data by using moderately simple decoding techniques. If data encryption is required it must be performed by the host  $\mu$ C. The scrambler function is controlled by bits 0, 1 of the Modem Control register, \$C7.

## 7.10.8 Data Buffer Timing

Data must be transferred at the rate appropriate to the signal type and data format. The CMX7031/CMX7041 buffers data in two 16-bit registers. The CMX7031/CMX7041 will issue interrupts to indicate when data is available or required. The host must respond to these interrupts within the maximum allowable latency for the signal type. Table 13 shows the maximum latencies for transferring signal data to maintain appropriate data throughput.

| Data Format | Max. time to read from | or write to data buffer | Data buffer size |
|-------------|------------------------|-------------------------|------------------|
|             | 1200 baud              | 2400 baud               |                  |
| 0           | 13.3ms                 | 6.6ms                   | 2 bytes          |
| 1           | N/A*                   | N/A*                    | 4 bytes          |
| 2           | 13.3ms                 | 6.6ms                   | 2 bytes          |
| 3           | 20ms                   | 10ms                    | 2 bytes          |
| 4           | 40ms                   | 20ms                    | 4 bytes          |
| 5           | 40ms                   | 20ms                    | 4 bytes          |

**Table 13 Maximum Data Transfer Latency** 

<sup>\*</sup> Type 1 message is an isolated Frame Head, there is no subsequent data to load (Tx) or read (Rx).

## 7.11. FSK 1200bps DSC modem

In place of the MSK/FFSK modem described in section 7.9, the device can implement a 1200 bps DSC (Digital Selective Call) modem conforming to the requirements of ITU-R M.493-11 for use in Marine VHF band radio equipment. Selecting this function will disable the MSK/FFSK modems. This modem uses tones at 1300 and 2100Hz to represent binary 1's and 0's respectively, with 6dB/octave pre-emphasis in Tx.

|         | DX/RX               | Α                      | В                       | С           | D                       | E                           | F                    | G                    | Н                                        | I                        |
|---------|---------------------|------------------------|-------------------------|-------------|-------------------------|-----------------------------|----------------------|----------------------|------------------------------------------|--------------------------|
| Dot     |                     | Format<br>Specifier    | Called Party<br>Address | Category    | Self-<br>Identification | Tele-<br>command<br>message | Frequency<br>message | Frequency<br>message | End of sequence                          | Error-check<br>character |
| Pattern | Phasing<br>Sequence | 2 Identical characters | 5 characters            | 1 character | 5 characters            | 2 characters                | 3 characters         | 3 characters         | 3 identical DX characters 1 RX character | 1 character              |

| Det nettern | D<br>X | - 11        | X           | D<br>X |             | D<br>X      | D<br>X | )           |             | Α | Α |             | В | B<br>2 | 3 |   | R<br>4 | 5<br>5 |        | С | I      | 2      |   | D<br>3 | D<br>4 |        | D<br>5 | E | E<br>2 |        | F<br>I | F<br>2 |        | F<br>3 | G | 2      |        | G<br>3 | Н      |        | I | Н |   | Н |  |
|-------------|--------|-------------|-------------|--------|-------------|-------------|--------|-------------|-------------|---|---|-------------|---|--------|---|---|--------|--------|--------|---|--------|--------|---|--------|--------|--------|--------|---|--------|--------|--------|--------|--------|--------|---|--------|--------|--------|--------|--------|---|---|---|---|--|
| Dot pattern |        | R<br>X<br>7 | R<br>X<br>6 |        | R<br>X<br>5 | R<br>X<br>4 |        | R<br>X<br>3 | R<br>X<br>2 |   |   | R<br>X<br>0 | А |        | Α | B |        | B<br>2 | B<br>3 |   | 3<br>4 | B<br>5 | С |        | D<br>1 | D<br>2 | 3      |   | D<br>4 | D<br>5 | I      |        | E<br>2 | F      |   | F<br>2 | F<br>3 |        | G<br>I | G<br>2 | 3 | 3 | Н | I |  |

Figure 19 DSC format

To enable this mode, the En\_DSC (bit 11 of the Modem Control register, \$C7) must be set. This will disable the MSK/FFSK modem features. The DSC modem itself can then be controlled by setting or clearing En\_1200 (bit 2 of the Mode Control register, \$C1). Note that, due to the C-BUS latency times, there should be a delay after clearing this bit, before re-enabling it again (see 7.2.1).

With DSC mode selected, bits 8 to 0 of the Modem Control register, \$C7, are ignored.

Two modes of operation are provided:

- o Raw mode
- Formatted mode

| Symbol   | Emitted signal   | Symbol   | Emitted signal   | Symbol | Emitted signal   |
|----------|------------------|----------|------------------|--------|------------------|
| No.      | and bit position | No.      | and bit position | No.    | and bit position |
|          | 12345678910      |          | 12345678910      |        | 12345678910      |
| 00       | BBBBBBBYYY       | 43       | YYBYBYBBYY       | 86     | BYYBYBYBYY       |
| 01       | YBBBBBBYYB       | 44       | BBYYBYBYBB       | 87     | YYYBYBYBYB       |
| 02       | BYBBBBBYYB       | 45       | YBYYBYBBYY       | 88     | BBBYYBYYBB       |
| 03       | YYBBBBBYBY       | 46       | BYYYBYBBYY       | 89     | YBBYYBYBYY       |
| 04       | BBYBBBBYYB       | 47       | YYYYBYBBYB       | 90     | BYBYYBYBYY       |
| 05       | YBYBBBBYBY       | 48       | BBBBYYBYBY       | 91     | YYBYYBYBYB       |
| 06       | BYYBBBBYBY       | 49       | YBBBYYBYBB       | 92     | BBYYYBYBYY       |
| 07       | YYYBBBBYBB       | 50       | BYBBYYBYBB       | 93     | YBYYYBYBYB       |
| 08       | BBBYBBBYYB       | 51       | YYBBYYBBYY       | 94     | BYYYYBYBYB       |
| 09       | YBBYBBBYBY       | 52       | BBYBYYBYBB       | 95     | YYYYYBYBBY       |
| 10       | BYBYBBBYBY       | 53       | YBYBYYBBYY       | 96     | BBBBBYYYBY       |
| 11       | YYBYBBBYBB       | 54       | BYYBYYBBYY       | 97     | YBBBBYYYBB       |
| 12       | BBYYBBBYBY       | 55       | YYYBYYBBYB       | 98     | BYBBBYYYBB       |
| 13       | YBYYBBBYBB       | 56       | BBBYYYBYBB       | 99     | YYBBBYYBYY       |
| 13       | BYYYBBBYBB       | 50<br>57 | YBBYYYBBYY       | 100    | BBYBBYYYBB       |
| 15       | YYYYBBBBYY       | 58       | BYBYYYBBYY       | 101    | YBYBBYYBYY       |
| 16       | BBBBYBBYYB       | 59       | YYBYYYBBYB       | 101    | BYYBBYYBYY       |
| 17       | YBBBYBBYBY       | 60       | BBYYYYBBYY       | 102    | YYYBBYYBYB       |
| 18       | BYBBYBBYBY       | 61       | YBYYYYBBYB       | 103    | BBBYBYYYBB       |
|          | YYBBYBBYBB       |          | BYYYYYBBYB       | 104    | YBBYBYYBYY       |
| 19       |                  | 62       |                  |        |                  |
| 20<br>21 | BBYBYBBYBY       | 63       | YYYYYBBBY        | 106    | BYBYBYYBYY       |
|          | YBYBYBBYBB       | 64       | BBBBBBYYYB       | 107    | YYBYBYYBYB       |
| 22       | BYYBYBBYBB       | 65       | YBBBBBYYBY       | 108    | BBYYBYYBYY       |
| 23       | YYYBYBBBYY       | 66       | BYBBBBYYBY       | 109    | YBYYBYYBYB       |
| 24       | BBBYYBBYBY       | 67       | YYBBBBYYBB       | 110    | BYYYBYYBYB       |
| 25       | YBBYYBBYBB       | 68       | BBYBBBYYBY       | 111    | YYYYBYYBBY       |
| 26       | BYBYYBBYBB       | 69       | YBYBBBYYBB       | 112    | BBBBYYYYBB       |
| 27       | YYBYYBBBYY       | 70       | BYYBBBYYBB       | 113    | YBBBYYYBYY       |
| 28       | BBYYYBBYBB       | 71       | YYYBBBYBYY       | 114    | BYBBYYYBYY       |
| 29       | YBYYYBBBYY       | 72       | BBBYBBYYBY       | 115    | YYBBYYYBYB       |
| 30       | BYYYYBBBYY       | 73       | YBBYBBYYBB       | 116    | BBYBYYYBYY       |
| 31       | YYYYYBBBYB       | 74       | BYBYBBYYBB       | 117    | YBYBYYYBYB       |
| 32       | BBBBBYBYYB       | 75       | YYBYBBYBYY       | 118    | BYYBYYYBYB       |
| 33       | YBBBBYBYBY       | 76       | BBYYBBYYBB       | 119    | YYYBYYYBBY       |
| 34       | BYBBBYBYBY       | 77       | YBYYBBYBYY       | 120    | BBBYYYYBYY       |
| 35       | YYBBBYBYBB       | 78       | BYYYBBYBYY       | 121    | YBBYYYYBYB       |
| 36       | BBYBBYBYBY       | 79       | YYYYBBYBYB       | 122    | BYBYYYYBYB       |
| 37       | YBYBBYBYBB       | 80       | BBBBYBYYBY       | 123    | YYBYYYYBBY       |
| 38       | BYYBBYBYBB       | 81       | YBBBYBYYBB       | 124    | BBYYYYYBYB       |
| 39       | YYYBBYBBYY       | 82       | BYBBYBYYBB       | 125    | YBYYYYYBBY       |
| 40       | BBBYBYBYBY       | 83       | YYBBYBYBYY       | 126    | BYYYYYBBY        |
| 41       | YBBYBYBYBB       | 84       | BBYBYBYYBB       | 127    | YYYYYYBBB        |
| 42       | BYBYBYBYBB       | 85       | YBYBYBYBYY       |        |                  |

B = 0 order of transmitted bits: bit 1 first

Figure 20 DSC character format

#### Receiving 1200 bps FSK (DSC) Signals 7.11.1

In Rx Raw mode (En\_RAW=1) the modem will report back all data received as soon as it is enabled. (Note: If a valid DSC signal is not present when the modem is first enabled, it will still attempt to demodulate the input signal and output data. The host must determine if the data is valid or not. It is possible to use the SynC facility to reduce the amount of invalid data presented to the host, but this may also lead to DSC calls with errors in the SynC pattern being missed).

As soon as the En 1200 bit has been asserted, the modern will attempt to demodulate the input signal. Data bits will then be delivered to the Rx Data 1 register, \$C5 as they are demodulated, indicated by the Data RDY bit. It is up to the host to align, decode and validate the data and to subsequently switch the modem off once an EOS (End of Sequence) has been detected (by clearing bit 2 of the Mode Control register, \$C1). In this mode, the device does not perform byte alignment or phasing (synchronisation) detection<sup>4</sup>.

The host must read the RxData 1 register before the next 16 bits of data have been received, otherwise the data will be lost.

<sup>&</sup>lt;sup>4</sup> This is similar to the CMX604, CMX910 and CMX7032 operation.

If the SynC facility is used in Raw mode, then the value of SynC must be programmed by the host to a suitable value via the Program registers (P0.0 and P0.1). The values \$5555 or \$AAAA are suggested for this setting, however, this will not completely remove false detections and the following received data must be analysed before assuming that a valid call is in progress (see ITU-R M.493-11 for details). The SynC enable bit (bit 15 of the Modem Control register, \$C7) must be asserted. Setting the En\_1200 bit (bit 2 of the Mode Control register, \$C1), will activate the DSC modem which will then attempt to decode the signal at it's input. Acquisition of the SynC data pattern will be reported to the host by the setting of the 1k2 bit (bit 3 in the Status register, \$C6).

In Rx Formatted mode, (En\_Raw=0) the modem will check the incoming bit stream for a valid sequence of phasing characters (3x Rx, 2x Dx+ Rx or Dx + 2 x Rx) and then report any correctly decoded characters in the RxData1 (\$C5) register. The characters are packed into the 16-bit register as two 7 bit characters and an additional error indication bit (bits 15 and 7). In the case where an odd number of characters has been received, the unused field will be reported as 0000000 and the error bit set to 1. This mechanism significantly reduces the amount of data transferred to the host and the host processing requirements.

The decoded 7-bit characters will be delivered to the RxData1 register, \$C5, as indicated by the Data\_RDY bit. The modem will not report valid data until it has correctly received the initial phasing sequence. Once the Phasing sequence has been detected, the modem's internal DPLL bandwidth will be automatically reduced to improve the error performance. If one of the time-diversity received characters is in error, only the correct one will be reported. If both characters have errors, the last one received will be reported, with bit 7 (MSB) set. The characters reported back will correspond to the data sequence (see Figure 19)<sup>5</sup>:

```
A A B1 B2 B3 B4 B5 C D1 D2 D3 D4 D5 E1 E2 F1 F2 F3 G1 G2 G3 H I
```

Once the H and I fields have been received by the host, it should shut the DSC modem down by clearing the EN\_1200 bit in the Modem Control register.

## 7.11.2 Transmitting 1200 bps FSK (DSC) Signals

In Tx Raw mode (En\_RAW=1) the host must supply all data to be transmitted by the modem via the TxData register (\$CA) in the correct order and format to conform to the DSC standards.

Setting the En\_1200 bit (bit 2 of the Mode Control register, \$C1), will enable the DSC modem which will then transmit the data supplied by the host through the TxData1 register, \$CA. Bit 10 of the Modem Control Register, \$C7, should also be set to enable/disable Raw data mode as appropriate.

In Tx Formatted mode (En\_RAW=0), the modem will automatically transmit the dotting pattern followed by the phasing sequence and then encode the data presented at the TxData1 register (\$CA) with the correct checksum bits and then transmit it in the correct position with automatic repetition to conform to the time diversity requirements of the standard. Data in the TxData1 register is presented as 2 seven bit characters, in the case where an odd number of characters needs to be sent, then the un-used character should be set to 0000000 and b7 set to 1. The final characters sent by the host should be a valid "End-of-Sequence" character followed by the "Error Check" character.

Valid DSC characters should be supplied by the host through the TxData1 register, \$CA. Two characters can be loaded in the same C-BUS write operation. The modem will begin transmitting the dotting sequence followed by the phasing sequence as soon as the En\_1200 bit (bit 2 of the Mode Control register, \$C1) is set. The format of the data supplied by the host is similar to the Rx format:

```
A A B1 B2 B3 B4 B5 C D1 D2 D3 D4 D5 E1 E2 F1 F2 F3 G1 G2 G3 H I
```

There is no facility for automatically generating continuous dotting (preamble), Y data (all 1's), B data (all 0's) or phasing (synchronisation) sequences internally, however, the modem will continue to transmit the last data loaded into the TxData1 register, so only a single data load is required.

<sup>&</sup>lt;sup>5</sup> This particular sequence corresponds to the example given in ITU-R M493-11. Different Telecommands will produce different sequences of varying lengths.

#### 7.12. PSK Encoder

A 559bps PSK modem is provided to enable transmission of signalling suitable for suitable radio systems. This uses the same Tx data interface as the DSC modem in raw mode and is enabled by setting b4 of the Modem Control register, \$C7 along with b10 and b11. This will output 2 ½ cycles of the audio carrier tone (1398Hz) for each data bit. The phase inversion occurs at the zero-crossing point.

Modem Control (\$C7) = \$0C10 TxData 1 (\$CA) = user Tx data Mode Control (\$C1) = \$0006

## 7.13. NOAA/NWR SAME and WAT decoding

A data decoder and tone detector suitable for use with the NOAA's NWR (NOAA Weather Radio) system is provided in the device. Full details of the system are publicly available from the NOAA web site at <a href="http://www.nws.noaa.gov/nwr/">http://www.nws.noaa.gov/nwr/</a> and the CMX7031/CMX7041 provides support for the WAT detection and SAME decoding. It is possible to route the signal input to either Input 1 or Input 2 so that NWR monitoring can be performed in parallel with existing radio operations (subject to suitable RF sections being provided externally).

#### See:

- o NWR Status and Data \$BB read
- Mode Control \$C1 write
- Status \$C6 read
- Modem Control \$C7 write
- Interrupt Mask \$CE write

The NWR SAME data message consists of six possible elements in the following sequence:

- 1 Preamble
- 2 Header code
- 3 Warning Alarm Tone/Attention Signal
- 4 Voice Message
- 5 Preamble
- 6 End Of Message (EOM)

Elements 1, 2, 5, and 6 will always be transmitted in a NWR SAME message and repeated three times. Elements 3 and 4 may or may not be transmitted depending on the specific type of message or its application.

The coded message is transmitted, using Frequency Shift Keying (FSK), in the NWR audio channel. In this application and the implementation currently used by the FCC EAS, it is more accurate to refer to the code format as Audio Frequency Shift Keying (AFSK). It is transmitted at no less than 80% modulation (± 4.0 kHz deviation minimum, ± 5.0 kHz deviation maximum).

The coded message and voice message is transmitted over the NWR transmitter network using standard pre-emphasis for narrow band VHF Frequency Modulation (FM) of 6 dB per octave increasing slope from 300 Hz to 3,000 Hz applied to the modulator.

**Preamble.** The preamble and header code are transmitted three times with a one second pause  $(\pm 5\%)$  between each coded message burst prior to the broadcast of the actual voice message. Then the preamble and End Of Message (EOM) code are transmitted three times with a one second pause  $(\pm 5\%)$  between each EOM burst.

**Preamble Byte.** The first 16 bytes (prior to the header code and EOM) of the data transmission constitute a preamble with each byte having the value \$AB (8 bit byte [10101011]). For all bytes, the least significant bit (LSB) is sent first. The bytes following the preamble constitute the actual message data transmission.

NOTE: For NWR system maintenance, NWS will occasionally send a continuous string of preamble code, \$AB or a continuous tone through its communications links to the NWR transmitters, for several seconds up to around one minute.

**Bit Definition.** The following definitions of a bit are based on a bit period equaling 1920 microseconds (± one microsecond).

- The data rate is 520.83 bits per second
- Logic zero is 1562.5 Hz.
- o Logic one is 2083.3 Hz
- Mark and space bit periods are equal at 1.92 milliseconds.

**Header.** Bit and byte synchronization is attained by the preamble code at the beginning of each header code or EOM data transmission. The message data (header) code is transmitted using American Standard Code for Information Interchange (ASCII) characters as defined in ANSI INCITS 4 (rev 86, 2002), with the eighth bit always set to zero. Each separate header code data transmission should not exceed a total of 268 bytes if the maximum allowable geographic locations (31) are included.

**Warning Alarm Tone.** The Warning Alarm Tone (WAT), if transmitted, is sent within one to three seconds following the third header code burst. The frequency of the WAT is 1050Hz ( $\pm 0.3\%$ ) for 8 to 10 seconds at no less than 80% modulation ( $\pm 4.0$  kHz deviation minimum,  $\pm 5.0$  kHz deviation maximum).

**Voice Message**. If transmitted, the actual voiced message begins within three to five seconds following the last NWR SAME code burst or WAT, whichever is last. The voice audio ranges between 20% modulation (± 1 kHz deviation) and 90% modulation (± 4.5 kHz deviation) with occasional lulls near zero and peaks as high as, but not exceeding, 100% modulation (± 5.0 kHz deviation). Total length of the voice message should not exceed two minutes.

**Preamble**. A repeat of above.

End Of Message. EOM is identified by the use of "NNNN."

## 7.13.1 Message Code Format

(Preamble)ZCZC-ORG-EEE-PSSCCC-PSSCCC+TTTT-JJJHHMM-LLLLLLLL (1 second pause)

(Preamble)ZCZC-ORG-EEE-PSSCCC-PSSCCC+TTTT-JJJHHMM-LLLLLLLL (1 second pause)

(Preamble)ZCZC-ORG-EEE-PSSCCC-PSSCCC+TTTT-JJJHHMM-LLLLLLLL- (1 to 3 second pause)

1050 Hz Warning Alarm Tone for 8 to 10 seconds – (if transmitted) (3 to 5 second pause)

Voice /spoken oral text of message – (if transmitted) (1 to 3 second pause)

(Preamble) NNNN (1 second pause)

(Preamble) NNNN (1 second pause)

(Preamble) NNNN

#### 7.13.2 WAT detection

The WAT detector is enabled by setting the NWR bit (b12 of \$C1) and indicated by setting b15 of the NWRData register (\$BB). If enabled, the NWR IRQ (b14) in the Status register (\$C6) will also be set. The detector will be reset after 500ms, so multiple detections may be indicated on long WAT tones.

#### 7.13.3 SAME decoding

The SAME data is received at 520.83bps and decoded by the CMX7031/CMX7041 whenever the NWR bit (b12 of \$C1) is set. Internally, the CMX7031/CMX7041 monitors the selected input until it detects the preamble sequence and then passes the subsequently recovered data to the host uC via the NWRData register (\$BB). The decoder will detect the data header and determine if it is "ZCZC" indicating that data follows or "NNNN" indicating the end of a transmission and report these states in bits 13 and 14 of the NWRData register (\$BB) respectively). If enabled, the NWR IRQ (b14) in the Status register (\$C6) will also be set following the detection of the preamble and on every subsequently received byte.

When the En\_NWR\_data bit is set, the receiver outputs the received bitstream. The host is allowed to set this bit at any time to get "raw mode" data output with no preamble/header detection and no guarantee of byte alignment.

When the En\_NWR\_data bit is clear, the receiver searches for a valid SAME transmission but does not output data. If it sees a preamble followed by the data header ("ZCZC"), it raises an IRQ and \*automatically\* sets the En\_NWR\_data bit to put itself into data-output mode. It is then up to the host to decide when to clear the En\_NWR\_data bit to put the receiver back into sync-search mode (thus "rearming" it).

If the receiver sees a preamble followed by the end-of-message header ("NNNN") while doing sync-search, it informs the host [2] and then continues the search without putting itself into data-output mode.

It is the responsibility of the host to shut the decoder down at the end of a received burst by clearing the En NWR data bit (b12 of \$C7) to 0.

## 7.14. Auxiliary ADC Operation

The inputs to the two Auxiliary ADCs can be independently routed to any of the Signal Input pins under control of the AuxADC and TX MOD mode register, \$A7. Conversions will be performed as long as a valid input source is selected, to stop the ADCs, the input source should be set to "none". Register \$C0, b6, BIAS, must be enabled for Auxiliary ADC operation.

Averaging can be applied to the ADC readings by selecting the relevant bits in the AuxADC and TX MOD mode register, \$A7, the length of the averaging is determined by the value in the Programming register (P3.0 and P3.1), and defaults to a value of 0. This is a rolling average system such that a proportion of the current data will be added to the last value. The proportion is determined by the value of the average counter in P3.0 and P3.1. For an average value of 0; 50% of the current value will be applied, for a value of 1 = 25%, 2 = 12.5% etc. The maximum useful value of this field is 8.

High and Low thresholds may be independently applied to both ADC channels (the comparison is applied after averaging, if this is enabled) and an IRQ generated if a rising edge passes the High threshold or a falling edge passes the Low threshold, see Figure 21. The thresholds are programmed via the AuxADC Threshold register, \$B5.

Auxiliary ADC data is read back in the AuxADC Data registers (\$A9 and \$AA) and includes the threshold status as well as the actual conversion data (subject to averaging, if enabled).



Figure 21 AuxADC IRQ operation

#### See:

- AuxADC and TX MOD Mode \$A7 write
- AuxADC1 Data \$A9 read
- o AuxADC2 Data \$AA read
- AuxADC Threshold Data \$B5 write

## 7.15. Auxiliary DAC/RAMDAC Operation

The four Auxiliary DAC channels are programmed via the AuxDAC Control register, \$A8. AuxDAC channel 1 may also be programmed to operate as a RAMDAC which will automatically output a preprogrammed profile at a programmed rate. The AuxDAC Control register, \$A8, with b12 set, controls this mode of operation. The default profile is a raised cosine (see Table 18), but this may be over-written with a user defined profile by writing to Programming register P3.11. The RAMDAC operation is only available in Tx mode and, to avoid glitches in the ramp profile, it is important not to change to IDLE or Rx mode whilst the RAMDAC is still ramping. The AuxDAC outputs hold the user-programmed level during a powersave operation if left enabled, otherwise they will become tri-state (high impedance). Note that access to all four AuxDACs is controlled by the AuxDAC Control register, \$A8, and therefore to update all AuxDACs requires four writes to this register. It is not possible to simultaneously update all four AuxDACs.

#### See:

AuxDAC Control/Data - \$A8 write

## 7.16. RF Synthesiser (CMX7031 only)

The CMX7031 includes two Integer-N RF synthesisers, each comprising a divider, phase comparator and charge pump. The divider has two sets of N and R registers: one set can be used for transmit and the other for receive. The division ratios can be set up in advance by means of C-BUS registers. A single C-BUS command will change over from the transmit to the receive division ratios, or vice versa, enabling a fast turnaround.

#### See:

- RF Channel Data \$B2 write
- o RF Channel Control \$B3 write
- o RF Channel Status \$B4 8-bit read

External RF components are needed to complete the synthesiser circuit. A typical schematic for one synthesiser, with external components, is shown in Figure 22.



Figure 22 Example RF Synthesiser Components for a 512MHz Receiver

| R31 | <b></b> |     | 820pF |
|-----|---------|-----|-------|
| R32 | 18kΩ    | C32 | 8.2nF |
| R33 | 18kΩ    | C33 | 680pF |
|     |         | C34 | 1nF   |
|     |         | C35 | 1nF   |

Resistors  $\pm 5\%$ , capacitors and inductors  $\pm 20\%$  unless otherwise stated.

Note: R31 is chosen within the range  $0\Omega$  to  $30k\Omega$  and selects the nominal charge pump current.

It is recommended that C34 and C35 are kept close to the VCO and that the stub from the VCO to the CMX7031/CMX7041 is kept as short as possible. The loop filter components should be placed close to the VCO.



Figure 23 Single RF Channel Block Diagram

The two RF synthesisers are programmable to any frequency in the range 100MHz to 600MHz. Figure 23 is a block diagram of one synthesiser channel. The RF synthesiser clock is selectable between the XTAL or the clock supplied to the RFCLK input pin. The RF synthesiser clock is common to both channels. The charge pump supply (CPVDD) is also common to both channels. The RF input pins, Cpout, Iset and RFVSS pins are channel specific and designated as either RF1P, RF1N, CP1OUT, ISET1, RFVSS or RF2P, RF2N, CP2OUT, ISET2, RFVSS on the Signal List in section 3. The N and R values for Tx and Rx modes are channel specific and can be set from the host  $\mu$ C via the C-BUS. Various channel specific status signals are also accessible via C-BUS. The divide by N counter is 20 bits; the R counter is 13 bits. Typical external components are shown in Figure 22.

Both synthesisers are phase locked loops (PLLs) of the same design, utilising external VCOs and loop filters. The VCOs need to have good phase noise performance although it is likely that the high division ratios used will result in the dominant noise source being the reference oscillator. The phase detectors are of the phase-frequency type with a high impedance charge pump output requiring just passive components in the loop filter. Lock detect functions are built in to each synthesiser and the status reported via C-BUS. A transition to out-of-lock can be detected and communicated via a C-BUS interrupt to the host  $\mu$ C. This can be important in ensuring that the transmitter cannot transmit in the event of a fault condition arising.

Two levels of charge pump gain are available to the user, to facilitate the possibility of locking at different rates under program control. A current setting resistor (R31) is connected between the ISET pin (one for each PLL system) and the respective RFV<sub>SS</sub>. This resistor will have an internally generated band gap voltage expressed across it and may have a value of  $0\Omega$  to  $30k\Omega$ , which (in conjunction with the on-chip series resistor of  $9.6k\Omega$ ) will give charge pump current settings over a range of 2.5mA down to  $230\mu A$  (including the control bit variation of 4 to 1). The value of the current setting resistor (R31) is determined in accordance with the following formulae:

gain bit set to 1: R31 (in  $\Omega$ ) = (24/lcp) – 9600 gain bit cleared to 0: R31 (in  $\Omega$ ) = (6/lcp) – 9600 where lcp is the charge pump current (in mA).

Note that the charge pump current should always be set to at least 230µA. The 'gain bit' refers to either bit 3 or bit 11 in the RF Channel Control register, \$B3.

The step size (comparison frequency) is programmable; to minimise the effects of phase noise this should be kept as high as possible. This can be set as low as 2.5kHz (for a reference input of 20MHz or less), or up to 200kHz – limited only by the performance of the phase comparator.

The frequency for each synthesiser is set by using two registers: an 'R' register that sets the division value of the input reference frequency to the comparison frequency (step size), and an 'N' register that sets the division of the required synthesised frequency from the external VCO to the comparison frequency. This yields the required synthesised frequency (Fs), such that:

 $Fs = (N/R) x F_{REF}$  where  $F_{REF}$  is the selected reference frequency

Other parameters for the synthesisers are the charge pump setting (high or low)

Since the set-up for the PLLs takes 4 x "RF Channel Data register" writes it follows that, while updating the PLL settings, the registers may contain unwanted or intermediate values of bits. These will persist until the last register is written. It is intended that users should change the content of the "RF Channel Data register" on a PLL that is disabled, powersaved or selected to work from the alternate register set ("Tx" and "Rx" are alternate register sets). There are no interlocks to enforce this intention. The names "Tx" and "Rx" are arbitrary and may be assigned to other functions as required. They are independent sets of registers, one of which is selected to command each PLL by changing the settings in the RF Channel Control - \$B3 write register.

For optimum performance, a common master clock should be used for the RF synthesisers (RF Clock) and the baseband sections (Main and Auxiliary System Clocks). Using unsynchronised clocks can result in spurious products being generated in the synthesiser output and in some cases difficulty may be experienced with obtaining lock in the RF synthesisers.

#### **Lock Status**

The lock status can be observed by reading the RF Channel Status register, \$B4, and the individual lock status bits can (subject to masking) provide a C-BUS interrupt.

The lock detector can use a tolerance of one cycle or four cycles of the reference clock (not the divided version that is used as a comparison frequency) in order to judge phase lock. An internal shift register holds the last three lock status measurements and the lock status bits are flagged according to a majority vote of these previous three states. Hence, one occasional lock error will not flag a lock fail. At least two successive phase lock events are required for the lock status to be true. Note that the lock status bits confirm phase lock to the measured tolerance and not frequency lock. The synthesiser may take more time to confirm phase lock with the lock status bits than the time to switch from channel to channel. The purpose of a 4-cycle tolerance is for the case where a high frequency reference oscillator would not forgive a small phase error.

## **RF Inputs**

The RF inputs are differential and self biased (when not powersaved). They are intended to be capacitatively coupled to the RF signal. The signal should be in the range 0dBm to -20dBm (not necessarily balanced). To ensure an accurate input signal the RF should be terminated with  $50\Omega$  as close to the chip as possible and with the "P" and "N" inputs capacitatively coupled to the input and ground, keeping these connections as short as possible. The RF input impedance is almost purely capacitative and is dominated by package and printed circuit board parasitics.

## **Guidelines for using the RF Synthesisers**

- RF input slew rate (dv/dt) should be 14 V/µs minimum.
- The RF Synthesiser 2.5V digital supply can be powered from the VDEC output pin.
- RF clock sources and other, different clock sources <u>must not</u> share common IC components, as this may introduce coupling into the RF. Unused ac-coupled clock buffer circuits should be tied off to a dc supply, to prevent them oscillating.
- It is recommended that the RF Synthesisers are operated with maximum gain lset (ie. lset tied to RFVss).
- The loop filter components should be optimised for each VCO.

## 7.17. Digital System Clock Generators



Figure 24 Digital Clock Generation Schemes

The CMX7031/CMX7041 includes a 2-pin crystal oscillator circuit. This can either be configured as an oscillator, as shown in section 5, or the XTAL input can be driven by an externally generated clock. The crystal (Xtal) source frequency can go up to 12.288MHz (clock source frequency up to 24.576MHz), but a 6.144MHz Xtal is assumed for the functionality provided in the CMX7031/CMX7041.

## 7.17.1 Main Clock Operation

A PLL is used to create the Main Clock (nominally 24.576MHz) for the internal sections of the CMX7031/CMX7041. At the same time, other internal clocks are generated by division of either the XTAL Reference Clock or the Main Clock. These internal clocks are used for determining the sample rates and conversion times of A-to-D and D-to-A converters, running a General Purpose Timer, the signal processing block and the RF Synthesisers. In particular, it should be noted that in IDLE mode the setting of the GP Timer divider directly affects the C-BUS latency (with the default values this is nominally 250µs).

The CMX7031/CMX7041 defaults to the settings appropriate for a 6.144MHz Xtal, however if other frequencies are to be used (to facilitate commonality of Xtals between the RF synthesisers and the CMX7031/CMX7041 for instance) then the Program Block registers P3.2 to P3.6 will need to be programmed appropriately at power-on. A table of common values is provided in Table 2.

#### See:

Program Block 3 – AuxDAC, RAMDAC and Clock control:

### 7.17.2 System Clock Operation

Two System Clock outputs, SYSCLK1 and SYSCLK2, are available to drive additional circuits, as required. These are phase locked loop (PLL) clocks that can be programmed via the System Clock registers with suitable values chosen by the user. The System Clock PLL Configure registers (\$AB and \$AD) control the values of the VCO Output divider and Main Divide registers, while the System Clock Ref. Configure registers (\$AC and \$AE) control the values of the Reference Divider and signal routing configurations. The PLLs are designed for a reference frequency of 96kHz. If not required, these clocks can be independently powersaved. The clock generation scheme is shown in the block diagram of Figure 24. Note that at power-on, these pins provide, by default:

CMX7031: XTAL clk CMX7041: no signal (off)

#### See:

SYSCLK 1 and 2 PLL Data - \$AB, \$AD write
 SYSCLK1 and 2 REF - \$AC and \$AE write

## 7.18. **GPIO**

Two pins on the CMX7031 or four pins on the CMX7041 are provided for GPIO purposes. GPIO 1 and 2 are driven by the CMX7031/CMX7041 to follow the state of the Rx and Tx Mode bits in the Mode register, \$C1:

| \$C1 Mode | b1 | b0 | TXENA | RXENA |
|-----------|----|----|-------|-------|
| IDLE      | 0  | 0  | 1     | 1     |
| Rx        | 0  | 1  | 1     | 0     |
| Тх        | 1  | 0  | 0     | 1     |
| reserved  | 1  | 1  | 1     | 1     |

With FI-1.3.8.2 onwards and on the CMX7041 only, GPIO A and B are available as outputs controlled by the host using the GPIO write function of the Audiotone register, \$CD. This function is provided to maintain compatibility for applications which can dual boot the CMX7141 FI-1 functionality. At power-on their default state is high impedance.

## 7.19. Signal Level Optimisation

The internal signal processing of the CMX7031/CMX7041 will operate with wide dynamic range and low distortion only if the signal level at all stages in the signal processing chain is kept within the recommended limits. For a device working from a  $3.3V \pm 10\%$  supply, the maximum signal level which can be accommodated without distortion is  $[(3.3 \times 90\%) - (2 \times 0.3V)]$  Volts pk-pk = 838mV rms, assuming a

sine wave signal. Compared to the reference level of 308mV rms, this is a signal of +8.69dB. This should not be exceeded at any stage. The various level adjustment facilities are shown in Figure 25.



Figure 25 Level Adjustments

#### 7.19.1 Transmit Path Levels

For the maximum signal out of the MOD1 and MOD2 attenuators, the signal level at the output of the Analogue Routing block should not exceed +8.69dB, assuming both fine and coarse output gain/attenuator adjustments are set to 0dB. The sub-audio level is normally set to 31mVrms ±1.0dB, which means that the output from the soft limiter must not exceed 803mV rms. If pre-emphasis is used, an output signal at 3000Hz will have three times the amplitude of a signal at 1000Hz, so the signal level before pre-emphasis should not exceed 268mVrms. If the compressor is also used, its 'knee' is at 100mVrms, which would allow a signal into the compressor of 718mVrms, which is less than the maximum signal level. The Fine Input Gain adjustment has a maximum attenuation of 3.5dB and no gain, whereas the Coarse Input Gain adjustment has a variable gain of up to +22.4dB and no attenuation. If the highest gain setting were used, then the maximum allowable input signal level at the MicFB pin would be 54mVrms. With the lowest gain setting (0dB), the maximum allowable input signal level at the MicFB pin would be 718mVrms.

#### 7.19.2 Receive Path Levels

For the maximum signal output from the AUDIO gain/attenuator stage, the signal level at the output of the Analogue Routing block should not exceed +8.69dB, assuming both fine and coarse output gain/attenuator adjustments are set to 0dB. In this case, there is no sub-audio signal to be added, so the maximum signal level remains at 838mVrms. If de-emphasis is used, an output signal at 300Hz will have three and a third times the amplitude of a signal at 1000Hz, so the signal level before de-emphasis should not exceed 251mVrms. If the expander is also used, its 'knee' is at 100mVrms, which would allow a signal into the expander of 158mVrms. The Fine Input Gain adjustment has a maximum attenuation of 3.5dB and no gain, whereas the Coarse Input Gain adjustment has a variable gain of up to +22.4dB and no attenuation. If the highest gain setting were used, then the maximum allowable input signal level at the DiscFB pin would be 12.0mV rms. With the lowest gain setting (0dB), the maximum allowable input signal level at the DiscFB pin would be 158mVrms. The signal level of +8.69dB (838mVrms) is an absolute maximum, which should not be exceeded anywhere in the signal processing chain if severe distortion is to be avoided.

# 7.20. C-BUS Register Summary

Table 14 C-BUS Registers

| ADDR.         |    | REGISTER                             | Word Size |
|---------------|----|--------------------------------------|-----------|
| (hex)<br>\$01 | W  | C-BUS RESET                          | (bits)    |
| ·             | VV | G-BOO NEGET                          | U         |
| \$A7          | W  | AuxADC and TX MOD Mode               | 16        |
| \$A8          | W  | AuxDAC Control/Data                  | 16        |
| \$A9          | R  | AuxADC1 Data/Checksum 2 hi           | 16        |
| \$AA          | R  | AuxADC2 Data/Checksum 2 lo           | 16        |
| \$AB          | W  | SYSCLK1 PLL Data                     | 16        |
| \$AC          | W  | SYSCLK1 Ref                          | 16        |
| \$AD          | W  | SYSCLK2 PLL Data                     | 16        |
| \$AE          | W  | SYSCLK2 Ref                          | 16        |
| \$AF          |    | Reserved                             |           |
| \$B0          | W  | Analogue Output Gain                 | 16        |
| \$B1          | W  | Input Gain and Output Signal Routing | 16        |
| \$B2          | W  | RF Channel Data                      | 16        |
| \$B3          | W  | RF Channel Control                   | 16        |
| \$B4          | R  | RF Channel Status                    | 8         |
| \$B5          | W  | AuxADC Threshold Data                | 16        |
| \$B6          | W  | Modem Rx Address                     | 16        |
| \$B7          |    | Reserved                             |           |
| \$B8          | R  | Checksum 1 hi                        | 16        |
| \$B9          | R  | Checksum 1 lo                        | 16        |
| \$BA          |    | Reserved                             |           |
| \$BB          | R  | NWR Status and Data                  | 16        |
| \$BC          |    | Reserved                             |           |
| \$BD          |    | Reserved                             |           |
| \$BE          |    | Reserved                             |           |
| \$BF          |    | Reserved                             |           |
| \$C0          | W  | Power-Down Control                   | 16        |
| \$C1          | W  | Mode Control                         | 16        |
| \$C2          | W  | Audio Control                        | 16        |
| \$C3          | W  | Tx Inband Tones                      | 16        |
| \$C4          |    | Reserved                             |           |
| \$C5          | R  | Rx Data 1                            | 16        |
| \$C6          | R  | Status                               | 16        |
| \$C7          | W  | Modem Control                        | 16        |
| \$C8          | W  | Programming                          | 16        |
| \$C9          | R  | Rx Data 2 and XTCSS                  | 16        |
| \$CA          | W  | Tx Data 1                            | 16        |
| \$CB          | W  | Tx Data 2 and XTCSS                  | 16        |
| \$CC          | R  | Tone Status                          | 16        |
| \$CD          | W  | Audio Tone                           | 16        |
| \$CE          | W  | Interrupt Mask                       | 16        |
| \$CF          |    | Reserved                             |           |

All other C-BUS addresses (including those not listed above) are either reserved for future use or allocated for production testing and must not be accessed in normal operation.

## 7.20.1 Interrupt Operation

The CMX7031/CMX7041 will issue an interrupt on the IRQN line when the IRQ bit (bit 15) of the Status register and the IRQ Mask bit (bit 15) are both set to 1. The IRQ bit is set when the state of the interrupt flag bits in the Status register change from a 0 to 1 and the corresponding mask bit(s) in the Interrupt Mask register is(are) set. Enabling an interrupt by setting a mask bit  $(0\rightarrow 1)$  after the corresponding Status register bit has already been set to 1 will also cause the IRQ bit to be set.

All interrupt flag bits in the Status register, except the Programming Flag (bit 0) and the RF Channel Status Flag (bit 1), are cleared and the interrupt request is cleared following the command/address phase of a C-BUS read of the Status register. The Programming Flag bit is set to 1 only when it is permissible to write a new word to the Programming register. See:

- Status \$C6 read
- o Interrupt Mask \$CE write

## 7.20.2 General Notes

In normal operation, the most significant registers are:

- Mode Control \$C1 write
- Status \$C6 read
- o Analogue Output Gain \$B0 write
- Input Gain and Output Signal Routing \$B1 write
- Audio Control \$C2 write

Setting the Mode register to either Rx or Tx will automatically increase the internal clock speed to its operational speed, whilst setting the Mode register to IDLE will automatically return the internal clock to a lower (powersaving) speed. To access the Program Blocks (through the Programming register, \$C8) the device MUST be in IDLE mode.

Under normal circumstances the CMX7031/CMX7041 manages the Main Clock Control automatically, using the default values loaded in Program Block 3.

# 8. Performance Specification

## 8.1. Electrical Performance

## 8.1.1 Absolute Maximum Ratings

Exceeding these maximum ratings can result in damage to the device.

| Min.            | Max.                                                                             | Unit        |
|-----------------|----------------------------------------------------------------------------------|-------------|
| -0.3            | 4.5                                                                              | V           |
|                 | $DV_{DD} + 0.3$                                                                  | V           |
|                 |                                                                                  | V           |
|                 |                                                                                  | V           |
|                 |                                                                                  | mA          |
|                 |                                                                                  |             |
|                 |                                                                                  |             |
| -20             | +20                                                                              | mA          |
|                 |                                                                                  |             |
| 0               | 0.3                                                                              | V           |
| 0               | 0.3                                                                              | V           |
| 0               | 50                                                                               | mV          |
| 0               | 50                                                                               | mV          |
|                 |                                                                                  |             |
| Min.            | Max.                                                                             | Unit        |
| _               | 1690                                                                             | mW          |
| _               | 16.9                                                                             | mW/°C       |
| <b>–55</b>      | +125                                                                             | °C          |
| <del>-4</del> 0 | +85                                                                              | °C          |
| B.4:            | B4                                                                               | 11:4        |
| win.            |                                                                                  | Unit        |
| _               |                                                                                  | mW          |
| _               |                                                                                  | mW/°C       |
|                 |                                                                                  | °C          |
| <del>-4</del> 0 | +85                                                                              | °C          |
| Min             | May                                                                              | l lmit      |
| IVIIII.         |                                                                                  | Unit        |
| _               |                                                                                  | mW<br>mW/°C |
| _<br>EE         |                                                                                  | °C          |
|                 |                                                                                  | °C          |
| <del>-4</del> 0 | +00                                                                              |             |
| Min             | May                                                                              | Unit        |
| - IVIIII.       |                                                                                  | mW          |
| _               | 17.5                                                                             | mW/°C       |
|                 | 11.0                                                                             |             |
| <b>-55</b>      | +125                                                                             | °C          |
|                 | -0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-30<br>-20<br>0<br>0<br>0<br>0<br>0<br>0 | -0.3        |

## 8.1.2 Operating Limits

Correct operation of the device outside these limits is not implied.

|                                              | Notes | Min. | Max.   | Unit |
|----------------------------------------------|-------|------|--------|------|
| Supply Voltage:                              |       |      |        |      |
| DVDD - DVss                                  |       | 3.0  | 3.6    | V    |
| AVDD – AVSS                                  |       | 3.0  | 3.6    | V    |
| CPVDD – RFVss                                |       | 3.0  | 3.6    | V    |
| RFVDD – DVss                                 | 13    | 2.25 | 2.75   | V    |
| VDEC - DVss                                  | 12    | 2.25 | 2.75   | V    |
| Operating Temperature                        |       | -40  | +85    | °C   |
| XTAL/CLK Frequency (using a Xtal)            | 11    | 3.0  | 12.288 | MHz  |
| XTAL/CLK Frequency (using an external clock) | 11    | 3.0  | 24.576 | MHz  |

- 11 Nominal XTAL/CLK frequency is 6.144MHz.
- The VDEC supply is automatically created from DVDD by the on-chip voltage regulator.
- 13 The RFVDD supply can be supplied from the VDEC supply, if preferred.

## 8.1.3 Operating Characteristics

For the following conditions unless otherwise specified:

External components as recommended in Figure 2.

Maximum load on digital outputs = 30pF.

Xtal Frequency = 6.144MHz  $\pm 0.01\%$  (100ppm); Tamb = -40°C to +85°C.

 $AV_{DD} = DV_{DD} = CPV_{DD} = 3.0V$  to 3.6V; RFVDD = 2.25V to 2.75V.

Reference Signal Level = 308mVrms at 1kHz with AV<sub>DD</sub> = 3.3V.

Signal levels track with supply voltage, so scale accordingly.

Signal to Noise Ratio (SNR) in bit rate bandwidth.

Input stage gain = 0dB. Output stage attenuation = 0dB.

Current consumption figures quoted in this section apply to the device when loaded with FI 1.3 only. The use of other Function Images™, can modify the current consumption of the device.

| DC Parameters                                                                                                                                                            | Notes | Min.     | Тур.       | Max.      | Unit     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|------------|-----------|----------|
| Supply Current All Powersaved                                                                                                                                            | 21    |          |            |           |          |
| $DI_{DD}$ (DV <sub>DD</sub> = 3.3V, V <sub>DEC</sub> = 2.5V)<br>AI <sub>DD</sub> (AV <sub>DD</sub> = 3.3V)                                                               |       | _<br>_   | 50<br>4    | 100<br>20 | μA<br>μA |
| $CPI_{DD}$ + $RFI_{DD}$ ( $CPV_{DD}$ = 3.3V, $RFV_{DD}$ = 2.5V) <b>IDLE Mode</b>                                                                                         | 22    | _        | 4          | 20        | μA       |
| $DI_{DD}$ (DV <sub>DD</sub> = 3.3V, V <sub>DEC</sub> = 2.5V)<br>AI <sub>DD</sub> (AV <sub>DD</sub> = 3.3V)                                                               |       | <b>-</b> | 1.1<br>250 | _         | mΑ<br>μΑ |
| Rx Mode $DI_{DD}$ (DV <sub>DD</sub> = 3.3V, V <sub>DEC</sub> = 2.5V)                                                                                                     | 22    | _        | 4.8        | _         | mA       |
| $AI_{DD}$ ( $AV_{DD} = 3.3V$ )                                                                                                                                           | 20    | _        | 3.0        | _         | mA       |
| Tx Mode $DI_{DD}$ (DV <sub>DD</sub> = 3.3V, V <sub>DEC</sub> = 2.5V)                                                                                                     | 22    | _        | 6.1        | _         | mA       |
| Al <sub>DD</sub> (AV <sub>DD</sub> = 3.3V)  Additional Current for each RF Synthesiser                                                                                   | 23    | _        | 3.0        | _         | mA       |
| CPI <sub>DD</sub> + RFI <sub>DD</sub> (CPV <sub>DD</sub> = 3.3V, RFV <sub>DD</sub> = 2.5V)  Additional Current for each Auxiliary  System Clock (cutaut running at 4MHz) |       | -        | 2.5        | 4.5       | mA       |
| System Clock (output running at 4MHz)<br>$DI_{DD}$ ( $DV_{DD}$ = 3.3V, $V_{DEC}$ = 2.5V)<br>Additional Current for each Auxiliary ADC                                    |       | -        | 500        | _         | μΑ       |
| DI <sub>DD</sub> (DV <sub>DD</sub> = 3.3V, V <sub>DEC</sub> = 2.5V)  Additional Current for each Auxiliary DAC                                                           |       | _        | 5          | _         | μΑ       |
| $AI_{DD}$ ( $AV_{DD} = 3.3V$ )                                                                                                                                           |       | _        | 200        | _         | μΑ       |

- 21 Tamb = 25°C, Not including any current drawn from the device pins by external circuitry.
- 22 System Clocks, RF, Auxiliary circuits, audio scrambler, compander and pre/deemphasis disabled, but all other digital circuits (including the Main Clock PLL) enabled. A single analogue path is enabled through the device.
- When using the external components shown in Figure 22 and when supplying the current for RFV<sub>DD</sub> from the regulated 2.5V digital (V<sub>DEC</sub>) supply. The latter is derived from DV<sub>DD</sub> by an on-chip voltage regulator.

| DC Parameters (continued)                                                          | Notes | Min.            | Тур.          | Max. | Unit      |
|------------------------------------------------------------------------------------|-------|-----------------|---------------|------|-----------|
| XTAL/CLK                                                                           | 25    | 700/            |               |      | D) (      |
| Input Logic '1'                                                                    |       | 70%             | _             | _    | $DV_DD$   |
| Input Logic '0'                                                                    |       | _               | _             | 30%  | $DV_DD$   |
| Input Current (Vin = DV <sub>DD</sub> )                                            |       | _               | _             | 40   | μA        |
| Input Current (Vin = DV <sub>SS</sub> )                                            |       | <del>-4</del> 0 | _             | _    | μΑ        |
| C-BUS Interface and Logic Inputs                                                   |       |                 |               |      |           |
| Input Logic '1'                                                                    |       | 70%             | _             | _    | $DV_DD$   |
| Input Logic '0'                                                                    |       | _               | _             | 30%  | $DV_DD^$  |
| Input Leakage Current (Logic '1' or '0')                                           | 21    | -1.0            | _             | 1.0  | μĀ        |
| Input Capacitance                                                                  |       | _               | _             | 7.5  | pF        |
| C-BUS Interface and Logic Outputs                                                  |       |                 |               |      |           |
| Output Logic '1' $(I_{OH} = 120\mu A)$                                             |       | 90%             | _             | _    | $DV_DD$   |
| $(I_{OH} = 1mA)$                                                                   |       | 80%             | _             | _    | $DV_DD^$  |
| Output Logic '0' $(I_{OL} = 360 \mu A)$                                            |       | _               | _             | 10%  | $DV_DD$   |
| $(I_{OL} = -1.5 \text{mA})$                                                        |       | _               | _             | 15%  | $DV_DD$   |
| "Off" State Leakage Current                                                        | 21    | _               | _             | 10   | μA        |
| IRQN (Vout = $DV_{DD}$ )                                                           |       | -1.0            | _             | +1.0 | μA        |
| RDATA (output HiZ)                                                                 |       | -1.0            | _             | +1.0 | μA        |
| V                                                                                  | 26    |                 |               |      |           |
| V <sub>BIAS</sub> Output Voltage Offset wrt AV <sub>DD</sub> /2 (I <sub>OL</sub> < | 20    | _               | ±2%           | _    | $AV_DD$   |
| 1µA)                                                                               |       |                 | ± <b>∠</b> /0 |      | עט 🕶      |
| Output Impedance                                                                   |       | _               | 22            | _    | $k\Omega$ |
| 1 - 1                                                                              |       |                 |               |      |           |

25

Characteristics when driving the XTAL/CLK pin with an external clock source. Applies when utilising  $V_{BIAS}$  to provide a reference voltage to other parts of the system. When using  $V_{BIAS}$  as a reference,  $V_{BIAS}$  must be buffered.  $V_{BIAS}$  must always be decoupled with a capacitor as shown in Figure 2. 26

| XTAL/CLK Input 'High' pulse width  |           |      |      |       |      |           |
|------------------------------------|-----------|------|------|-------|------|-----------|
|                                    |           |      |      |       |      |           |
| 'High' pulse width                 |           |      |      |       |      |           |
|                                    |           | 31   | 15   | _     | _    | ns        |
| 'Low' pulse width                  |           | 31   | 15   | _     | _    | ns        |
| Input Impedance (at 6.144MHz)      |           |      |      |       |      |           |
| •                                  | sistance  |      | _    | 150   | _    | $k\Omega$ |
|                                    | pacitance |      | _    | 20    | _    | pF        |
| Powered-down Re                    | sistance  |      | _    | 300   | _    | $k\Omega$ |
|                                    | pacitance |      | _    | 20    | _    | pF        |
| Xtal Start-up Time (from powers    | ave)      |      | _    | 20    | _    | ms        |
| Auxiliary SYSCLK1/2 Outputs        |           |      |      |       |      |           |
| XTAL/CLK Input to CLOCK_OU         | T Timing: |      |      |       |      |           |
| (in high to out h                  | igh)      | 32   | _    | 15    | _    | ns        |
| (in low to out lo                  | w)        | 32   | _    | 15    | _    | ns        |
| 'High' pulse width                 |           | 33   | 76   | 81.38 | 87   | ns        |
| 'Low' pulse width                  |           | 33   | 76   | 81.38 | 87   | ns        |
| V <sub>BIAS</sub>                  |           |      |      |       |      |           |
| Start-up Time (from powersave)     |           |      | _    | 30    | _    | ms        |
| Microphone, Alternative and Discri | minator   |      |      |       |      |           |
| Inputs (MIC, ALT, DISC)            |           |      |      |       |      |           |
| Input Impedance                    |           | 34   | _    | 1     | _    | $M\Omega$ |
| Maximum Input Level (pk-pk)        |           | 35   | _    | _     | 80%  | $AV_DD$   |
| Load Resistance (feedback pins     | )         |      | 80   | _     | _    | $k\Omega$ |
| Amplifier Open Loop Voltage Ga     | in )      |      |      |       |      |           |
| (I/P = 1mVrms at 100Hz)            | j         |      | _    | 60    | _    | dB        |
| Unity Gain Bandwidth               |           | _    | 1.0  | _     | MHz  |           |
| Programmable Input Gain Stag       | 36        |      |      |       |      |           |
| Gain (at 0dB)                      | 37        | -0.5 | 0    | +0.5  | dB   |           |
| Cumulative Gain Error              | )         |      |      |       |      |           |
| (wrt attenuation at 0dB)           | J         | 37   | -1.0 | 0     | +1.0 | dB        |

- Timing for an external input to the XTAL/CLK pin.
- 32 XTAL/CLK input driven by an external source.
- 33 6.144MHz XTAL fitted and 6.144MHz output selected.
- With no external components connected.
- 35 Centred about AV<sub>DD</sub>/2; after multiplying by the gain of input circuit (with external components connected).
- Gain applied to signal at output of buffer amplifier: DISCFB, ALTFB OR MICFB.
- Design Value. Overall attenuation input to output has a tolerance of 0dB ±1.0dB.

| AC Parameters                                  | Notes | Min. | Тур. | Max.                  | Unit      |
|------------------------------------------------|-------|------|------|-----------------------|-----------|
| Modulator Outputs 1/2 and Audio Output         |       |      |      |                       |           |
| (MOD 1, MOD 2, AUDIO)                          |       |      |      | 400                   |           |
| Power-up to outputs stable                     | 41    | -    | 50   | 100                   | μs        |
| Modulator Attenuators                          |       |      |      |                       |           |
| Attenuation (at 0dB)                           | 43    | -1.0 | 0    | +1.0                  | dB        |
| Cumulative Attenuation Error                   |       |      |      |                       |           |
| (wrt attenuation at 0dB)                       |       | -0.6 | 0    | +0.6                  | dB        |
| Output Impedance Enabled                       | 42    | _    | 600  | _                     | Ω         |
| Disabled                                       | 42    | _    | 500  | _                     | kΩ        |
| Output Current Range (AV <sub>DD</sub> = 3.3V) |       | _    | _    | ±125                  | μA        |
| Output Voltage Range                           | 44    | 0.5  | _    | AV <sub>DD</sub> -0.5 | ·V        |
| Load Resistance                                |       | 20   | _    | _                     | $k\Omega$ |
| Audio Attenuator                               |       |      |      |                       |           |
| Attenuation (at 0dB)                           | 43    | -1.0 | 0    | +1.0                  | dB        |
| Cumulative Attenuation Error                   |       |      |      |                       |           |
| (wrt attenuation at 0dB)                       |       | -1.0 | 0    | +1.0                  | dB        |
| Output Impedance Enabled                       | 42    | _    | 600  | _                     | Ω         |
| Disabled                                       | 42    | _    | 500  | _                     | kΩ        |
| Output Current Range (AV <sub>DD</sub> = 3.3V) |       | _    | _    | ±125                  | μA        |
| Output Voltage Range                           | 44    | 0.5  | _    | AV <sub>DD</sub> -0.5 | V         |
| Load Resistance                                | 77    | 20   | _    | AVDD -0.3             | •         |
| Luau resistance                                |       | 20   | _    | _                     | kΩ        |

- 41 Power-up refers to issuing a C-BUS command to turn on an output. These limits apply only if V<sub>BIAS</sub> is on and stable. At power supply switch-on, the default state is for all blocks, except the XTAL and C-BUS interface, to be in placed in powersave mode.
- 42
- Small signal impedance, at  $AV_{DD}$  = 3.3V and Tamb = 25°C. With respect to the signal at the feedback pin of the selected input port. 43
- 44 Centred about AV<sub>DD</sub>/2; with respect to the output driving a  $20k\Omega$  load to AV<sub>DD</sub>/2.

| AC Parameters (cont.)                                            | Notes | Min. | Тур. | Max. | Unit      |
|------------------------------------------------------------------|-------|------|------|------|-----------|
| Auxiliary Signal Inputs (Aux ADC 1 to 4) Source Output Impedance | 51    | _    | _    | 24   | kΩ        |
| Auxiliary 10 Bit ADCs                                            |       |      |      |      |           |
| Resolution                                                       |       | _    | 10   | _    | Bits      |
| Maximum Input Level (pk-pk)                                      | 54    | _    | _    | 80%  | $AV_DD$   |
| Conversion Time                                                  | 52    | _    | 250  | _    | μs        |
| Input Impedance                                                  |       |      |      |      | ·         |
| Resistance                                                       |       | _    | 10   | _    | $M\Omega$ |
| Capacitance                                                      |       | _    | 5    | _    | pF        |
| Zero Error                                                       |       |      |      |      |           |
| (input offset to give ADC output = 0)                            | J     | 0    | _    | ±10  | mV        |
| Integral Non-linearity                                           |       | _    | _    | ±3   | LSBs      |
| Differential Non-linearity                                       | 53    | _    | _    | ±1   | LSBs      |
| Auxiliary 10 Bit DACs                                            |       |      |      |      |           |
| Resolution                                                       |       | _    | 10   | _    | Bits      |
| Maximum Output Level (pk-pk), no load                            | 54    | 80%  | _    | _    | $AV_DD$   |
| Zero Error                                                       |       |      |      |      |           |
| (output offset from a DAC input = 0)                             | J     | 0    | _    | ±10  | mV        |
| Resistive Load                                                   |       | 5    | _    | _    | $k\Omega$ |
| Integral Non-linearity                                           |       | _    | _    | ±4   | LSBs      |
| Differential Non-linearity                                       | 53    | _    | _    | ±1   | LSBs      |

| Notes: | 51 | Denotes output impedance of the driver of the auxiliary input signal, to ensure |
|--------|----|---------------------------------------------------------------------------------|
|        |    | < 1 bit additional error under nominal conditions.                              |

With an auxiliary clock frequency of 6.144MHz.

Guaranteed monotonic with no missing codes.

<sup>54</sup> Centred about AV<sub>DD</sub>/2.

| AC Parameters (cont.)                                                                                                                                                    | Notes             | Min.                          | Тур.                              | Max.                                | Unit                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------|-----------------------------------|-------------------------------------|----------------------------------------|
| RF Synthesisers – Phase Locked Loops Reference Clock Input Input Logic '1'                                                                                               | 62                | 70%                           | _                                 | _                                   | RFV <sub>DD</sub>                      |
| Input Logic '0' Frequency Divide Ratios (R)                                                                                                                              | 62<br>64,66<br>63 | 5.0<br>2                      | _<br>19.2<br>_                    | 30%<br>40.0<br>8191                 | RFV <sub>DD</sub><br>MHz               |
| Each RF Synthesiser Comparison Frequency Input Frequency Range Input Level Input Slew Rate Divide Ratios (N)                                                             | 69<br>67          | -<br>100<br>-14<br>14<br>1088 | -<br>-<br>-<br>-                  | 500<br>600<br>0<br>-<br>104857<br>5 | kHz<br>MHz<br>dBm<br>V/µs              |
| 1Hz Normalised Phase Noise Floor Charge Pump Current (high) Charge Pump Current (low) Charge Pump Current – voltage variation Charge Pump Current – sink to source match | 68<br>65<br>65    | -<br>±1.88<br>±470<br>-<br>-  | -197<br>±2.5<br>±625<br>10%<br>5% | +3.3<br>+820<br>-                   | dBc/Hz<br>mA<br>μA<br>per V<br>of ISET |

- 62 Square wave input.
- 63 Separate dividers are provided for each PLL.
- For optimum performance of the synthesiser subsystems, a common master clock should be used for the RF Synthesisers and the baseband sections. Using unsynchronised clocks is likely to result in spurious products being generated in the synthesiser outputs and in some cases difficulty may be experienced in obtaining lock in the RF Synthesisers.
- External ISET resistor (R31) =  $0\Omega$  (Internal ISET resistor = 9k6Ω nominally).
- 66 Lower input frequencies may be used subject to division ratio requirements being
- Operation outside these frequency limits is possible, but not guaranteed. Below 150MHz, a square wave input may be required to provide a fast enough slew rate.
- 1Hz Normalised Phase Noise Floor (PN1Hz) can be used to calculate the phase noise within the PLL loop by:
  - Phase Noise (in-band) = PN1Hz +  $20log_{10}(N)$  +  $10log_{10}(f_{comparison})$
- It is recommended that RF Synthesiser 1 be used for the higher frequency use (eg: RF 1<sup>st</sup> LO) and RF Synthesiser 2 be used for lower frequency use (eg: IF LO).

#### 8.1.4 **Parametric Performance**

For the following conditions unless otherwise specified:

External components as recommended in Figure 2.

Maximum load on digital outputs = 30pF.

Xtal Frequency = 6.144MHz  $\pm 0.003\%$  (30ppm)<sup>§</sup>; Tamb = -40°C to +85°C.

 $AV_{DD} = DV_{DD} = CPV_{DD} = 3.0V$  to 3.6V; RFVDD = 2.25V to 2.75V. Reference Signal Level = 308mVrms at 1kHz with  $AV_{DD} = 3.3V$ .

Signal levels track with supply voltage, so scale accordingly.

Signal to Noise Ratio (SNR) in bit rate bandwidth.

Input stage gain = 0dB, Output stage attenuation = 0dB.

All figures quoted in this section apply to the device when loaded with FI 1.3 only. The use of other Function Images™, can modify the parametric performance of the device.

| AC Parameters (cont.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |        | Min.    | Тур.   | Max.     | Unit             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------|---------|--------|----------|------------------|
| Receiver Signal Type Probability of corr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                               | _      | >>99.9  | _      | %        |                  |
| CTCSS Detector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                               |        |         |        |          |                  |
| Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | (Pure Tone)                   | 71     | _       | -26    | _        | dB               |
| Response Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Composite Signal)            | 72     | _       | 140    | 250      | ms               |
| De-response Tim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               | 72, 75 | _       | 210    | _        | ms               |
| Dropout Immunity<br>Frequency Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               | 75     | -<br>60 | 160    | _<br>260 | ms<br>Hz         |
| Frequency Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |        | 00      | _      | 200      | 1 12             |
| Inband Tone Detecto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               |        |         |        |          |                  |
| Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | (Pure Tone)                   | 73     | _       | -26    | _        | dB               |
| Response Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Good Signal)                 |        | _       | 35     | _        | ms               |
| De-response Tim<br>Drop-out Immunit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               | 76     | _       | _      | 45<br>20 | ms               |
| Frequency Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               | 70     | 288     | _      | 3000     | ms<br>Hz         |
| Trequency range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (mbana rone)                  |        | 200     |        | 0000     | 1 12             |
| DCS Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               |        |         |        |          |                  |
| Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               | 71     | 58      | _      | _        | mVp-p            |
| Bit-Rate Sync Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                               |        | _       | 2      | _        | edges            |
| MSK/FFSK Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               |        |         |        |          |                  |
| Signal Input Dynamic Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                               | 74     | 100     | _      | 800      | mVrms            |
| Bit Error Rate (SNR = 20dB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               |        | _       | <1     | _        | 10 <sup>-8</sup> |
| Receiver Synchronisation (SNR = 12dB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |        |         | . 00 0 |          | 0/               |
| Probab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ility of bit 16 being correct |        | _       | >99.9  | _        | %                |
| <ul> <li>Notes: § To meet DSC specifications, a 30ppm xtal, or better, is required.</li> <li>71 Sub-Audio Detection Level threshold set to 16mV.</li> <li>72 Composite signal = 308mV rms at 1kHz + 75mV rms Noise + 31mV rms Sub-Audio signal. Noise bandwidth = 5kHz Band Limited Gaussian.</li> <li>73 Inband Tone Detection Level threshold set to 16mV.</li> <li>74 AV<sub>DD</sub> = 3.3V, for a "1010101011 01" pattern measured at the input amplifier feedback pin. Signal level scales with AV<sub>DD</sub>.</li> <li>75 With sub-audio dropout time (P2.5) set to ≥ 120ms. The typical dropout immunity is approximately 40ms more than the programmed dropout time. The typical deresponse time is approximately 90ms longer than the programmed dropout time. See section 9.2.3, P2.5 in the CMX7031/CMX7041 User Manual.</li> <li>76 Immunity to signal drop-outs of up to the specified duration.</li> </ul> |                               |        |         |        |          |                  |

| AC Parameters (cont.)                                    | Notes | Min.         | Тур.       | Max.      | Unit             |
|----------------------------------------------------------|-------|--------------|------------|-----------|------------------|
| FSK/DSC Decoder                                          |       |              |            |           |                  |
| Signal Input Dynamic Range                               | 74    | 100          | _          | 800       | mVrms            |
| Bit Error Rate (SNR = 8dB)                               | 74    | _            | <1         | _         | 10 <sup>-2</sup> |
| Co-channel Rejection                                     |       | _            | 10         | _         | dB               |
| DTMF Decoder                                             |       |              |            |           |                  |
| Sensitivity                                              |       | _            | -22        | +3        | dB               |
| Response Time                                            |       | _            | 35         | _         | ms               |
| De-response Time                                         |       | _            | _          | 45        | ms               |
| Falsing Rate (per 30min Voice input)                     |       | _            | 10         | _         |                  |
| Frequency Tolerance                                      |       | _            | ±2.5       | _         | %                |
| Twist                                                    |       | -10          | _          | +10       | dB               |
| NWR Decoder                                              |       |              |            |           |                  |
| Sensitivity                                              |       | _            | TBD        | _         | dB               |
| ·                                                        |       |              | 100        |           | QD.              |
| Audio Compandor                                          |       |              | 4.0        |           | m a              |
| Attack Time                                              |       | _            | 4.0        | _         | ms               |
| Decay Time                                               | 84    | _            | 13         | _         | ms<br>mVrms      |
| 0dB-point Compression/Expansion Ratio                    | 04    | _            | 100<br>2:1 | _         | IIIVIIIIS        |
| Compression/Expansion Natio                              |       | _            | 2.1        | _         |                  |
| CTCSS Encoder                                            |       |              |            |           |                  |
| Frequency Range                                          |       | 60.0         | _          | 260       | Hz               |
| Tone Frequency Accuracy                                  | 0.4   | <del>-</del> | _          | ±0.3      | %                |
| Tone Amplitude Tolerance                                 | 81    | -1.0         | 0          | +1.0      | dB               |
| Total Harmonic Distortion                                | 82    | _            | 2.0        | 4.0       | %                |
| Inband Tone Encoder                                      |       |              |            |           |                  |
| Frequency Range                                          |       | 288          | _          | 3000      | Hz               |
| Tone Frequency Accuracy                                  |       | _            | _          | ±0.3      | %                |
| Tone Amplitude Tolerance                                 | 83    | -1.0         | 0          | +1.0      | dB               |
| Total Harmonic Distortion                                | 82    | _            | 2.0        | 4.0       | %                |
| DCS Encoder                                              |       |              |            |           |                  |
| Bit Rate                                                 |       | _            | 134.4      | _         | bps              |
| Amplitude Tolerance                                      | 81    | -1.0         | 0          | +1.0      | ďΒ               |
| DTMF Encoder                                             |       |              |            |           |                  |
| Output Signal Level (2dB twist)                          |       | _            | 360        | 775       | mVrms            |
| Output Gignal Level (200 twist) Output Level Variation   |       |              | 300        | 113       | dB               |
| Output Distortion                                        |       | _            | _          | 5         | %                |
| •                                                        |       |              |            |           |                  |
| MSK/FFSK Encoder                                         |       |              |            |           |                  |
| Output Signal Level                                      |       | _            | 775        | -         | mVrms            |
| Output Level Variation                                   |       | -1.0         | 0          | +1.0      | dB<br>o/         |
| Output Distortion<br>3 <sup>rd</sup> Harmonic Distortion |       | _            | _          | 5<br>3    | %<br>%           |
|                                                          |       | _<br>1198    | _<br>1200  | 3<br>1202 |                  |
| Logic 1 Frequency 1200baud and 2400baud                  |       | 1190         | 1200       | 1202      | Hz               |
| Logic 0 Frequency 1200baud                               |       | 1798         | 1800       | 1802      | Hz               |
| 2400baud                                                 |       | 2398         | 2400       | 2402      | Hz               |
| Isochronous Distortion (0 to 1 and 1 to 0)               |       | _            | _          | 40        | μs               |
|                                                          |       |              |            |           |                  |

| AC Parameters (cont.) Notes Min. 7 |  |   |       | Max. | Unit |
|------------------------------------|--|---|-------|------|------|
| PSK Encoder                        |  |   |       |      |      |
| Bit Rate                           |  | _ | 559.2 | _    | bps  |
| Carrier Frequency                  |  | - | 1398  | -    | Hz   |

 $AV_{DD}$  = 3.3V and Tx Sub-Audio Level set to 88mV p-p (31mVrms). Measured at MOD 1 or MOD 2 output.  $AV_{DD}$  = 3.3V and Tx Audio Level set to 871mV p-p (308mVrms). Notes: 81

82

83

84  $AV_{DD} = 3.3V.$ 

| AC Parameters (cont.)                 | Notes | Min. | Тур.       | Max. | Unit   |
|---------------------------------------|-------|------|------------|------|--------|
| FSK/DSC Encoder                       |       |      |            |      | _      |
| Output Signal Level                   |       | _    | 775        | _    | mVrms  |
| Output Distortion                     |       | _    | _          | 5    | %      |
| 3 <sup>rd</sup> Harmonic Distortion   |       | _    | _          | 3    | %      |
| Logic 1 Frequency                     |       | _    | 1300       | _    | Hz     |
| Logic 0 Frequency                     |       | _    | 2100       | _    | Hz     |
| Baud Rate                             |       | _    | 1200       | _    | bps    |
| Pre-emphasis (per octave)             |       | _    | 6          | _    | dB     |
| Analogue Channel Audio Filtering      |       |      |            |      |        |
| Pass-band (nominal bandwidth):        |       |      |            |      |        |
| Received Audio                        | 91    | 300  | _          | 3300 | Hz     |
| 12.5kHz Channel Transmitted Audio     | 92    | 300  | _          | 2550 | Hz     |
| 25kHz Channel Transmitted Audio       | 93    | 300  | _          | 3000 | Hz     |
| Pass-band Gain (at 1.0kHz)            |       | _    | 0          | _    | dB     |
| Pass-band Ripple (wrt gain at 1.0kHz) |       | -2.0 | 0          | +0.5 | dB     |
| Stop-band Attenuation                 |       | 33.0 | _          | _    | dB     |
| Residual Hum and Noise Tx             | 96    | _    | <b>-47</b> | _    | dBm    |
| Residual Hum and Noise Rx             | 96    | _    | <b>-74</b> | _    | dBm    |
| Pre-emphasis                          | 94    | _    | +6         | _    | dB/oct |
| De-emphasis                           | 95    | _    | -6         | -    | dB/oct |
| Audio Scrambler                       |       |      |            |      |        |
| Inversion Frequency                   |       | _    | 3300       | _    | Hz     |
| Pass-band                             |       | 320  | _          | 2900 | Hz     |
| Audio Expandor                        |       |      |            |      |        |
| Input Signal Range                    | 97    | -    | _          | 0.55 | Vrms   |

| Notes: | 91 | The receiver audio filter complies with the characteristic shown in Figure 10. The high pass filtering removes sub-audio components from the audio signal. |
|--------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 92 | The 12.5kHz channel filter complies with the characteristic shown in Figure 13.                                                                            |
|        | 93 | The 25kHz channel filter complies with the characteristic shown in Figure 12.                                                                              |
|        | 94 | The pre-emphasis filter complies with the characteristic shown in Figure 14                                                                                |
|        | 95 | The de-emphasis filter complies with the characteristic shown in Figure 11.                                                                                |
|        | 96 | Psophometrically weighted. Pre/de-emphasis, Compandor and 25kHz channel                                                                                    |
|        |    | filter selected.                                                                                                                                           |
|        | 97 | $AV_{DD} = 3.3V.$                                                                                                                                          |



**C-BUS Timing** Min. Unit **Notes** Max. Тур. CSN Enable to SCLK high time  $t_{CSE}$ 100 ns Last SCLK high to CSN high time 100 ns  $t_{CSH}$ SCLK low to RDATA Output Enable time 0.0 ns  $t_{LOZ}$ CSN high to RDATA high impedance 1.0  $t_{HIZ}$ μs CSN high time between transactions 1.0 t<sub>CSOFF</sub> μs Inter-byte time 200  $t_{NXT}$ ns SCLK cycle time 200  $t_{CK}$ ns SCLK high time 100  $t_{CH}$ ns SCLK low time 100  $t_{CL}$ ns CDATA setup time 75  $t_{CDS}$ ns CDATA hold time 25 ns  $t_{CDH}$ RDATA setup time 50 ns  $t_{RDS}$ 

Notes:

 $t_{RDH}$ 

1. Depending on the command, 1 or 2 bytes of CDATA are transmitted to the peripheral MSB (Bit 7) first, LSB (Bit 0) last. RDATA is read from the peripheral MSB (Bit 7) first, LSB (Bit 0) last.

0

- 2. Data is clocked into the peripheral on the rising SCLK edge.
- 3. Commands are acted upon at the end of each command (rising edge of CSN).
- 4. To allow for differing  $\mu$ C serial interface formats C-BUS compatible ICs are able to work with SCLK pulses starting and ending at either polarity.
- 5. Maximum 30pF load on IRQN pin and each C-BUS interface line.

These timings are for the latest version of C-BUS and allow faster transfers than the original C-BUS timing specification. The CMX7031/CMX7041 can be used in conjunction with devices that comply with the slower timings, subject to system throughput constraints.

RDATA hold time

ns



Depending on the method of lead termination at the edge of the package, pull back (L1) may be present. L minus L1 to be equal to, or greater than 0.3 mm

The underside of the package has an exposed metal pad which should ideally be soldered to the pcb to enhance the thermal conductivity and mechanical strength of the package fixing. Where advised, an electrical connection to this metal pad may also be required

Figure 27 Mechanical Outline of 64-pin VQFN (Q1)



Figure 28 Mechanical Outline of 64-pin LQFP (L9)

Order as part no. CMX7031L9



Depending on the method of lead termination at the edge of the package, pull back (L1) may be present. L minus L1 to be equal to, or greater than 0.3 mm

The underside of the package has an exposed metal pad which should ideally be soldered to the pcb to enhance the thermal conductivity and mechanical strength of the package fixing. Where advised, an electrical connection to this metal pad may also be required

Figure 29 Mechanical Outline of 48-pin VQFN (Q3)

Order as part no. CMX7041Q3



Figure 30 Mechanical Outline of 48-pin LQFP (L4)

Order as part no. CMX7041L4

As package dimensions may change after publication of this datasheet, it is recommended that you check for the latest Packaging Information from the Design Support area of the CML website: <a href="http://www.cmlmicro.com/">http://www.cmlmicro.com/</a>].



#### About FirmASIC®

CML's proprietary *FirmASIC*® component technology reduces cost, time to market and development risk, with increased flexibility for the designer and end application. *FirmASIC*® combines Analogue, Digital, Firmware and Memory technologies in a single silicon platform that can be focused to deliver the right feature mix, performance and price for a target application family. Specific functions of a *FirmASIC*® device are determined by uploading its Function Image™ during device initialization. New Function Images™ may be later provided to supplement and enhance device functions, expanding or modifying end-product features without the need for expensive and time-consuming design changes. *FirmASIC*® devices provide significant time to market and commercial benefits over Custom ASIC, Structured ASIC, FPGA and DSP solutions. They may also be exclusively customised where security or intellectual property issues prevent the use of Application Specific Standard Products (ASSP's).

Handling precautions: This product includes input protection, however, precautions should be taken to prevent device damage from electro-static discharge. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed.

