## Sensitive Gate Silicon Controlled Rectifiers Reverse Blocking Thyristors

Glassivated PNPN devices designed for high volume consumer applications such as temperature, light, and speed control; process and remote control, and warning systems where reliability of operation is important.

### Features

- Glassivated Surface for Reliability and Uniformity
- Power Rated at Economical Prices
- Practical Level Triggering and Holding Characteristics
- Flat, Rugged, Thermopad Construction for Low Thermal Resistance, High Heat Dissipation and Durability
- Sensitive Gate Triggering
- These are Pb-Free Devices

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                | Symbol                                | Мах               | Unit             |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------|------------------|
| Peak Repetitive Off–State Voltage (Note 1)<br>(Sine Wave, 50–60 Hz, $R_{GK} = 1 k\Omega$ ,<br>$T_{C} = -40^{\circ}$ to 110°C) | V <sub>DRM,</sub><br>V <sub>RRM</sub> |                   | V                |
| C106B<br>C106D, C106D1*<br>C106M, C106M1*                                                                                     |                                       | 200<br>400<br>600 |                  |
| On-State RMS Current<br>(180° Conduction Angles, T <sub>C</sub> = 80°C)                                                       | I <sub>T(RMS)</sub>                   | 4.0               | A                |
| Average On-State Current<br>(180° Conduction Angles, T <sub>C</sub> = 80°C)                                                   | I <sub>T(AV)</sub>                    | 2.55              | A                |
| Peak Non-Repetitive Surge Current<br>(1/2 Cycle, Sine Wave, 60 Hz, T <sub>J</sub> = +25°C)                                    | I <sub>TSM</sub>                      | 20                | A                |
| Circuit Fusing Considerations (t = 8.3 ms)                                                                                    | l <sup>2</sup> t                      | 1.65              | A <sup>2</sup> s |
| Forward Peak Gate Power (Pulse Width $\leq$ 1.0 µsec, T <sub>C</sub> = 80°C)                                                  | P <sub>GM</sub>                       | 0.5               | W                |
| Forward Average Gate Power (Pulse Width $\leq$ 1.0 $\mu$ sec, T <sub>C</sub> = 80°C)                                          | P <sub>G(AV)</sub>                    | 0.1               | W                |
| Forward Peak Gate Current (Pulse Width $\leq$ 1.0 $\mu$ sec, T <sub>C</sub> = 80°C)                                           | I <sub>GM</sub>                       | 0.2               | A                |
| Operating Junction Temperature Range                                                                                          | ТJ                                    | −40 to<br>+110    | °C               |
| Storage Temperature Range                                                                                                     | T <sub>stg</sub>                      | −40 to<br>+150    | °C               |
| Mounting Torque (Note 2)                                                                                                      | -                                     | 6.0               | in. lb.          |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; however, positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.
- Torque rating applies with use of compression washer (B52200F006). Mounting torque in excess of 6 in. lb. does not appreciably lower case-to-sink thermal resistance. Anode lead and heatsink contact pad are common.



## **ON Semiconductor®**

http://onsemi.com

SCRs 4 A RMS, 200 – 600 Volts





#### MARKING DIAGRAM & PIN ASSIGNMENT



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

## **THERMAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted.)

| Characteristic                                                                   | Symbol          | Max | Unit |
|----------------------------------------------------------------------------------|-----------------|-----|------|
| Thermal Resistance, Junction-to-Case                                             | $R_{\theta JC}$ | 3.0 | °C/W |
| Thermal Resistance, Junction-to-Ambient                                          | $R_{\theta JA}$ | 75  | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8 in. from Case for 10 Seconds | ΤL              | 260 | °C   |

### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted.)

| Characteristic                                                                                                                                       |                                                                      | Symbol                              | Min        | Тур                  | Max               | Unit             |
|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------|------------|----------------------|-------------------|------------------|
| OFF CHARACTERISTICS                                                                                                                                  |                                                                      |                                     |            |                      |                   | -                |
| Peak Repetitive Forward or Reverse Blocking Current (V <sub>AK</sub> = Rated V <sub>DRM</sub> or V <sub>RRM</sub> , R <sub>GK</sub> = 1 k $\Omega$ ) | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 110°C                      | I <sub>DRM</sub> , I <sub>RRM</sub> |            |                      | 10<br>100         | μ <b>Α</b><br>μΑ |
| ON CHARACTERISTICS                                                                                                                                   |                                                                      |                                     |            |                      |                   |                  |
| Peak Forward On-State Voltage (Note 3)<br>(I <sub>TM</sub> = 4 A)                                                                                    |                                                                      | V <sub>TM</sub>                     | _          | _                    | 2.2               | V                |
| Gate Trigger Current (Continuous dc) (Note 4) $(V_{AK} = 6 \text{ Vdc}, R_L = 100 \Omega)$                                                           | $T_J = 25^{\circ}C$<br>$T_J = -40^{\circ}C$                          | I <sub>GT</sub>                     |            | 15<br>35             | 200<br>500        | μΑ               |
| Peak Reverse Gate Voltage (I <sub>GR</sub> = 10 μA)                                                                                                  |                                                                      | V <sub>GRM</sub>                    | -          | -                    | 6.0               | V                |
| Gate Trigger Voltage (Continuous dc) (Note 4) $(V_{AK} = 6 \text{ Vdc}, R_L = 100 \Omega)$                                                           | $T_J = 25^{\circ}C$<br>$T_J = -40^{\circ}C$                          | V <sub>GT</sub>                     | 0.4<br>0.5 | 0.60<br>0.75         | 0.8<br>1.0        | V                |
| Gate Non-Trigger Voltage (Continuous dc) (Note 4) $(V_{AK} = 12 \text{ V}, \text{ R}_L = 100 \Omega, \text{ T}_J = 110^{\circ}\text{C})$             |                                                                      | V <sub>GD</sub>                     | 0.2        | _                    | _                 | V                |
| Latching Current (V <sub>AK</sub> = 12 V, I <sub>G</sub> = 20 mA, R <sub>GK</sub> = 1 k $\Omega$ )                                                   | $T_J = 25^{\circ}C$<br>$T_J = -40^{\circ}C$                          | ΙL                                  |            | 0.20<br>0.35         | 5.0<br>7.0        | mA               |
| Holding Current (V <sub>D</sub> = 12 Vdc)<br>(Initiating Current = 20 mA, $R_{GK}$ = 1 k $\Omega$ )                                                  | $T_J = 25^{\circ}C$<br>$T_J = -40^{\circ}C$<br>$T_J = +110^{\circ}C$ | l <sub>Η</sub>                      |            | 0.19<br>0.33<br>0.07 | 3.0<br>6.0<br>2.0 | mA               |

| Critical Rate-of-Rise of Off-State Voltage                                                  | dv/dt | - | 8.0 | - | V/μs |
|---------------------------------------------------------------------------------------------|-------|---|-----|---|------|
| (V <sub>AK</sub> = Rated V <sub>DRM</sub> , Exponential Waveform, $R_{GK}$ = 1 k $\Omega$ , |       |   |     |   |      |
| T <sub>J</sub> = 110°C)                                                                     |       |   |     |   |      |

## Voltage Current Characteristic of SCR

+ Current

|                                                                                                                                            |                                                | + Cu                                 | Irrent Anode +                       |
|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------|--------------------------------------|
|                                                                                                                                            |                                                |                                      |                                      |
| Symbol                                                                                                                                     | Parameter                                      |                                      | -V <sub>TM</sub>                     |
| V <sub>DRM</sub>                                                                                                                           | Peak Repetitive Off State Forward Voltage      |                                      |                                      |
| I <sub>DRM</sub>                                                                                                                           | Peak Forward Blocking Current                  | on state /                           |                                      |
| V <sub>RRM</sub>                                                                                                                           | Peak Repetitive Off State Reverse Voltage      | I <sub>RRM</sub> at V <sub>RRM</sub> | 1                                    |
| I <sub>RRM</sub>                                                                                                                           | Peak Reverse Blocking Current                  |                                      |                                      |
| V <sub>TM</sub>                                                                                                                            | Peak On State Voltage                          |                                      | + Voltage                            |
| I <sub>H</sub>                                                                                                                             | Holding Current                                | Reverse Blocking Region              | I <sub>DRM</sub> at V <sub>DRM</sub> |
|                                                                                                                                            |                                                | (off state)                          | Forward Blocking Region              |
|                                                                                                                                            |                                                | \<br>Reverse Avalanche Region        | (off state)                          |
|                                                                                                                                            |                                                |                                      |                                      |
|                                                                                                                                            |                                                | Anode –                              | •                                    |
|                                                                                                                                            |                                                |                                      |                                      |
|                                                                                                                                            |                                                |                                      |                                      |
|                                                                                                                                            |                                                |                                      |                                      |
|                                                                                                                                            |                                                |                                      |                                      |
| 110                                                                                                                                        |                                                |                                      |                                      |
| 100                                                                                                                                        |                                                | 12)                                  | JUNCTION TEMPERATURE ≈ 110°C         |
|                                                                                                                                            |                                                | MAT                                  |                                      |
| ଦ୍ରି 90                                                                                                                                    | DC                                             | HALF SINE WAVE                       |                                      |
| (2) 90<br>80<br>70<br>70<br>60<br>40<br>40<br>82<br>82<br>82<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80<br>80 |                                                |                                      | JCTIVE LOAD                          |
| 70                                                                                                                                         |                                                | 🔂 6 −50 TO 400Hz.                    |                                      |
| 표 60                                                                                                                                       |                                                |                                      |                                      |
| ≝ 50                                                                                                                                       |                                                |                                      | DC                                   |
|                                                                                                                                            |                                                | Od l                                 |                                      |
| RESIS <sup>40</sup> ⊂RESIS<br>ث 30 – 50 to 4                                                                                               | TIVE OR INDUCTIVE LOAD.                        | ATE                                  |                                      |
|                                                                                                                                            |                                                |                                      |                                      |
| 20                                                                                                                                         |                                                |                                      |                                      |
|                                                                                                                                            |                                                |                                      | 2 1.6 2.0 2.4 2.6 3.2 3.6 4.0        |
| 0.4                                                                                                                                        |                                                |                                      |                                      |
|                                                                                                                                            | $I_{T(AV)}$ AVERAGE ON-STATE CURRENT (AMPERES) | ≺ I <sub>T(AV)</sub> AVERA<br>Ŝ      | GE ON-STATE CURRENT (AMPERES)        |
|                                                                                                                                            | Figure 1. Average Current Derating             | 🛎 Figure 2. Maxir                    | num On–State Power Dissipation       |





Figure 5. Typical Gate Trigger Voltage versus Junction Temperature

Figure 6. Typical Latching Current versus Junction Temperature

## PACKAGE INTERCHANGEABILITY

The dimensional diagrams below compare the critical dimensions of the ON Semiconductor C-106 package with competitive devices. It has been demonstrated that the smaller dimensions of the ON Semiconductor package make it compatible in most lead-mount and chassis-mount applications. The user is advised to compare all critical dimensions for mounting compatibility.





**ON Semiconductor C-106 Package** 

Competitive C-106 Package

#### **ORDERING INFORMATION**

| Device   | Package               | Shipping <sup>†</sup> |
|----------|-----------------------|-----------------------|
| C106BG   | TO-225AA<br>(Pb-Free) | 500 Units / Box       |
| C106DG   | TO-225AA<br>(Pb-Free) | 500 Units / Box       |
| C106D1G* | TO-225AA<br>(Pb-Free) | 500 Units / Box       |
| C106MG   | TO-225AA<br>(Pb-Free) | 500 Units / Box       |
| C106M1G* | TO-225AA<br>(Pb-Free) | 500 Units / Box       |

\*D1 signifies European equivalent for D suffix and M1 signifies European equivalent for M suffix.

#### PACKAGE DIMENSIONS

**TO-225** CASE 77-09 ISSUE Z



|     | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 0.425     | 0.435 | 10.80       | 11.04 |
| В   | 0.295     | 0.305 | 7.50        | 7.74  |
| C   | 0.095     | 0.105 | 2.42        | 2.66  |
| D   | 0.020     | 0.026 | 0.51        | 0.66  |
| F   | 0.115     | 0.130 | 2.93        | 3.30  |
| G   | 0.094 BSC |       | 2.39 BSC    |       |
| Н   | 0.050     | 0.095 | 1.27        | 2.41  |
| J   | 0.015     | 0.025 | 0.39        | 0.63  |
| K   | 0.575     | 0.655 | 14.61       | 16.63 |
| М   | 5° TYP    |       | 5°          | ТҮР   |
| Q   | 0.148     | 0.158 | 3.76        | 4.01  |
| R   | 0.045     | 0.065 | 1.15        | 1.65  |
| S   | 0.025     | 0.035 | 0.64        | 0.88  |
| U   | 0.145     | 0.155 | 3.69        | 3.93  |
| ٧   | 0.040     |       | 1.02        |       |

1. DIMENSIONING AND TOLERANCING PER ANSI

CONTROLLING DIMENSION: INCH.

STYLE 2: PIN 1. CATHODE 2. ANODE 3. GATE

NOTES:

2.

Y14 5M 1982

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product culd create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative