

SEMICONDUCTOR

# **TIS73/TIS74**

# **N-Channel General Purpose Amplifier**

- This device is designed for low level analog switching, sample and hold circuits and chopper stabilized amplifiers.
- Sourced from process 54.



**TIS73/TIS74** 

1. Gate 2. Source 3. Drain

# Absolute Maximum Ratings \* T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        | Value      | Units |
|-----------------------------------|--------------------------------------------------|------------|-------|
| V <sub>DG</sub>                   | Drain-Gate Voltage                               | 30         | V     |
| V <sub>GS</sub>                   | Gate-Source Voltage                              | -30        | V     |
| GF                                | Forward Gate Current                             | 10         | mA    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | -55 ~ +150 | °C    |

#### NOTES:

These ratings are based on a maximum junction temperature of 150 degrees C.
These are steady state limits. The factory should be consulted on applications involving pulsed or low duty cycle operations.

# Electrical Characteristics TA=25°C unless otherwise noted

| Symbol                | Parameter                         | Parameter Test Condition                                                                |                        | Min.         | Тур. | Max.         | Units    |
|-----------------------|-----------------------------------|-----------------------------------------------------------------------------------------|------------------------|--------------|------|--------------|----------|
| Off Charac            | teristics                         | -                                                                                       |                        |              |      |              |          |
| V <sub>(BR)GSS</sub>  | Gate-Source Breakdown Voltage     | $I_{G} = 1.0 \mu A, V_{DS} = 0$                                                         |                        | -30          |      |              | V        |
| I <sub>GSS</sub>      | Gate Reverse Current              | $V_{GS} = 15V, V_{DS} = 0$<br>$V_{GS} = 15V, V_{DS} = 0, T_a =$                         | 100°C                  |              |      | -2.0<br>-5.0 | nA<br>μA |
| I <sub>D</sub> (off)  | Drain Cutoff Leakage Current      | $V_{DS} = 15V, V_{GS} = -10V$<br>$V_{DS} = 15V, V_{GS} = -10V,$<br>$T_a = 100^{\circ}C$ |                        |              |      | -2.0<br>-5.0 | nA<br>μA |
| V <sub>GS</sub> (off) | Gate-Source Cutoff Voltage        | V <sub>DS</sub> = 15V, I <sub>D</sub> = 4.0nA                                           | TIS73<br>TIS74         | -4.0<br>-2.0 |      | -10<br>-6.0  | V<br>V   |
| On Charac             | teristics *                       | •                                                                                       |                        |              |      |              |          |
| I <sub>DSS</sub>      | Zero-Gate Voltage Drain Current * | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 0                                              | TIS73<br>TIS74         | 50<br>20     |      | 100          | mA<br>mA |
| r <sub>DS</sub> (on)  | Drain-Source On Resistance        | $V_{DS} \le 0.1V, V_{GS} = 0$<br>f = 1.0KHz                                             | TIS73<br>TIS74         |              |      | 25<br>40     | Ω<br>Ω   |
| Small Sigr            | nal Characteristics               |                                                                                         |                        |              |      |              |          |
| Ciss                  | Input Capacitance                 | V <sub>DS</sub> = 0, V <sub>GS</sub> = -10V, f = 1.0MHz                                 |                        |              |      | 18           | pF       |
| C <sub>rss</sub>      | Reverse Transfer Capacitance      | V <sub>DS</sub> = 0, V <sub>GS</sub> = -10V, f = 1.0MHz                                 |                        |              |      | 8.0          | pF       |
| Switching             | Characteristics                   |                                                                                         |                        |              |      |              |          |
| t <sub>r</sub>        | Rise Time                         | $V_{GS}(off) = -10V, V_{GS}(on) = I_D = 20mA, V_{DS} = 10V$                             | = 0,<br>TIS73<br>TIS74 |              |      | 3.0<br>4.0   | ns<br>ns |
| t <sub>on</sub>       | Turn-On Time                      | $V_{GS(off)} = -10V, V_{GS}(on) = I_D = 20mA, V_{DS} = 10V$                             | = 0,                   |              |      | 6.0          | ns       |
| t <sub>off</sub>      | Turn-Off Time                     | $V_{GS}(off) = -10V, V_{GS}(on) = I_D = 20mA, V_{DS} = 10V$                             | = 0,<br>TIS73<br>TIS74 |              |      | 25<br>50     | ns<br>ns |

| Symbol | Parameter                                     | Max. | Units                    |
|--------|-----------------------------------------------|------|--------------------------|
| D      | Total Device Dissipation<br>Derate above 25°C | 350  | mW<br>mW/ <sup>o</sup> C |
|        |                                               | 2.8  | mW/ <sup>o</sup> C       |
| θJC    | Thermal Resistance, Junction to Case          | 125  | °C/W                     |
| θJA    | Thermal Resistance, Junction to Ambient       | 357  | °C/W                     |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |
|        |                                               |      |                          |

©2002 Fairchild Semiconductor Corporation



©2002 Fairchild Semiconductor Corporation



©2002 Fairchild Semiconductor Corporation

### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |