# **56F802**

Data Sheet *Preliminary Technical Data*

**56F800 16-bit Digital Signal Controllers**

DSP56F802 Rev. 9 01/2007



*freescale.com*

## **56F802 General Description**

- Up to 30 MIPS operation at 60MHz core frequency
- Up to 40 MIPS operation at 80MHz core frequency
- DSP and MCU functionality in a unified, C-efficient architecture
- MCU-friendly instruction set supports both DSP and controller functions: MAC, bit manipulation unit, 14 addressing modes
- Hardware DO and REP loops
- 6-channel PWM Module with fault input
- Two 12-bit ADCs (1 x 2 channel, 1 x 3 channel)
- Serial Communications Interface (SCI)
- Two General Purpose Quad Timers with 2 external outputs
- 8K  $\times$  16-bit words (16KB) Program Flash
- $1K \times 16$ -bit words (2KB) Program RAM
- $2K \times 16$ -bit words (4KB) Data Flash
- $1K \times 16$ -bit words (2KB) Data RAM
- $2K \times 16$ -bit words (4KB) Boot Flash
- JTAG/OnCE<sup>TM</sup> port for debugging
- On-chip relaxation oscillator
- 4 shared GPIO
- 32-pin LQFP Package



\*includes TCS pin which is reserved for factory use and is tied to VSS

#### **56F802 Block Diagram**

## **Part 1 Overview**

### **1.1 56F802 Features**

### **1.1.1 Processing Core**

- Efficient 16-bit 56800 family controller engine with dual Harvard architecture
- As many as 40 Million Instructions Per Second (MIPS) at 80 MHz core frequency
- Single-cycle  $16 \times 16$ -bit parallel Multiplier-Accumulator (MAC)
- Two 36-bit accumulators including extension bits
- 16-bit bidirectional barrel shifter
- Parallel instruction set with unique processor addressing modes
- Hardware DO and REP loops
- Three internal address buses and one external address bus
- Four internal data buses and one external data bus
- Instruction set supports both DSP and controller functions
- Controller style addressing modes and instructions for compact code
- Efficient C compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/OnCE debug programming interface

### **1.1.2 Memory**

- Harvard architecture permits as many as three simultaneous accesses to program and data memory
- On-chip memory including a low-cost, high-volume Flash solution
	- $-$  8K  $\times$  16 bit words of Program Flash
	- $-1$ K  $\times$  16-bit words of Program RAM
	- $-2K \times 16$ -bit words of Data Flash
	- $-1K \times 16$ -bit words of Data RAM
	- $-2K \times 16$ -bit words of Boot Flash
- Programmable Boot Flash supports customized boot code and field upgrades of stored code through a variety of interfaces (JTAG)

### **1.1.3 Peripheral Circuits for 56F802**

- Pulse Width Modulator (PWM) with six PWM outputs with deadtime insertion and fault protection; supports both center- and edge-aligned modes
- Two 12-bit, Analog-to-Digital Converters (ADCs), 1 x 2 channel and 1 x 3 channel, which support two simultaneous conversions; ADC and PWM modules can be synchronized
- Two General Purpose Quad Timers with two external pins (or two GPIO)
- Serial Communication Interface (SCI) with two pins (or two GPIO)
- Four multiplexed General Purpose I/O (GPIO) pins
- Computer-Operating Properly (COP) watchdog timer
- External interrupts via GPIO
- Trimmable on-chip relaxation oscillator
- External reset pin for hardware reset
- JTAG/On-Chip Emulation (OnCE™) for unobtrusive, processor speed-independent debugging
- Software-programmable, Phase Locked Loop-based frequency synthesizer for the controller core clock

### **1.1.4 Energy Information**

- Fabricated in high-density CMOS with 5V-tolerant, TTL-compatible digital inputs
- Uses a single 3.3V power supply
- On-chip regulators for digital and analog circuitry to lower cost and reduce noise
- Wait and Stop modes available
- Integrated power supervisor

### **1.2 56F802 Description**

The 56F802 is a member of the 56800 core-based family of processors. It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the 56F802 is well-suited for many applications. The 56F802 includes many peripherals that are especially useful for applications such as motion control, home appliances, encoders, tachometers, limit switches, power supply and control, engine management, and industrial control for power, lighting, automation and HVAC.

The 56800 core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both DSP and MCU applications. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications.

The 56F802 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip Data RAM per instruction cycle. The 56F802 also provides and up to 4 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration.

The 56F802 controller includes 8K words (16-bit) of Program Flash and 2K words of Data Flash (each programmable through the JTAG port) with 1K words of both Program and Data RAM. A total of 2K words of Boot Flash is incorporated for easy customer-inclusion of field-programmable software routines that can be used to program the main Program and Data Flash memory areas. Both Program and Data Flash memories can be independently bulk erased or erased in page sizes of 256 words. The Boot Flash memory can also be either bulk or page erased.

A key application-specific feature of the 56F802 is the inclusion of a Pulse Width Modulator (PWM) module. This modules incorporates six complementary, individually programmable PWM signal outputs to enhance motor control functionality. Complementary operation permits programmable dead-time

insertion, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Both edge- and center-aligned synchronous pulse width control (0% to 100% modulation) are supported. The device is capable of controlling most motor types: ACIM (AC Induction Motors), both BDC and BLDC (Brush and Brushless DC motors), SRM and VRM (Switched and Variable Reluctance Motors), and stepper motors. The PWMs incorporate fault protection with sufficient output drive capability to directly drive standard opto-isolators. A "smoke-inhibit", write-once protection feature for key parameters is also included. The PWM is double-buffered and includes interrupt control to permit integral reload rates to be programmable from 1 to 16. The PWM modules provide a reference output to synchronize the Analog-to-Digital Converters.

The 56F802 incorporates two 12-bit Analog-to-Digital Converters (ADCs) with a total of five channels. A full set of standard programmable peripherals is provided that include a Serial Communications Interface (SCI), and two Quad Timers. Any of these interfaces can be used as General-Purpose Input/Outputs (GPIO) if that function is not required. An on-chip relaxation oscillator eliminates the need for an external crystal.

### **1.3 State of the Art Development Environment**

- Processor Expert<sup>TM</sup> (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software application creation with an expert knowledge system.
- The Code Warrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, Code Warrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development.

### **1.4 Product Documentation**

The four documents listed in **[Table](#page-5-0) 1-1** are required for a complete description and proper design with the 56F802. Documentation is available from local Freescale distributors, Freescale semiconductor sales offices, Freescale Literature Distribution Centers, or online at **www.freescale.com**.

<span id="page-5-0"></span>

#### **Table 1-1 56F802 Chip Documentation**

### **1.5 Data Sheet Conventions**

This data sheet uses the following conventions:



1. Values for  $V_{\rm IL}$ ,  $V_{\rm OL}$ ,  $V_{\rm IH}$ , and  $V_{\rm OH}$  are defined by individual product specifications

## **Part 2 Signal/Connection Descriptions**

## **2.1 Introduction**

The input and output signals of the 56F802 are organized into functional groups, as shown in **[Table](#page-7-0) 2-1** and as illustrated in **[Figure](#page-8-0) 2-1**. In **[Table](#page-9-0) 2-2** through **[Table](#page-12-0) 2-10**, each table row describes the signal or signals present on a pin.

<span id="page-7-0"></span>



1. Alternately, GPIO pins



#### **Figure 2-1 56F802 Signals Identified by Functional Group<sup>1</sup>**

**56F802 Technical Data, Rev. 9**

<span id="page-8-0"></span><sup>1.</sup> Alternate pin functionality is shown in parenthesis.

### **2.2 Power and Ground Signals**

#### **Table 2-2 Power Inputs**

<span id="page-9-0"></span>

#### **Table 2-3 Grounds**

<span id="page-9-1"></span>

### **Table 2-4 Supply Capacitors and VPP**

<span id="page-9-2"></span>

### **2.3 Interrupt and Program Control Signals**

<span id="page-10-0"></span>

#### **Table 2-5 Program Control Signals**

### **2.4 Pulse Width Modulator (PWM) Signals**

#### **Table 2-6 Pulse Width Modulator (PWMA) Signals**

<span id="page-10-1"></span>

### **2.5 Serial Communications Interface (SCI) Signals**

#### **Table 2-7 Serial Communications Interface (SCI0) Signals**

<span id="page-10-2"></span>



### **Table 2-7 Serial Communications Interface (SCI0) Signals (Continued)**

### **2.6 Analog-to-Digital Converter (ADC) Signals**

#### **Table 2-8 Analog to Digital Converter Signals**

<span id="page-11-0"></span>

### **2.7 Quad Timer Module Signals**

<span id="page-11-1"></span>

#### **Table 2-9 Quad Timer Module Signals**

## **2.8 JTAG/OnCE**

<span id="page-12-0"></span>

| No. of<br><b>Pins</b> | <b>Signal</b><br><b>Name</b> | <b>Signal</b><br><b>Type</b> | <b>State During</b><br><b>Reset</b> | <b>Signal Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-----------------------|------------------------------|------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $\mathbf{1}$          | <b>TCK</b>                   | Input<br>(Schmitt)           | Input, pulled<br>low internally     | Test Clock Input-This input pin provides a gated clock to synchronize the<br>test logic and shift serial data to the JTAG/OnCE port. The pin is connected<br>internally to a pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 1                     | <b>TMS</b>                   | Input<br>(Schmitt)           | Input, pulled<br>high internally    | Test Mode Select Input-This input pin is used to sequence the JTAG TAP<br>controller's state machine. It is sampled on the rising edge of TCK and has an<br>on-chip pull-up resistor.<br>Always tie the TMS pin to $V_{DD}$ through a 2.2K resistor.<br>Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 1                     | <b>TDI</b>                   | Input<br>(Schmitt)           | Input, pulled<br>high internally    | <b>Test Data Input</b> —This input pin provides a serial input data stream to the<br>JTAG/OnCE port. It is sampled on the rising edge of TCK and has an on-chip<br>pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 1                     | <b>TDO</b>                   | Output                       | Tri-stated                          | <b>Test Data Output</b> —This tri-statable output pin provides a serial output data<br>stream from the JTAG/OnCE port. It is driven in the Shift-IR and Shift-DR<br>controller states, and changes on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| $\mathbf{1}$          | <b>TRST</b>                  | Input<br>(Schmitt)           | Input, pulled<br>high internally    | Test Reset—As an input, a low signal on this pin provides a reset signal to the<br>JTAG TAP controller. To ensure complete hardware reset, TRST should be<br>asserted at power-up and whenever RESET is asserted. The only exception<br>occurs in a debugging environment, since the OnCE/JTAG module is under<br>the control of the debugger. In this case it is not necessary to assert TRST<br>when asserting RESET. Outside of a debugging environment RESET should<br>be permanently asserted by grounding the signal, thus disabling the<br>OnCE/JTAG module on the device.<br>For normal operation, connect $\overline{\text{TRST}}$ directly to $V_{SS}$ . If the design is to be<br>Note:<br>used in a debugging environment, $\overline{\text{TRST}}$ may be tied to $\text{V}_{SS}$ through a 1K resistor. |  |  |

**Table 2-10 JTAG/On-Chip Emulation (OnCE) Signals**

## **Part 3 Specifications**

## **3.1 General Characteristics**

The 56F802 is fabricated in high-density CMOS with 5-volt tolerant TTL-compatible digital inputs. The term "5-volt tolerant" refers to the capability of an I/O pin, built on a 3.3V compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V and 5V- compatible I/O voltage levels (a standard 3.3V I/O is designed to receive a maximum voltage of  $3.3V \pm 10\%$  during normal operation without causing damage). This 5V-tolerant capability therefore offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged.

Absolute maximum ratings given in **[Table](#page-13-0) 3-1** are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device.

The 56F802 DC and AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed.

#### **CAUTION**

**This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.**

<span id="page-13-0"></span>

#### **Table 3-1 Absolute Maximum Ratings**

#### **Table 3-2 Recommended Operating Conditions**







1. VREF must be 0.3V below  $V_{DDA}$ .



#### **Table 3-3 Thermal Characteristics<sup>6</sup>**

#### **Notes:**

- 1. Theta-JA determined on 2s2p test boards is frequently lower than would be observed in an application. Determined on 2s2p thermal test board.
- 2. Junction to ambient thermal resistance, Theta-JA  $(R_{\theta JA})$  was simulated to be equivalent to the JEDEC specification JESD51-2 in a horizontal configuration in natural convection. Theta-JA was also simulated on a thermal test board with two internal planes (2s2p where s is the number of signal layers and p is the number of planes) per JESD51-6 and JESD51-7. The correct name for Theta-JA for forced convection or with the non-single layer boards is Theta-JMA.
- 3. Junction to case thermal resistance, Theta-JC  $(R_{\theta JC})$ , was simulated to be equivalent to the measured values using the cold plate technique with the cold plate temperature used as the "case" temperature. The basic cold plate measurement technique is described by MIL-STD 883D, Method 1012.1. This is the correct thermal metric to use to calculate thermal performance when the package is being used with a heat sink.
- 4. Thermal Characterization Parameter, Psi-JT  $(\Psi_{JT})$ , is the "resistance" from junction to reference point thermocouple on top center of case as defined in JESD51-2.  $\Psi_{\text{JT}}$  is a useful value to use to estimate junction temperature in steady state customer environments.
- 5. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 6. See Section 5.1 from more details on thermal design considerations.
- 7. TJ = Junction Temperature TA = Ambient Temperature

### **3.2 DC Electrical Characteristics**

#### **Table 3-4 DC Electrical Characteristics**

Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0-3.6$  V,  $T_A = -40^{\circ}$  to +85°C,  $C_L \le 50pF$ 

<span id="page-15-0"></span>

DC Electrical Characteristics



#### **Table 3-4 DC Electrical Characteristics (Continued)**

Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0 - 3.6$  V,  $T_A = -40^\circ$  to +85 $^\circ$ C,  $C_L \le 50pF$ 

1. Schmitt Trigger inputs are: FAULTA0, TCS, TCK, TMS, TDI, RESET, and TRST

2. Analog inputs are: ANA[0:7], XTAL and EXTAL. Specification assumes ADC is not sampling.

3. PWM pin output source current measured with 50% duty cycle.

4. PWM pin output sink current measured with 50% duty cycle.

5.  $I_{\text{DDT}} = I_{\text{DD}} + I_{\text{DDA}}$  (Total supply current for  $V_{\text{DD}} + V_{\text{DDA}}$ )

<span id="page-16-0"></span>6. Run (operating)  $I_{DD}$  measured using 8MHz clock source. All inputs 0.2V from rail; outputs unloaded. All ports configured as inputs; measured with all modules enabled.

7. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>osc</sub> = 8MHz) into XTAL; all inputs 0.2V from rail; no DC loads; less than 50pF on all outputs. C<sub>L</sub> = 20pF on EXTAL; all ports configured as inputs; EXTAL capacitance linearly affects wait I<sub>DD</sub>; measured with PLL enabled.

8. This low voltage interrupt monitors the V<sub>DDA</sub> external power supply. V<sub>DDA</sub> is generally connected to the same potential as V<sub>DD</sub> via separate traces. If V<sub>DDA</sub> drops below V<sub>EIO</sub>, an interrupt is generated. Functionality of the device is guaranteed under transient conditions when  $V_{DDA} \geq V_{EIO}$  (between the minimum specified  $V_{DD}$  and the point when the  $V_{EIO}$  interrupt is generated).

9. This low voltage interrupt monitors the internally regulated core power supply. If the output from the internal voltage is regulator drops below  $V_{FIC}$ , an interrupt is generated. Since the core logic supply is internally regulated, this interrupt will not be generated unless the external power supply drops below the minimum specified value (3.0V).

10. Power–on reset occurs whenever the internally regulated 2.5V digital supply drops below 1.5V typical. While power is ramping up, this signal remains active for as long as the internal 2.5V is below 1.5V typical no matter how long the ramp up rate is. The internally regulated voltage is typically 100 mV less than  $V_{DD}$  during ramp up until 2.5V is reached, at which time it self regulates.



**Figure 3-1 Maximum Run IDD vs. Frequency (see Note [6.](#page-16-0) in [Table](#page-15-0) 3-4)**

### <span id="page-17-0"></span>**3.3 AC Electrical Characteristics**

Timing waveforms in **[Section 3.3](#page-17-0)** are tested using the  $V<sub>IL</sub>$  and  $V<sub>IH</sub>$  levels specified in the DC Characteristics table. In [Figure](#page-17-1) 3-2 the levels of  $V_{\text{H}}$  and  $V_{\text{L}}$  for an input signal are shown.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

#### **Figure 3-2 Input Signal Measurement References**

<span id="page-17-1"></span>**[Figure](#page-18-0) 3-3** shows the definitions of the following signal states:

- Active state, when a bus or signal is driven, and enters a low impedance state
- Tri-stated, when a bus or signal is placed in a high impedance state

**56F802 Technical Data, Rev. 9**

- Data Valid state, when a signal level has reached  $V_{OL}$  or  $V_{OH}$
- Data Invalid state, when a signal level is in transition between  $V_{OL}$  and  $V_{OH}$



**Figure 3-3 Signal States**

### <span id="page-18-0"></span>**3.4 Flash Memory Characteristics**



#### **Table 3-5 Flash Memory Truth Table**

1. X address enable, all rows are disabled when  $XE = 0$ 

2. Y address enable, YMUX is disabled when  $YE = 0$ 

- 3. Sense amplifier enable
- 4. Output enable, tri-state Flash data out bus when OE = 0
- 5. Defines program cycle
- 6. Defines erase cycle
- 7. Defines mass erase cycle, erase whole block
- 8. Defines non-volatile store cycle

#### **Table 3-6 IFREN Truth Table**



#### **Table 3-7 Flash Timing Parameters**



Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0-3.6$ V,  $T_A = -40^\circ$  to +85 $^\circ$ C,  $C_L \le 50$ pF

The following parameters should only be used in the Manual Word Programming Mode



1. One Cycle is equal to an erase program and read.

2. Thv is the cumulative high voltage programming time to the same row before next erase. The same address cannot be programmed twice before next erase.

3. Parameters are guaranteed by design in smart programming mode and must be one cycle or greater.

\*The Flash interface unit provides registers for the control of these parameters.





<span id="page-20-0"></span>

<span id="page-20-1"></span>**Figure 3-5 Flash Erase Cycle**

**56F802 Technical Data, Rev. 9**



**Figure 3-6 Flash Mass Erase Cycle**

### <span id="page-21-0"></span>**3.5 Clock Operation**

The 56F802 device clock is derived from an on-chip relaxation oscillator. The internal PLL generates a master reference frequency that determines the speed at which chip operations occur.

The PRECS bit in the PLLCR (phase-locked loop control register) word (bit 2) must be set to 0 for internal oscillator use.

### **3.5.1 Use of On-Chip Relaxation Oscillator**

The 56F802 internal relaxation oscillator provides the chip clock without the need for an external crystal or ceramic resonator. The frequency output of this internal oscillator can be corrected by adjusting the 8-bit IOSCTL (internal oscillator control) register. Each bit added or deleted changes the output frequency of the oscillator allowing incremental adjustment until the desired frequency is achieved. Figures 9 and 10 show the typical characteristics of the 56F802 relaxation oscillator with respect to temperature and trim value.

During factory production test, an oscillator calibration procedure is executed which determines an optimum trim value for a given device (8MHz at  $25^{\circ}$ C). This optimum trim value is then stored at address \$103F in the Data Flash Information Block and recalled during a trim routine in the boot sequence (executed after power-up and RESET). This trim routine automatically sets the oscillator frequency by programming the IOSCTL register with the optimum trim value.

Due to the inherent frequency tolerances required for SCI communication, changing the factory-trimmed oscillator frequency is not recommended. If modification of the Boot Flash contents are required, code must be included which retrieves the optimum trim value (from address \$103F in the Data Flash Information Block) and writes it to the IOSCTL register. Note that the IFREN bit in the Data Flash control register must be set in order to read the Data Flash Information Block.



#### **Table 3-8 Relaxation Oscillator Characteristics** Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0 - 3.6$  V,  $T_A = -40^{\circ}$  to +85<sup>o</sup>C

1. Over full temperature range.



Temperature  $(^{\circ}C)$ 

**Figure 3-7 Typical Relaxation Oscillator Frequency vs. Temperature (Trimmed to 8MHz @ 25oC)**



**Figure 3-8 Typical Relaxation Oscillator Frequency vs. Trim Value @ 25oC**

### **3.5.2 Phase Locked Loop Timing**

#### **Table 3-9 PLL Timing**



1. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8MHz input crystal.

2. ZCLK may not exceed 80MHz. For additional information on ZCLK and  $f_{\text{out}}/2$ , please refer to the OCCS chapter in the User Manual.  $ZCLK = f_{op}$ 

3. Will not exceed 60MHz for the DSP56F802TA60 device.

4. This is the minimum time required after the PLL setup is changed to ensure reliable operation.

### **3.6 Reset, Stop, Wait, Mode Select, and Interrupt Timing**

### **Table 3-10 Reset, Stop, Wait, Mode Select, and Interrupt Timing1, 3**

Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0 - 3.6$  V,  $T_A = -40^\circ$  to +85°C,  $C_L \le 50pF$ 



1. In the formulas,  $T =$  clock cycle. For an operating frequency of 80MHz,  $T = 12.5$ ns.

2. Circuit stabilization delay is required during reset when using an external clock or crystal oscillator in two cases:

• After power-on reset

• When recovering from Stop state

3. Parameters listed are guaranteed by design.



b) General Purpose I/O

#### **Figure 3-9 External Level-Sensitive Interrupt Timing**

### **3.7 Quad Timer Timing**

#### **Table 3-11 Timer Timing1, 2**

Operating Conditions:  $V_{SS} = V_{SSA} = 0 \text{ V}$ ,  $V_{DD} = V_{DDA} = 3.0-3.6 \text{ V}$ ,  $T_A = -40^\circ$  to +85°C,  $C_L \le 50 \text{ pF}$ 



1. In the formulas listed,  $T =$  clock cycle. For 80MHz operation,  $T = 12.5$  ns.

2. Parameters listed are guaranteed by design.





**Figure 3-10 Timer Timing**

### **3.8 Serial Communication Interface (SCI) Timing**

### **Table 3-12 SCI Timing<sup>4</sup>**

Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0-3.6$  V,  $T_A = -40^\circ$  to +85°C,  $C_L \le 50pF$ 



1.  $f_{MAX}$  is the frequency of operation of the system clock in MHz.

2. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1.

3. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1.

4. Parameters listed are guaranteed by design.



**Figure 3-11 RXD Pulse Width**



**Figure 3-12 TXD Pulse Width**

### **3.9 Analog-to-Digital Converter (ADC) Characteristics**



#### **Table 3-13 ADC Characteristics**

1. For optimum ADC performance, keep the minimum  $V_{ADCIN}$  value  $\geq 250$ mV. Inputs less than 250mV volts may convert to a digital output code of 0 or cause erroneous conversions.

2.  $V_{REF}$  must be equal to or less than  $V_{DDA}$  - 0.3V and must be greater than 2.7V.

3. Measured in 10-90% range.

4. LSB = Least Significant Bit.

5. Guaranteed by characterization.

6.  $t_{AIC} = 1/f_{ADIC}$ 



1. Parasitic capacitance due to package, pin to pin, and pin to package base coupling. (1.8pf)

2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing. (2.04pf)

3. Equivalent resistance for the ESD isolation resistor and the channel select mux. (500 ohms)

4. Sampling capacitor at the sample and hold circuit. Capacitor 4 is normally disconnected from the input and is only connected to it at sampling time. (1pf)

#### **Figure 3-13 Equivalent Analog Input Circuit**

### **3.10 JTAG Timing**



### **Table 3-14 JTAG Timing 1, 3**

Operating Conditions:  $V_{SS} = V_{SSA} = 0$ ,  $V_{DD} = V_{DDA} = 3.0-3.6$  V,  $T_A = -40^\circ$  to +85°C,  $C_L \le 50$  pF

1. Timing is both wait state and frequency dependent. For the values listed, T = clock cycle. For 80MHz

operation, T = 12.5ns.

2. TCK frequency of operation must be less than 1/8 the processor rate.

3. Parameters listed are guaranteed by design.



**Figure 3-14 Test Clock Input Timing Diagram**



**Figure 3-15 Test Access Port Timing Diagram**



**Figure 3-16 TRST Timing Diagram**

## **Part 4 Packaging**

## **4.1 Package and Pin-Out Information 56F802**

This section contains package and pin-out information for the 32-pin LQFP configuration of the 56F802.



**Figure 4-1 Top View, 56F802 32-pin LQFP Package**

| Pin No. | <b>Signal Name</b> | Pin No. | <b>Signal Name</b> | Pin No. | <b>Signal Name</b>     | Pin No. | <b>Signal Name</b> |
|---------|--------------------|---------|--------------------|---------|------------------------|---------|--------------------|
|         | PWMA4              | 9       | <b>TCS</b>         | 17      | <b>V<sub>DDA</sub></b> | 25      | ANA4               |
| 2       | PWMA5              | 10      | <b>TCK</b>         | 18      | V <sub>SSA</sub>       | 26      | ANA6               |
| 3       | TD <sub>1</sub>    | 11      | <b>TMS</b>         | 19      | V <sub>DD</sub>        | 27      | ANA7               |
| 4       | TD <sub>2</sub>    | 12      | <b>TDI</b>         | 20      | $V_{SS}$               | 28      | PWMA0              |
| 5       | <b>TXDO</b>        | 13      | VCAPC2             | 21      | FAULTA0                | 29      | VCAPC1             |
| 6       | $V_{SS}$           | 14      | TDO                | 22      | ANA <sub>2</sub>       | 30      | PWMA1              |
| 7       | V <sub>DD</sub>    | 15      | <b>TRST</b>        | 23      | <b>VREF</b>            | 31      | PWMA2              |
| 8       | RXD <sub>0</sub>   | 16      | <b>RESET</b>       | 24      | ANA3                   | 32      | PWMA3              |

**Table 4-1 56F802 Pin Identification by Pin Number**



**Figure 4-2 32-pin LQFP Mechanical Information (Case 873A)**

Please see **www.freescale.com** for the most current case outline.

## **Part 5 Design Considerations**

### **5.1 Thermal Design Considerations**

An estimation of the chip junction temperature,  $T_J$ , in  $\rm ^{\circ}C$  can be obtained from the equation:

**Equation 1:**  $T_J = T_A + (P_D \times R_{\theta JA})$ 

Where:

 $T_A$  = ambient temperature °C  $R_{HJA}$  = package junction-to-ambient thermal resistance  $\rm{°C/W}$  $P_D$  = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

**Equation 2:**  $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

Where:

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W  $R_{\text{BIC}}$  = package junction-to-case thermal resistance  $\text{C/W}$  $R_{\text{HCA}}$  = package case-to-ambient thermal resistance °C/W

 $R<sub>BJC</sub>$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from  $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate.

#### **Definitions:**

A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages:

• Measure the thermal resistance from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. This is done to minimize temperature variation across the surface.

- Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction to board thermal resistance.
- Use the value obtained by the equation  $(T_J T_T)/P_D$  where  $T_T$  is the temperature of the package case determined by a thermocouple.

The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

### <span id="page-34-0"></span>**5.2 Electrical Design Considerations**

#### **CAUTION**

**This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.**

Use the following list of considerations to assure correct operation:

- Provide a low-impedance path from the board power supply to each  $V_{DD}$  pin on the controller, and from the board ground to each  $V_{SS}$  (GND) pin.
- The minimum bypass requirement is to place  $0.1 \mu$ F capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the  $V_{DD}/V_{SS}$  pairs, including  $V_{DDA}/V_{SSA}$ . Ceramic and tantalum capacitors tend to provide better performance tolerances.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip  $V_{DD}$  and  $V_{SS}$  (GND) pins are less than 0.5 inch per capacitor lead.
- Bypass the  $V_{DD}$  and  $V_{SS}$  layers of the PCB with approximately 100  $\mu$ F, preferably with ceramic or tantalum capacitors which tend to provide better performance tolerances.
- Because the controller's output signals have fast rise and fall times, PCB trace lengths should be minimal.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the  $V_{DD}$  and GND circuits.
- Take special care to minimize noise levels on the VREF,  $V_{DDA}$  and  $V_{SSA}$  pins.
- Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means to assert TRST independently of RESET. TRST must be asserted at power up for proper operation. Designs that do not require debugging functionality, such as consumer products, TRST should be tied low.
- Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an interface to this port to allow in-circuit Flash programming.

Electrical Design Considerations

## **Part 6 Ordering Information**

**[Table](#page-36-0) 6-1** lists the pertinent information needed to place an order. Consult a Freescale Semiconductor sales office or authorized distributor to determine availability and to order parts.

<span id="page-36-0"></span>

### **Table 6-1 56F802 Ordering Information**

\*This package is RoHS compliant.

Electrical Design Considerations

#### *How to Reach Us:*

**Home Page:** www.freescale.com

**E-mail:** support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### *For Literature Requests Only:*

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales repre

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2005. All rights reserved.

DSP56F802 Rev. 9 01/2007