### **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: DSP56724EC Rev. 2, 3/2009

RoHS

**DSP56724/DSP56725**

## **Symphony™ DSP56724/ DSP56725 Multi-Core Audio Processors**

DSP56724 144-Pin LQFP 20 mm  $\times$  20 mm 0.5 mm pitch

DSP56725

80-Pin LQFP 14 mm  $\times$  14 mm 0.65 mm pitch

#### See [Table 19.](#page-38-0)

meeting high MIPs requirements. Legacy peripherals from the previous DSP5636x/37x families are included, as are a variety of new modules available in the DSP5672x family. Modules from the DSP56720 are included, such as an Asynchronous Sample Rate Converter (ASRC), an Inter-Core Communication (ICC) module, an External Memory Controller (EMC) to support SDRAM (DSP56724 only), and a Sony/Philips Digital Interface (S/PDIF) transceiver.

The DSP56724/DSP56725 devices offer up to 250 million instructions per second (MIPs) per core using an internal 250 MHz clock. The DSP56724/ DSP56725 products are high density CMOS devices with 3.3 V inputs and outputs.

The DSP56724 block diagram is shown in [Figure 1](#page-2-0); the DSP56725 block diagram is shown in [Figure 2](#page-2-1).

### **NOTE**

This document contains information on a new product. Specifications and information herein are subject to change without notice. Finalized specifications may be published after further characterization and device qualifications are completed.

The Symphony DSP56724/DSP56725 Multi-Core Audio Processors are part of the DSP5672x family of programmable CMOS DSPs, designed using dual DSP56300 24-bit cores.

The DSP56724 is intended for consumer and professional audio applications that require high performance for audio processing. In addition, the DSP56724 is ideally suited for applications that need the capability to expand memory off-chip or to interface to external parallel peripherals. Potential applications include A/V receivers, DVD Receivers, Home Theater in a Box (HTIB), and professional audio equipment including portable recording equipment, musical instruments, guitar amplifiers and pedals. The DSP56724 offers customers flexibility in their designs by providing a more cost-effective alternative to the DSP56720 while maintaining pin compatibility.

The DSP56725 is intended for automotive and audio applications that require high performance for audio processing. Potential applications include A/V receivers, DVD Receivers, Home Theater in a Box (HTIB), and automotive amplifiers and entertainment systems. The DSP56725 offers customers flexibility in their designs by providing a more cost-effective alternative to the DSP56721 while maintaining pin compatibility.

The DSP56724/DSP56725 devices provide a wealth of on-chip audio processing functions, via a plug and play software architecture system that supports audio decoding algorithms, various equalization algorithms, compression, signal generator, tone control, fade/balance, level meter/spectrum analyzer, among others. The DSP56724/DSP56725 devices also support various matrix decoders and sound field processing algorithms.

With two DSP56300 cores, a single DSP56724/ DSP56725 device can replace dual-DSP designs, saving costs while

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.



© Freescale Semiconductor, Inc., 2009. All rights reserved.

## **Table of Contents**





<span id="page-2-0"></span>

<span id="page-2-1"></span>**Figure 2. DSP56725 Block Diagram**

# <span id="page-3-0"></span>**1 Electrical Characteristics**

## <span id="page-3-1"></span>**1.1 Chip-Level Conditions**

<span id="page-3-3"></span>[Table 1](#page-3-3) provides a quick reference to the subsections in this section.



#### **Table 1. Chip-Level Conditions**

### <span id="page-3-2"></span>**1.1.1 Maximum Ratings**

### **CAUTION**

This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability of operation is enhanced if unused inputs are pulled to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ). The suggested value for a pull-up or pull-down resistor is 4.7 k $\Omega$ .

### **NOTE**

In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification will never occur in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

<span id="page-4-0"></span>[Table 2](#page-4-0) lists the maximum ratings.



#### **Table 2. Maximum Ratings**

**Note:**

1. GND = 0 V,  $T_J = -40^{\circ}$  C to 100° C, CL = 50 pF

2. Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device.

## <span id="page-5-0"></span>**1.1.2 Thermal Characteristics**

<span id="page-5-4"></span>[Table 3](#page-5-4) lists the thermal characteristics.

| <b>Characteristic</b>                                                                           |                            | Symbol                                        | <b>LQFP Values</b>              | Unit           |
|-------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------|---------------------------------|----------------|
| Natural Convection, Junction-to-ambient thermal Single layer board<br>resistance <sup>1,2</sup> | (1s)                       | $R_{\theta$ JA or $\theta_{JA}$               | 57 for 80 QFP<br>49 for 144 QFP | $^{\circ}$ C/W |
|                                                                                                 | Four layer board<br>(2s2p) |                                               | 44 for 80 QFP<br>40 for 144 QFP | $^{\circ}$ C/W |
| Junction-to-case thermal resistance <sup>3</sup>                                                |                            | $R_{\theta\text{JG}}$ or $\theta_{\text{JG}}$ | 10 for 80 QFP<br>9 for 144 QFP  | $^{\circ}$ C/W |

**Table 3. Thermal Characteristics**

**Note:**

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

### <span id="page-5-1"></span>**1.1.3 Power Requirements**

To prevent high current conditions due to possible improper sequencing of the power supplies, use an external Schottky diode as shown in [Figure 3](#page-5-2), connected between the DSP56724/DSP56725 IO\_VDD and Core\_VDD power pins.





<span id="page-5-2"></span>If an external Schottky diode is not used (to prevent a high current condition at power-up), then IO\_VDD must be applied ahead of Core\_VDD, as shown in [Figure 4](#page-5-3).



<span id="page-5-3"></span>**Figure 4. Prevent High Current Conditions by Applying IO\_VDD Before Core\_VDD**

For correct operation of the internal power-on reset logic, the Core\_VDD ramp rate (Tr) to full supply must be less than 10 ms, as shown in [Figure 4](#page-5-3).



**Figure 5. Ensure Correct Operation of Power-On Reset with Fast Ramp of Core\_VDD**

### <span id="page-6-0"></span>**1.1.4 Power Consumption Considerations**

Power dissipation is a key issue in portable DSP applications. Some of the factors which affect current consumption are described in this section. Most of the current consumed by CMOS devices is alternating current (ac), which is charging and discharging the capacitances of the pins and internal nodes.

Current consumption is described by the following formula:

$$
I = C \times V \times f
$$
 \t\t\t\t**Eqn. 1**

where C=node/pin capacitance

V=voltage swing f=frequency of node/pin toggle

#### **Example 1. Power Consumption Example**

For a GPIO address pin loaded with 50 pF capacitance, operating at 3.3 V, and with a 150 MHz clock, toggling at its maximum possible rate (75 MHz), the current consumption is

$$
I = 50x10^{-12}x3.3x75x10^{6} = 12.375mA
$$
Eqn. 2

The maximum internal current  $(I<sub>CCI</sub>max)$  value reflects the typical possible switching of the internal buses on best-case operation conditions, which is not necessarily a real application case. The typical internal current  $(I_{CClIVD})$  value reflects the average switching of the internal buses on typical operating conditions.

For applications that require very low current consumption, do the following:

- Minimize the number of pins that are switching.
- Minimize the capacitive load on the pins.

One way to evaluate power consumption is to use a current per MIPS measurement methodology to minimize specific board effects (for example, to compensate for measured board current not caused by the DSP). Use the test algorithm, specific test current measurements, and the following equation to derive the current per MIPS value.

$$
I/MIPS = I/MHz = (ItypF2 - ItypF1)/(F2 - F1)
$$
Eqn. 3

where :  $I_{\text{twoF2}}$ =current at F2 I<sup>TyP=</sup><br>F2=high frequency (any specified operating frequency) F1=low frequency (any specified operating frequency lower than F2)

### **NOTE**

F1 should be significantly less than F2. For example, F2 could be 66 MHz and F1 could be 33 MHz. The degree of difference between F1 and F2 determines the amount of precision with which the current rating can be determined for an application.

### <span id="page-7-0"></span>**1.1.5 DC Electrical Characteristics**

<span id="page-7-1"></span>

#### **Table 4. DC Electrical Characteristics**

| <b>Characteristics</b>                                                          | Symbol       | Min | Typ | Max | Unit |
|---------------------------------------------------------------------------------|--------------|-----|-----|-----|------|
| Internal supply current <sup>1</sup> (core only) operating at<br>Fsys < 250 MHz |              |     |     |     |      |
| • In Normal mode                                                                | <b>I</b> CCI |     | 140 | 340 | mA   |
| • In Wait mode                                                                  | <b>ICCW</b>  |     | 90  | 290 | mA   |
| $\cdot$ In Stop mode <sup>2</sup>                                               | <b>I</b> CCS |     | 40  | 240 | mΑ   |
| Input capacitance                                                               | $C_{IN}$     |     |     | 10  | рF   |

**Table 4. DC Electrical Characteristics (Continued)**

**Note:**

- 1. The Current Consumption section provides a formula to compute the estimated current requirements in Normal mode. In order to obtain these results, all inputs must be terminated (for example, not allowed to float). Measurements are based on synthetic intensive DSP benchmarks. The power consumption numbers in this specification are 90% of the measured results of this benchmark. This reflects typical DSP applications. Typical internal supply current with Fsys < 200 MHz is measured with  $\rm V_{CORE\_VDD}$  = 1.0 V,  $\rm V_{DD\_IO}$  = 3.3 V at T $_{\rm J}$  = 25° C. Maximum internal supply current is measured with  $\rm{V_{CORE\_VDD}}$  = 1.05 V,  $\rm{V_{IO\_VDD}}$  = 3.6 V at T $_{\rm J}$  = 100° C. Typical internal supply current with Fsys < 250 MHz is measured with  $\rm V_{CORE\_VDD}$  = 1.2 V,  $\rm V_{DD\_IO}$  = 3.3 V at T $_{\rm J}$  = 25° C. Maximum internal supply current is measured with  $\rm V_{CORE\_VDD}$  = 1.26 V, V<sub>IO\_VDD)</sub> = 3.6 V at T<sub>J</sub> = 90° C.
- 2. In order to obtain these results, all inputs, which are not disconnected at Stop mode, must be terminated (that is, not allowed to float).

### <span id="page-8-0"></span>**1.1.6 AC Electrical Characteristics**

The timing waveforms shown in the AC electrical characteristics section are tested with a  $V_{II}$  maximum of 0.8 V and a  $V_{II}$ minimum of 2.0 V for all pins. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50% point of the respective input signal's transition. For all pins, output levels are measured with the production test machine  $V_{OL}$  and  $V_{OH}$  reference levels set at 0.4 V and 2.4 V, respectively.

### <span id="page-8-1"></span>**1.1.7 Internal Clocks**

<span id="page-8-2"></span>[Table 5](#page-8-2) lists the internal clocks.





**Table 5. Internal Clocks (Continued)**

| No. | <b>Characteristics</b>                                                           | Symbol      | Min        | Typ | Max                      | Unit       | Condition                             |
|-----|----------------------------------------------------------------------------------|-------------|------------|-----|--------------------------|------------|---------------------------------------|
| 3   | <b>PLL VCO Frequency</b>                                                         | <b>Fvco</b> | 200        |     | 500                      | <b>MHz</b> | $Fvco = (Fin * NF)/NR$                |
| 4   | Output Clock Frequency [1] [2]<br>• with PLL enabled<br>with PLL disabled        | Fout        | 25         |     | 200 or 250<br>200 or 250 | MHz        | $Fout = Fvco/NO$<br>$Four = Fin$      |
| 5   | System Clock Frequency<br>• with PLL enabled <sup>[2]</sup><br>with PLL disabled | <b>Fsys</b> | 0.195<br>0 |     | 200 or 250<br>200        | <b>MHz</b> | $Fsys = Four/2^{DF}$<br>$Fsys = Four$ |

**Note:**

1. Fin = External frequency

NF = Multiplication Factor

NR = Predivision Factor

NO = Output Divider

DF = Division Factor

2. Maximum frequency of 200 MHz supported at 0.95 V <  $V_{VDD\_CORE}$  < 1.05 V and  $-40 <$  Tj < 100° C Maximum frequency of 250 MHz supported at 1.14 V < V<sub>VDD</sub>  $_{\text{CORE}}$  < 1.26 V and 0 < Tj < 90° C

### <span id="page-9-0"></span>**1.1.8 External Clock Operation**

The DSP56724/DSP56725 system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; see [Figure 6.](#page-9-1)



**Figure 6. Using the On-Chip Oscillator**

<span id="page-9-1"></span>If the DSP56724/DSP56725 system clock is an externally supplied square wave voltage source, it is connected to EXTAL [\(Figure 7\)](#page-9-2). When the external square wave source is connected to EXTAL, the XTAL pin is not used.



<span id="page-9-2"></span>Note: The midpoint is 0.5  $(V_{IH} + V_{IL})$ .

**Figure 7. External Clock Timing**



<span id="page-10-1"></span>[Table 6](#page-10-1) lists the clock operation.



#### **Table 6. Clock Operation**

**Note:**

1. Measured at 50% of the input transition.

- 2. The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time required for correct operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met.
- 3. Maximum frequency of 200 MHz supported at 0.95 V <  $V_{\text{VDD CORE}}$  < 1.05 V and  $-40 <$  Tj < 100° C Maximum frequency of 250 MHz supported at 1.14 V <  $V_{VDD}$   $_{CORE}$  < 1.26 V and 0 < Tj < 90° C

4. PLL $_{\text{LOCK}}$  = 200 µs.

### <span id="page-10-0"></span>**1.1.9 Reset, Stop, Mode Select, and Interrupt Timing**

<span id="page-10-2"></span>[Table 7](#page-10-2) lists the reset, stop, mode select, and interrupt timing.

#### **Table 7. Reset, Stop, Mode Select, and Interrupt Timing**



| No. | <b>Characteristics</b>                                                                                                                                         | <b>Expression</b>                        | Min | Max  | Unit |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|------|------|
| 19  | Duration of level sensitive IRQA assertion to ensure interrupt<br>service (when exiting Stop) $1, 2, 3$                                                        |                                          |     |      |      |
|     | • PLL is active during Stop and Stop delay is enabled (OMR Bit<br>$6 = 0$                                                                                      | (128 Kbytes $\times$ T <sub>C</sub> )    | 655 |      | μs   |
|     | • PLL is active during Stop and Stop delay is not enabled (OMR<br>Bit $6 = 1$ )                                                                                | $25 \times T_C$                          | 125 |      | ns   |
|     | • PLL is not active during Stop and Stop delay is enabled (OMR<br>Bit $6 = 0$ )                                                                                | $(128KxT_C) + PLL_{LOCK}$                | 855 |      | μs   |
|     | • PLL is not active during Stop and Stop delay is not enabled<br>$(OMR Bit 6 = 1)$                                                                             | $(25 \times T_C)$ + PLL <sub>I OCK</sub> | 200 |      | μs   |
| 20  | • Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to<br>general-purpose transfer output valid caused by first interrupt<br>instruction execution <sup>1</sup> | $10 \times T_C + 3.8$                    |     | 53.8 | ns   |
| 21  | Interrupt Requests Rate <sup>1</sup>                                                                                                                           |                                          |     |      |      |
|     | • ESAI, ESAI_1, ESAI_2, ESAI_3, SHI, SHI_1, Timer, Timer_1                                                                                                     | $12 \times T_C$                          |     | 60.0 | ns   |
|     | $\bullet$ DMA                                                                                                                                                  | $8 \times T_C$                           |     | 40.0 | ns   |
|     | • IRQ, NMI (edge trigger)                                                                                                                                      | $8 \times T_C$                           |     | 40.0 | ns   |
|     | $\bullet$ IRQ (level trigger)                                                                                                                                  | $12 \times T_C$                          |     | 60.0 | ns   |
| 22  | <b>DMA Requests Rate</b>                                                                                                                                       |                                          |     |      |      |
|     | • Data read from ESAI, ESAI_1, ESAI_2, ESAI_3, SHI, SHI_1                                                                                                      | $6 \times T_C$                           |     | 30.0 | ns   |
|     | • Data write to ESAI, ESAI_1, ESAI_2, ESAI_3, SHI, SHI_1                                                                                                       | $7 \times T_C$                           |     | 35.0 | ns   |
|     | • Timer, Timer_1                                                                                                                                               | $2 \times T_C$                           |     | 10.0 | ns   |
|     | $\bullet$ IRQ, NMI (edge trigger)                                                                                                                              | $3 \times T_C$                           |     | 15.0 | ns   |

**Table 7. Reset, Stop, Mode Select, and Interrupt Timing (Continued)**

**Note:**

1. When using fast interrupts and when IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the Edge-triggered mode is recommended when using fast interrupts. Long interrupts are recommended when using Level-sensitive mode.

2. For PLL disable, if using an external clock (PCTL Bit 13 = 1), no stabilization delay is required and recovery time will be defined by the OMR Bit 6 settings.

For PLL enable, (if bit 12 of the PCTL register is 0), the PLL is shut down during Stop. Recovering from Stop requires the PLL to get locked. The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 200 us.

3. Periodically sampled and not 100% tested.

4. RESET duration is measured during the time in which RESET is asserted,  $V_{DD}$  is valid, and the EXTAL input is active and valid. When  $V_{DD}$  is valid, but the other "required  $\overline{\text{RESET}}$  duration" conditions (as specified above) have not been yet met, the device circuitry will be in an uninitialized state that can result in significant power consumption and heat-up. Designs should minimize this state to the shortest possible duration.

[Figure 8](#page-12-0) shows the reset timing diagram.



**Figure 8. Reset Timing**

<span id="page-12-0"></span>[Figure 9](#page-12-1) shows external fast interrupt timing diagram.



<span id="page-12-1"></span>

[Figure 10](#page-13-1) shows external interrupt timing (negative edge-triggered).



**Figure 10. External Interrupt Timing (Negative Edge-Triggered)**

<span id="page-13-1"></span>[Figure 11](#page-13-2) shows MODE select set-up and hold time diagram.



**Figure 11. MODE Select Set-Up and Hold Time**

### <span id="page-13-2"></span><span id="page-13-0"></span>**1.2 Module-Level Specifications**

<span id="page-13-3"></span>[Table 8](#page-13-3) provides a quick reference to the subsections of this section.

### **Table 8. Module-Level Specifications**



## <span id="page-14-0"></span>**1.2.1 Serial Host Interface SPI Protocol Timing**

<span id="page-14-1"></span>[Table 9](#page-14-1) lists the serial host interface SPI protocol timing.







### **Table 9. Serial Host Interface SPI Protocol Timing (Continued)**



### **Table 9. Serial Host Interface SPI Protocol Timing (Continued)**

**Note:**

1. 0.95 V <  $\rm V_{VDD\_CORE}$  < 1.05 V and T $_{\rm J}$  < 100° C, C<sub>L</sub> = 50 pF

2. Periodically sampled, not 100% tested

3. All times assume noise free inputs.

4. All times assume internal clock frequency of 200 MHz.

5. SHI\_1 specs match those of SHI

6. Slave timings should equal the serial clock high period + the serial clock low period.



[Figure 12](#page-17-0) shows the SPI master timing (CPHA =  $0$ ).

<span id="page-17-0"></span>**Figure 12. SPI Master Timing (CPHA = 0)**



[Figure 13](#page-18-0) shows the SPI master timing (CPHA = 1).

<span id="page-18-0"></span>**Figure 13. SPI Master Timing (CPHA = 1)**

[Figure 14](#page-19-0) shows the SPI slave timing (CPHA =  $0$ ).



<span id="page-19-0"></span>**Figure 14. SPI Slave Timing (CPHA = 0)**

[Figure 15](#page-20-1) shows the SPI slave timing (CPHA = 1).



**Figure 15. SPI Slave Timing (CPHA = 1)**

## <span id="page-20-1"></span><span id="page-20-0"></span>**1.2.2 Serial Host Interface (SHI) I2C Protocol Timing**

<span id="page-20-2"></span>[Table 10](#page-20-2) lists the SHI  $I<sup>2</sup>C$  protocol timing diagram.







## **Table 10. SHI I2C Protocol Timing (Continued)**



### **Table 10. SHI I2C Protocol Timing (Continued)**

**Note:**

1.  $V_{\text{CORE\_VDD}}$  = 1.00 $\pm$  0.05 V; T<sub>J</sub> = –40° C to 100° C, C<sub>L</sub> = 50 pF

2. Pull-up resistor: R  $P$  (min) = 1.5 k $\Omega$ 

3. Capacitive load:  $C_b$  (max) = 50 pF

5. All times assume noise free inputs

5. All times assume internal clock frequency of 200 MHz

6. SHI\_1 specs match those of SHI

7. The numbers listed are based on the module/pad design and its characteristics during output. The module is compliant with  $I^2C$  standard, so the module should receive  $I^2C$  bus compliant signal without any issue.

### <span id="page-22-0"></span>**1.2.3 Programming the SHI I2C Serial Clock**

The programmed serial clock cycle,  $T_1^2$ <sub>CCP</sub>, is specified by the value of the HDM[7:0] and HRS bits of the HCKR (SHI clock control register).

The expression for  $T_1^2$ <sub>CCP</sub> is

$$
T_{1^2CCP} = [T_C \times 2 \times (HDM[7:0] + 1) \times (7 \times (1 - HRS) + 1)]
$$
 Eqn. 4

where

— HRS is the prescaler rate select bit. When HRS is cleared, the fixed

divide-by-eight prescaler is operational. When HRS is set, the prescaler is bypassed.

— HDM[7:0] are the divider modulus select bits. A divide ratio from 1 to 256 (HDM[7:0] = \$00 to \$FF) may be selected.

In  $I^2C$  mode, the user may select a value for the programmed serial clock cycle from

$$
6 \times T_C
$$
 (if HDM[7:0] = \$02 and HRS = 1) *Eqn. 5*

to

$$
4096 \times T_C \text{ (if HDM[7:0]} = $FF \text{ and HRS} = 0)
$$
Eqn. 6

The programmed serial clock cycle  $(T_I^2_{CCP})$  should be chosen in order to achieve the desired SCL serial clock cycle  $(T_{SCL})$ , as shown in next.

$$
T_1^2_{\text{CCP}} + 3 \times T_{\text{C}} + 45 \text{ns} + T_{\text{R}}
$$
 (Nominal, SCL Serial Clock Cycle (TSCL) generated as master) \t\t\tEqn. 7

[Figure 16](#page-23-1) shows the  $I<sup>2</sup>C$  timing diagram.



**Figure 16. I2C Timing**

## <span id="page-23-1"></span><span id="page-23-0"></span>**1.2.4 Enhanced Serial Audio Interface Timing**

<span id="page-23-2"></span>[Table 11](#page-23-2) lists the enhanced serial audio interface timing.





| No. | Characteristics <sup>1, 2, 3</sup>                                          | Symbol Expression <sup>3</sup> | Min            | Max                                                  | Condition <sup>4</sup> | Unit |
|-----|-----------------------------------------------------------------------------|--------------------------------|----------------|------------------------------------------------------|------------------------|------|
| 71  | Data in setup time before SCKR (SCK in synchronous<br>mode) falling edge    |                                | 0.0<br>19.0    |                                                      | x ck<br>i ck           | ns   |
| 72  | Data in hold time after SCKR falling edge                                   |                                | 3.5<br>9.0     |                                                      | x ck<br>i ck           | ns   |
| 73  | FSR input (bl, wr) high before SCKR falling edge 6                          |                                | 2.0<br>12.0    | $\overline{\phantom{0}}$                             | x ck<br>i ck a         | ns   |
| 74  | FSR input (wl) high before SCKR falling edge                                |                                | 2.0<br>12.0    |                                                      | x ck<br>i ck a         | ns   |
| 75  | FSR input hold time after SCKR falling edge                                 |                                | 2.5<br>8.5     |                                                      | x ck<br>i ck a         | ns   |
| 76  | Flags input setup before SCKR falling edge                                  |                                | 0.0<br>19.0    | $\overline{\phantom{0}}$<br>$\overline{\phantom{0}}$ | x ck<br>i ck s         | ns   |
| 77  | Flags input hold time after SCKR falling edge                               |                                | 6.0<br>0.0     |                                                      | x ck<br>i ck s         | ns   |
| 78  | SCKT rising edge to FST out (bl) high                                       |                                |                | 18.0<br>8.0                                          | x ck<br>i ck           | ns   |
| 79  | SCKT rising edge to FST out (bl) low                                        |                                |                | 20.0<br>10.0                                         | x ck<br>i ck           | ns   |
| 80  | SCKT rising edge to FST out (wr) high <sup>6</sup>                          |                                |                | 20.0<br>10.0                                         | x ck<br>i ck           | ns   |
| 81  | SCKT rising edge to FST out (wr) low <sup>6</sup>                           |                                |                | 22.0<br>12.0                                         | x ck<br>i ck           | ns   |
| 82  | SCKT rising edge to FST out (wl) high                                       |                                |                | 15.0<br>9.0                                          | x ck<br>i ck           | ns   |
| 83  | SCKT rising edge to FST out (wl) low                                        |                                |                | 15.0<br>10.0                                         | x ck<br>i ck           | ns   |
| 84  | SCKT rising edge to data out enable from high impedance                     |                                |                | 22.0<br>17.0                                         | x ck<br>i ck           | ns   |
| 85  | SCKT rising edge to transmitter #0 drive enable assertion                   |                                |                | 17.0<br>11.0                                         | x ck<br>i ck           | ns   |
| 86  | SCKT rising edge to data out valid                                          |                                |                | 25.0<br>13.0                                         | x ck<br>i ck           | ns   |
| 87  | SCKT rising edge to data out high impedance <sup>7</sup>                    |                                |                | 25.0<br>16.0                                         | x ck<br>i ck           | ns   |
| 88  | SCKT rising edge to transmitter #0 drive enable<br>deassertion <sup>7</sup> |                                |                | 14.0<br>9.0                                          | x ck<br>i ck           | ns   |
| 89  | FST input (bl, wr) setup time before SCKT falling edge <sup>6</sup>         |                                | 2.0<br>18.0    |                                                      | x ck<br>i ck           | ns   |
| 90  | FST input (wl) setup time before SCKT falling edge                          |                                | 2.0<br>18.0    |                                                      | x ck<br>i ck           | ns   |
| 91  | FST input hold time after SCKT falling edge                                 |                                | 4.0<br>$5.0\,$ |                                                      | x ck<br>i ck           | ns   |

**Table 11. Enhanced Serial Audio Interface Timing (Continued)**

| No. | Characteristics <sup>1, 2, 3</sup>                      | Symbol Expression <sup>3</sup> | Min | Max         | <b>Condition<sup>4</sup> Unit</b> |    |
|-----|---------------------------------------------------------|--------------------------------|-----|-------------|-----------------------------------|----|
| 92  | FST input (wl) to data out enable from high impedance   |                                |     | 21.0        |                                   | ns |
| 93  | FST input (wl) to transmitter #0 drive enable assertion |                                |     | 14.0        |                                   | ns |
| 94  | Flag output valid after SCKT rising edge                |                                |     | 14.0<br>9.0 | x ck<br>i ck                      | ns |
| 95  | <b>HCKR/HCKT</b> clock cycle                            | $2 \times T_C$                 | 10  |             |                                   | ns |
| 96  | HCKT input rising edge to SCKT output                   |                                |     | 18.0        |                                   | ns |
| 97  | HCKR input rising edge to SCKR output                   |                                |     | 18.0        |                                   | ns |

**Table 11. Enhanced Serial Audio Interface Timing (Continued)**

**Note:**

1. 0.95 V <  $V_{VDD\_CORE}$  < 1.05 V and Tj < 100° C,  $C_L$  = 50 pF

- 2.  $i$  ck = internal clock
	- $x$  ck = external clock

i ck a = internal clock, asynchronous mode

(asynchronous implies that SCKT and SCKR are two different clocks)

i ck s = internal clock, synchronous mode

(synchronous implies that SCKT and SCKR are the same clock)

- $3. b = bit length$ 
	- $wl = word length$
	- wr = word length relative
- 4. SCKT(SCKT pin) = transmit clock SCKR(SCKR pin) = receive clock FST(FST pin) = transmit frame sync FSR(FSR pin) = receive frame sync HCKT(HCKT pin) = transmit high frequency clock HCKR(HCKR pin) = receive high frequency clock
- 5. For the internal clock, the external clock cycle is defined by Tc and the ESAI control register.
- 6. The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but spreads from one serial clock before first bit clock (same as bit length frame sync signal), until the one before last bit clock of the first word in frame.
- 7. Periodically sampled and not 100% tested.
- 8. ESAI\_1, ESAI\_2, ESAI\_3 specs match those of ESAI.

[Figure 17](#page-26-0) shows the ESAI transmitter timing diagram.



<span id="page-26-0"></span>**Note:** In network mode, output flag transitions can occur at the start of each time slot within the frame. In normal mode, the output flag state is asserted for the entire frame period.



[Figure 18](#page-27-0) shows the ESAI receiver timing diagram.



**Figure 18. ESAI Receiver Timing**

<span id="page-27-0"></span>[Figure 19](#page-27-1) shows the ESAI HCKT timing diagram.

<span id="page-27-1"></span>

**Figure 19. ESAI HCKT Timing**

[Figure 20](#page-28-1) shows the ESAI HCKR timing diagram.



**Figure 20. ESAI HCKR Timing**

### <span id="page-28-1"></span><span id="page-28-0"></span>**1.2.5 GPIO Timing**

<span id="page-28-2"></span>[Table 12](#page-28-2) lists the GPIO timing.

#### **Table 12. GPIO Timing**



**Note:**

1. 0.95 V <  $\rm V_{VDD\_CORE}$  < 1.05 V and Tj < 100 $^{\circ}$  C, C<sub>L</sub> = 50 pF

2. Simulation numbers-subject to change.

[Figure 21](#page-29-1) shows the GPIO timing diagram.



**Figure 21. GPIO Timing**

### <span id="page-29-1"></span><span id="page-29-0"></span>**1.2.6 JTAG Timing**

<span id="page-29-2"></span>[Table 13](#page-29-2) lists the JTAG timing.

#### **Table 13. JTAG Timing**



#### **Note:**

1. 0.95 V <  $V_{\rm VDD\_CORE}$  < 1.05 V and Tj < 100° C, C<sub>L</sub> = 50 pF

2. All timings apply to OnCE module data transfers because it uses the JTAG port as an interface.

[Figure 22](#page-30-0) shows the text clock input timing diagram.



**Figure 22. Test Clock Input Timing Diagram**

<span id="page-30-0"></span>[Figure 23](#page-30-1) shows the debugger port timing diagram.



<span id="page-30-1"></span>**Figure 23. Debugger Port Timing Diagram**

[Figure 24](#page-31-1) shows the test access port timing diagram.



**Figure 24. Test Access Port Timing Diagram**

## <span id="page-31-1"></span><span id="page-31-0"></span>**1.2.7 Watchdog Timer Timing**

<span id="page-31-2"></span>[Table 14](#page-31-2) lists the watchdog timer timings.

### **Table 14. Watchdog Timer Timing**



## <span id="page-32-0"></span>**1.2.8 S/PDIF Timing**

<span id="page-32-1"></span>[Table 15](#page-32-1) lists the S/PDIF timing.

| <b>Characteristics</b>                                                                             | Symbol  | <b>All Frequency</b> |                     | <b>Unit</b> |  |
|----------------------------------------------------------------------------------------------------|---------|----------------------|---------------------|-------------|--|
|                                                                                                    |         | Min                  | Max                 |             |  |
| SPDIFIN1, SPDIFIN2, SPDIFIN3, SPDIFIN4 Skew:<br>asynchronous inputs, no specs apply                |         |                      | 0.7                 | ns          |  |
| SPDIFOUT1, SPDIFOUT2 output (Load = 50pf)<br>• Skew<br>• Transition Rising<br>• Transition Falling |         |                      | 1.5<br>24.2<br>31.3 | ns          |  |
| SPDIFOUT1, SPDIFOUT2 output (Load = 30pf)<br>• Skew<br>• Transition Rising<br>• Transition Falling |         |                      | 1.5<br>13.6<br>18.0 | ns          |  |
| <b>SRCK</b> period                                                                                 | srckp   | 40.0                 |                     | ns          |  |
| SRCK high period                                                                                   | srckph  | 16.0                 |                     | ns          |  |
| <b>SRCK low period</b>                                                                             | srckpl  | 16.0                 |                     | ns          |  |
| <b>STCLK</b> period                                                                                | stclkp  | 40.0                 |                     | ns          |  |
| STCLK high period                                                                                  | stclkph | 16.0                 |                     | ns          |  |
| <b>STCLK low period</b>                                                                            | stclkpl | 16.0                 |                     | ns          |  |

**Table 15. S/PDIF Timing**

[Figure 25](#page-32-3) shows the SRCK timing diagram.



**Figure 25. SRCK Timing**

<span id="page-32-3"></span>[Figure 26](#page-32-2) shows the STCLK timing diagram.

<span id="page-32-2"></span>

**Figure 26. STCLK Timing**

## <span id="page-33-0"></span>**1.2.9 EMC Timing Specifications—DSP56724**

[Table 16](#page-33-1) lists the EMC timing parameters with EMC PLL enabled.

### **NOTE**

The DSP56725 device does not have an EMC module.

#### **Table 16. EMC Timing Parameters (EMC PLL Enabled; LCRR[CLKDIV] = 2)**

<span id="page-33-1"></span>





<span id="page-34-0"></span>**Figure 27. EMC Signals (EMC PLL Enabled; LCRR[CLKDIV] = 2)**



#### <span id="page-35-0"></span>[Table 17](#page-35-0) lists the EMC timing parameters with EMC PLL bypassed.

**Table 17. EMC Timing Parameters (EMC PLL Bypassed; LRCC[CLKDIV] = 4)**

**Note:** Negative hold time means the signal could be invalid before LCLK rising edge.

[Figure 28](#page-36-0) shows the EMC signals diagram, with EMC PLL bypassed.



**Figure 28. EMC Signals (EMC PLL Bypassed; LRCC[CLKDIV] = 4**

<span id="page-36-1"></span><span id="page-36-0"></span>[Table 18](#page-36-1) lists the EMC timing parameters with EMC PLL bypassed.





| <b>Parameter</b>                                   | Symbol                         | Min | Max  | Unit |
|----------------------------------------------------|--------------------------------|-----|------|------|
| Output setup from LCLK (except LAD[23:0] and LALE) | $\mathsf{T}_{\mathsf{out\_s}}$ | 19  |      | ns   |
| Output hold from LCLK (except LAD[23:0] and LALE)  | $\mathsf{T}_{\mathsf{out\_h}}$ | 18  |      | ns   |
| LAD[23:0] output setup from LCLK                   | $T_{ad\_s}$                    | 18  |      | ns   |
| LAD[23:0] output hold from LCLK                    | $\mathsf{T}_{\mathsf{ad\_h}}$  | 17  |      | ns   |
| LCLK to output high impedance for LAD[23:0]        | $T_{ad_z}$                     |     | 17.1 | ns   |

**Table 18. EMC Timing Parameters (EMC PLL Bypassed; LRCC[CLKDIV] = 8)**

**Note:**

1. Negative hold time means the signal could be invalid before LCLK raising edge.

[Figure 29](#page-37-0) shows the EMC signals diagram, with EMC PLL bypassed.



<span id="page-37-0"></span>

# <span id="page-38-1"></span>**2 Functional Description and Application Information**

Refer to the *Symphony™ DSP56724/DSP56725 Multi-Core Audio Processors Reference Manual* (DSP56724RM) for detailed functional and applications information.

# <span id="page-38-2"></span>**3 Ordering Information**

<span id="page-38-0"></span>[Table 19](#page-38-0) shows the ordering information for the DSP56724/DSP56725 devices.



#### **Table 19. Ordering Information**

Contact your local Freescale sales representative for ordering information.

# <span id="page-38-3"></span>**4 Package Information**

This section provides package and pinout information.

<span id="page-38-4"></span>[Table 20](#page-38-4) is a quick reference to the package outline drawings.

#### **Table 20. Package Outline Drawings**



## <span id="page-39-0"></span>**4.1 Pinout and Package Information**

This section provides information about the available package for DSP56724 and DSP56725 devices, including diagrams of the package pinouts. See [Figure 30](#page-39-2) for the DSP56724 pin assignments and [Figure 31](#page-40-2) for the DSP56725 pin assignments. For more detailed information about signals, refer to the *Symphony™ DSP56724/DSP56725 Multi-Core Audio Processors Reference Manual* (DSP56724RM).

### <span id="page-39-1"></span>**4.1.1 Pinout for DSP56724 144-Pin Plastic LQFP Package**



<span id="page-39-2"></span>**Figure 30. DSP56724 144-Pin Package Pinout**

<span id="page-40-0"></span>



### <span id="page-40-2"></span><span id="page-40-1"></span>**4.1.3 Pin Multiplexing**

Many pins are multiplexed, and depending on the selected configuration, can be one of three possible signals. For more about pin multiplexing, refer to the *Symphony™ DSP56724/DSP56725 Multi-Core Audio Processors Reference Manual*  (DSP56724RM).

### <span id="page-41-0"></span>**4.2 144-Pin Package Outline Drawing**

The 144-pin package outline drawing is shown in [Figure 32](#page-41-1) and [Figure 33](#page-42-0).



<span id="page-41-1"></span>**Figure 32. 144-Pin Package Outline Drawing**







**Figure 33. 144-Pin Package Outline Drawing (continued)**

#### <span id="page-42-0"></span>**FIGURE NOTES:**

- $1$  All dimensions are in millimeters.
- 2 Interpret dimensions and tolerances per ASME Y.14.5M–1994
- <sup>3</sup> Datums B, C and D to be determined at datum plane H.
- $4$  The top package body size may be smaller than the bottom package size by a maximum of 0.1 mm.
- <sup>5</sup> These dimensions do not include mold protrusions. The maximum allowable protrusion is 0.25 mm per side. These dimensions are maximum body size dimensions including mold mismatch.
- $6$  This dimension does not include dam bar protrusion. Protrusions shall not cause the lead width to exceed 0.35 mm. Minimum space between protrusion and an adjacent lead shall be 0.07 mm.
- $7$  These dimensions are determined at the seating plane, datum A.

### <span id="page-43-0"></span>**4.3 80-Pin Package Outline Drawing**

The 80-pin package outline drawing is shown in [Figure 34](#page-43-1) and [Figure 35](#page-44-0).



<span id="page-43-1"></span>**Figure 34. 80-Pin Package Outline Drawing**





SECTION R-R ROTATED 90' CW



VIEW K

**Figure 35. 80-Pin Package Outline Drawing (continued)**

#### <span id="page-44-0"></span>**FIGURE NOTES:**

- <sup>1</sup> Dimensioning and tolerancing per ASME Y.14.5M–1994.
- <sup>2</sup> Controlling dimension: millimeter.
- $3$  Data plane H is located at the bottom of lead and is coincident with the lead where the lead exits the plastic body at the bottom of the parting line.
- <sup>4</sup> Datum E, F and to be determined at datum plane H.
- <sup>5</sup> Dimensions to be determined at seating plane C.
- <sup>6</sup> Dimensions do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions include mold mismatch and are determined at datum plane H.
- $7$  Dimension does not include dambar protrusion Dambar protrusion shall not cause the lead width to exceed 0.46 mm. Minimum space between protrusion and adjacent lead or protrusion is 0.07mm.

# <span id="page-45-0"></span>**5 Product Documentation**

[Table 21](#page-45-3) lists the documents that provide a complete description of the DSP56724/DSP56725 devices and are required to design properly with the part. Documentation is available from a local Freescale Semiconductor, Inc. (formerly Motorola) distributor, semiconductor sales office, Literature Distribution Center, or through the Freescale DSP home page on the Internet (the source for the latest information).

<span id="page-45-3"></span>

### **Table 21. DSP56724 / DSP[56725 D](#page-10-1)ocume[ntation](#page-8-2)**

# <span id="page-45-1"></span>**6 Revision History**

<span id="page-45-2"></span>[Table 22](#page-45-2) summarizes revisions to this document.

#### **Table 22. Revision History**



THIS PAGE INTENTIONALLY BLANK

#### **How to Reach Us:**

**Home Page:** www.freescale.com

#### **Web Support:** http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: DSP56724EC Rev. 2 3/2009

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see<http://www.freescale.com>or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to <http://www.freescale.com/epp>.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM7TDMI-S is the trademark of ARM Limited.

© Freescale Semiconductor, Inc. 2009. All rights reserved.

