### **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: MPC8315EEC Rev. 2, 11/2011

# **MPC8315E PowerQUICC II Pro Processor Hardware Specifications**

This document provides an overview of the MPC8315E PowerQUICC™ II Pro processor features, including a block diagram showing the major functional components. The MPC8315E contains a core built on Power Architecture™ technology. It is a cost-effective, low-power, highly integrated host processor that addresses the requirements of several storage, consumer, and industrial applications, including main CPUs and I/O processors in network attached storage (NAS), voice over IP (VoIP) router/gateway, intelligent wireless LAN (WLAN), set top boxes, industrial controllers, and wireless access points. The MPC8315E extends the PowerQUICC II Pro family, adding higher CPU performance, new functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size. Note that while the MPC8315E supports a security engine, the MPC8315 does not.

#### **Contents**



# <span id="page-1-0"></span>**1 Overview**

The MPC8315E incorporates the e300c3 (MPC603e-based) core, which includes 16 Kbytes of L1 instruction and data caches, on-chip memory management units (MMUs), and floating-point support. In addition to the e300 core, the SoC platform includes features such as dual enhanced three-speed 10, 100, 1000 Mbps Ethernet controllers (eTSECs) with SGMII support, a 32- or 16-bit DDR1/DDR2 SDRAM memory controller, dual SATA 3 Gbps controllers (MPC8315E-specific), a security engine to accelerate control and data plane security protocols, and a high degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration. The MPC8315E also offers peripheral interfaces such as a 32-bit PCI interface with up to 66 MHz operation, 16-bit enhanced local bus interface with up to 66 MHz operation, TDM interface, and USB 2.0 with an on-chip USB 2.0 PHY.

The MPC8315E offers additional high-speed interconnect support with dual integrated SATA 3 Gbps interfaces and dual single-lane PCI Express interfaces. When not used for PCI Express, the SerDes interface may be configured to support SGMII. The MPC8315E security engine (SEC 3.3) allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. This figure shows a block diagram of the MPC8315E.





# <span id="page-1-1"></span>**2 MPC8315E Features**

The following features are supported in the MPC8315E.

# **2.1 e300 Core**

The e300 core has the following features:

• Operates at up to 400 MHz

- 16-Kbyte instruction cache, 16-Kbyte data cache
- One floating point unit and two integer units
- Software-compatible with the Freescale processor families implementing the PowerPC Architecture
- Performance monitor

## **2.2 Serial Interfaces**

The following interfaces are supported in the MPC8315E.

- Two enhanced TSECs (eTSECs)
- Two Ethernet interfaces using one RGMII/MII/RMII/RTBI or SGMII (no GMII)
- Dual UART, one  $\hat{f}C$ , and one SPI interface

## **2.3 Security Engine**

The security engine is optimized to handle all the algorithms associated with IPSec, 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are:

- Public key execution unit (PKEU)
	- RSA and Diffie-Hellman (to 4096 bits)
	- Programmable field size up to 2048 bits
	- Elliptic curve cryptography (1023 bits)
	- F2m and F(p) modes
	- Programmable field size up to 511 bits
- Data encryption standard execution unit (DEU)
	- DES, 3DES
	- Two key  $(K1, K2)$  or three key  $(K1, K2, K3)$
	- ECB, CBC, CFB-64 and OFB-64 modes for both DES and 3DES
- Advanced encryption standard unit (AESU)
	- Implements the Rinjdael symmetric key cipher
	- Key lengths of 128, 192, and 256 bits
	- ECB, CBC, CCM, CTR, GCM, CMAC, OFB, CFB, XCBC-MAC and LRW modes
	- XOR acceleration
- Message digest execution unit (MDEU)
	- SHA with 160-bit, 256-bit, 384-bit and 512-bit message digest
	- SHA-384/512
	- MD5 with 128-bit message digest
	- HMAC with either algorithm
- Random number generator (RNG)

#### **MPC8315E Features**

- Combines a True Random Number Generator (TRNG) and a NIST-approved Pseudo-Random Number Generator (PRNG) (as described in Annex C of FIPS140-2 and ANSI X9.62).
- Cyclical Redundancy Check Hardware Accelerator (CRCA)
	- Implements CRC32C as required for iSCSI header and payload checksums, CRC32 as required for IEEE 802 packets, as well as for programmable 32 bit CRC polynomials

# **2.4 DDR Memory Controller**

The DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 266 MHz data rate
- Support for two physical banks (chip select), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

# **2.5 PCI Controller**

The PCI controller includes the following features:

- Designed to comply with *PCI Local Bus Specification Revision 2.3*
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency

# **2.6 TDM Interface**

The TDM interface includes the following features:

- Independent receive and transmit with delicated data, clock and frame sync line
- Separate or shared RCK and TCK whose source can be either internal or external
- Glueless interface to E1/T1 frames and MVIP, SCAS, and H.110 buses
- Up to 128 time slots, where each slot can be programmed to be active or inactive
- 8- or 16-bit word widths
- The TDM Transmitter Sync Signal (TFS), Transmitter Clock Signal (TCK) and Receiver Clock

- Signal (RCK) can be configued as either input or output
- Frame sync and data signals can be programmed to be sampled either on the rising edge or on the falling edge of the clock
- Frame sync can be programmed as active low or active high
- Selectable delay (0–3 bits) between the Frame Sync signal and the beginning of the frame
- MSB or LSB first support

# **2.7 USB Dual-Role Controller**

The USB controller includes the following features:

- Designed to comply with *USB Specification*, *Rev. 2.0*
- Supports operation as a stand-alone USB device
	- Supports one upstream facing port
	- Supports three programmable USB endpoints
- Supports operation as a stand-alone USB host controller
	- Supports USB root hub with one downstream-facing port
	- Enhanced host controller interface (EHCI) compatible
- Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode.
- Supports UTMI+ low pin interface (ULPI) or on-chip USB-2.0 full-speed/high-speed PHY
- Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI PHY

# **2.8 Dual PCI Express Interfaces**

The PCI Express interfaces have the following features:

- PCI Express 1.0a compatible
- x1 link width
- Selectable operation as root complex or endpoint
- Both 32- and 64-bit addressing
- 128-byte maximum payload size
- Support for MSI and INTx interrupt messages
- Virtual channel 0 only
- Selectable Traffic Class
- Full 64-bit decode with 32-bit wide windows
- Dedicated descriptor based DMA engine per interface with separate read and write channels

# **2.9 Dual Serial ATA (SATA) Controllers**

The SATA controllers have the following features:

- Designed to comply with *Serial ATA Rev 2.5 Specification*
- $ATAPI 6+$
- Spread spectrum clocking on receive
- Asynchronous notification
- Hot plug including asynchronous signal recovery
- Link power management
- Native command queuing
- Staggered spin-up and port multiplier support
- SATA 1.5 and 3.0 Gbps operation
- Interrupt driven
- Power management support
- Error handling and diagnostic features
	- Far end/near end loopback
	- Failed CRC error reporting
	- Increased ALIGN insertion rates
	- Scrambling and CONT override

# **2.10 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)**

The eTSECs include the following features:

- Two SGMII/RGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3™, IEEE 802.3u™, IEEE 802.3x™, IEEE 802.3z™, IEEE 802.3au™, IEEE 802.3ab™, and IEEE Std 1588™
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bing the device from standby to full operating mode
- MII management interface for external PHY control and status.

# **2.11 Integrated Programmable Interrupt Controller (IPIC)**

The integrated programmable interrupt controller (IPIC) provides a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the MPC8260 interrupt controller and supports external and internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.

# **2.12 Power Management Controller (PMC)**

The MPC8315E supports a range of power management states that significantly lower power consumption under the control of the power management controller. The PMC includes the following features:

- Provides power management when the device is used in both PCI host and agent modes
- PCI Power Management 1.2 D0, D, D2, D3hot, and D3cold states
- PME generation in PCI agent mode PME detection in PCI host mode
- Wake-up from Ethernet (magic packet), USB, GPO, and PCI (PME input as host) while in the D1, D2 and D3hot states
- A new low-power standby power management state called D3warm
	- The PMC, one Ethernet port, and the GTM block remain powered via a split power supply controlled through an external power switch
	- Wake-up events include Ethernet (magic packet), GTM, GPIO, or IRQ inputs and cause the device to transition back to normal operation
	- PCI agent mode is not be supported in D3warm state
- PCI Express-based PME events are not supported

# **2.13 Serial Peripheral Interface (SPI)**

The serial peripheral interface (SPI) allows the MPC8315E to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices.

The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit.

# **2.14 DMA Controller, I2C, DUART, Enhanced Local Bus Controller (eLBC), and Timers**

The integrated four-channel DMA controller includes the following features:

- Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters)
- Misaligned transfer capability for source/destination address
- Supports external DREQ DACK and DONE signals

There is one  $I<sup>2</sup>C$  controller. This synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver.

The eLBC port allows connections with a wide variety of external DSPs and ASICs. Three separate state machines share the same external pins and can be programmed separately to access different types of devices. The general-purpose chip select machine (GPCM) controls accesses to asynchronous devices

#### **Electrical Characteristics**

using a simple handshake protocol. The three user programmable machines (UPMs) can be programmed to interface to synchronous devices or custom ASIC interfaces. Each chip select can be configured so that the associated chip interface can be controlled by the GPCM or UPM controller. Both may exist in the same system. The local bus can operate at up to 66 MHz.

The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# <span id="page-7-0"></span>**3 Electrical Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8315E, which is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but they are included for complete reference. These are not purely I/O buffer design specifications.

# **3.1 Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### **3.1.1 Absolute Maximum Ratings**

<span id="page-7-1"></span>This table provides the absolute maximum ratings.

| <b>Characteristic</b>        |                                                                                                                      | Symbol                                         | <b>Max Value</b>                   | Unit   | <b>Note</b>    |
|------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------|--------|----------------|
| Core supply voltage          |                                                                                                                      | <b>VDD</b>                                     | $-0.3$ to 1.26                     | V      |                |
| PLL supply voltage           |                                                                                                                      | AVDD                                           | $-0.3$ to 1.26                     | $\vee$ |                |
| DDR1 DRAM I/O supply voltage |                                                                                                                      | <b>GVDD</b>                                    | $-0.3$ to 2.7                      | V      |                |
| DDR2 DRAM I/O supply voltage |                                                                                                                      | <b>GVDD</b>                                    | $-0.3$ to 1.9                      | V      |                |
| JTAG I/O voltage             | PCI, local bus, DUART, system control and power<br>management, I <sup>2</sup> C, Ethernet management, 1588 timer and | <b>NVDD</b>                                    | $-0.3$ to 3.6                      | $\vee$ | $\overline{7}$ |
| USB, and eTSEC I/O voltage   |                                                                                                                      | <b>LVDD</b>                                    | $-0.3$ to 2.75 or<br>$-0.3$ to 3.6 | $\vee$ | 6, 8           |
| PHY voltage                  | USB PHY                                                                                                              | USB_PLL_PWR1                                   | $-0.3$ to 1.26                     | $\vee$ |                |
|                              |                                                                                                                      | USB_PLL_PWR3,<br>USB_VDDA_BIAS,<br><b>VDDA</b> | $-0.3$ to 3.6                      | $\vee$ |                |
|                              | <b>SERDES PHY</b>                                                                                                    | XCOREVDD,<br>XPADVDD.<br><b>SDAVDD</b>         | $-0.3$ to 1.26                     | $\vee$ |                |
|                              | <b>SATA PHY</b>                                                                                                      | SATA_VDD,<br>VDD1IO,<br>VDD1ANA                | $-0.3$ to 1.26                     | $\vee$ |                |
|                              |                                                                                                                      | VDD33PLL,<br>VDD33ANA                          | $-0.3$ to 3.6                      | V      |                |

**Table 1. Absolute Maximum Ratings <sup>1</sup>**

|                                   | <b>Characteristic</b>                                                                              | Symbol                         | <b>Max Value</b>       | Unit   | <b>Note</b> |
|-----------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------|------------------------|--------|-------------|
| DDR DRAM signals<br>Input voltage |                                                                                                    | $MV_{IN}$                      | $-0.3$ to (GVDD + 0.3) | V      | 2, 4        |
|                                   | DDR DRAM reference                                                                                 | <b>MVREF</b>                   | $-0.3$ to (GVDD + 0.3) | V      | 2, 4        |
|                                   | eTSEC signals                                                                                      | $LV_{IN}$                      | $-0.3$ to (LVDD + 0.3) | V      | 3, 4        |
|                                   | Local bus, DUART, SYS_CLK_IN, system<br>control and power management, $I^2C$ , and<br>JTAG signals | $N$ <sup>V</sup> <sub>IN</sub> | $-0.3$ to (NVDD + 0.3) | V      | 3, 4        |
|                                   | <b>PCI</b>                                                                                         | $N$ <sup>V</sup> <sub>IN</sub> | $-0.3$ to (NVDD + 0.3) | V      | 5           |
|                                   | <b>SATA CLKIN</b>                                                                                  | $N$ <sup>V</sup> <sub>IN</sub> | $-0.3$ to (NVDD + 0.3) | $\vee$ | 3, 4        |
| Storage temperature range         |                                                                                                    | $\mathsf{T}_{\texttt{STG}}$    | $-55$ to 150           | °C     |             |

**Table 1. Absolute Maximum Ratings <sup>1</sup> (continued)**

**Note:** 

- 1. Functional and tested operating conditions are given in [Table 2](#page-8-0). Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not quaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. **Caution:** MV<sub>IN</sub> must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** (N,L)V<sub>IN</sub> must not exceed (N,L)VDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. (M,N,L)V<sub>IN</sub> and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in [Figure 2.](#page-10-0)
- 5. NV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in [Figure 2.](#page-10-0)
- 6. The max value of supply voltage should be selected based on the RGMII mode.
- 7. NVDD means NVDD1\_OFF, NVDD1\_ON, NVDD2\_OFF, NVDD2\_ON, NVDD3\_OFF, NVDD4\_OFF
- 8. LVDD means LVDD1\_OFF and LVDD2\_ON

### **3.1.2 Power Supply Voltage Specification**

This table provides the recommended operating conditions for theMPC8315E. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

<span id="page-8-0"></span>

| <b>Characteristic</b>                    | Symbol          | Recommended<br>Value <sup>1</sup> | Unit   | <b>Status in D3</b><br>Warm mode | <b>Note</b> |
|------------------------------------------|-----------------|-----------------------------------|--------|----------------------------------|-------------|
| SerDes internal digital power            | <b>XCOREVDD</b> | $1.0 \pm 50$ mv                   | V      | Switched Off                     |             |
| SerDes internal digital power            | <b>XCOREVSS</b> | 0.0                               | V      |                                  |             |
| SerDes I/O digital power                 | <b>XPADVDD</b>  | $1.0 \pm 50$ mv                   | V      | Switched Off                     |             |
| SerDes I/O digital power                 | <b>XPADVSS</b>  | 0.0                               | $\vee$ |                                  |             |
| SerDes analog power for PLL              | <b>SDAVDD</b>   | $1.0 \pm 50$ mv                   | $\vee$ | Switched Off                     |             |
| SerDes analog power for PLL              | <b>SDAVSS</b>   | 0.0                               | $\vee$ |                                  |             |
| Dedicated 3.3 V analog power for USB PLL | USB PLL PWR3    | $3.3 \pm 165$ mv                  | V      | Switched Off                     |             |
| Dedicated 1.0 Vanalog power for USB PLL  | USB PLL PWR1    | $1.0 \pm 50$ mv                   | $\vee$ | Switched Off                     |             |
| Dedicated analog ground for USB PLL      | USB_PLL_GND     | 0.0                               | V      |                                  |             |
| Dedicated USB power for USB bias circuit | USB_VDDA_BIAS   | $3.3 \pm 300$ mv                  | V      | Switched Off                     |             |

**Table 2. Recommended Operating Conditions**



### **Table 2. Recommended Operating Conditions (continued)**

#### **Table 2. Recommended Operating Conditions (continued)**



**Note:** 

- 1. The NVDDx\_ON are static power supplies and can be connected together.
- 2. The NVDDx\_OFF are switchable power supplies and can be connected together.
- 3. Minimum Temperature is specified with  $T_A$ ; maximum temperature is specified with  $T_A$ .
- 4. All Power rails must be connected and power applied to the MPC8315 even if the IP interfaces are not used.
- 5. All I/O pins should be interfaced with peripherals operating at same voltage level.
- 6. This voltage is the input to the filter discussed in [Section 26.2, "PLL Power Supply Filtering](#page-99-1)" and not necessarily the voltage at the AVDD pin.
- 7. All 1V power supplies should be derived from the same source.

This figure shows the undershoot and overshoot voltages at the interfaces of the MPC8315E.



**Figure 2. Overshoot/Undershoot Voltage for GVDD/NVDD/LVDD**

### <span id="page-10-0"></span>**3.1.3 Output Driver Characteristics**

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| <b>Driver Type</b>                    | Output<br>Impedance $(\Omega)$ | <b>Supply</b><br>Voltage |
|---------------------------------------|--------------------------------|--------------------------|
| Local bus interface utilities signals | 42                             | $NVDD = 3.3 V$           |
| PCI signals                           | 25                             |                          |
| DDR signal <sup>1</sup>               | 18                             | $GVDD = 2.5 V$           |
| DDR2 signal 1                         | 18                             | $GVDD = 1.8 V$           |

**Table 3. Output Drive Capability**

| <b>Driver Type</b>                                 | Output<br>Impedance $(\Omega)$ | <b>Supply</b><br>Voltage |
|----------------------------------------------------|--------------------------------|--------------------------|
| DUART, system control, I <sup>2</sup> C, JTAG, SPI | 42                             | $NVDD = 3.3 V$           |
| GPIO signals                                       | 42                             | $NVDD = 3.3 V$           |
| eTSEC                                              | 42                             | $LVDD = 3.3 V / 2.5 V$   |

**Table 3. Output Drive Capability (continued)**

 $1$  Output Impedance can also be adjusted through configurable options in DDR Control Driver Register (DDRCDR). See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual.

# **3.2 Power Sequencing**

The MPC8315E does not require the core supply voltage (VDD and VDDC) and I/O supply voltages (GVDD, LVDDx\_ON, LVDDx\_OFF, NVDDx\_ON and NVDDx\_OFF) to be applied in any particular order. During the power ramp up, before the power supplies are stable, if the I/O voltages are supplied before the core voltage, there may be a period of time when all input and output pins be actively driven and cause contention and/or excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the continuous core voltage (VDDC) before the continuous I/O voltages (LVDDx\_ON and NVDDx\_ON) and switchable core voltage (VDD) before the switchable I/O voltages (GVDD, LVDDx\_OFF, and NVDDx\_OFF). PORESET should be asserted before the continuous power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see [Figure 3](#page-11-0). Once all the power supplies are stable, wait for a minimum of 32 clock cycles before negating PORESET.

The I/O power supply ramp-up slew rate should be slower than  $4V/100 \mu s$ , this requirement is for ESD circuit.

This figure shows the power-up sequencing for switchable and continuous supplies.



**Figure 3. Power-Up Sequencing**

<span id="page-11-0"></span>When switching from normal mode to D3 warm (standby) mode, first turn off the switchable I/O voltage supply and then turn off the switchable core voltage supply. Similarly, when switching from D3 warm (standby) mode to normal mode, first turn on the switchable core voltage supply and then turn on the switchable I/O voltage supply.

#### **CAUTION**

When the device is in D3 warm (standby) mode, all external voltage supplies applied to any I/O pins, with the exception of wake-up pins, must be turned off. Applying supplied external voltage to any I/O pins, except the wake up pins, while the device is in D3 warm standby mode may cause permanent damage to the device.

An example of the power-up sequence is shown in [Figure 4](#page-12-0) when implemented along with low power D3 warm mode.



**Figure 4. Power Up Sequencing Example with Low power D3 Warm Mode**

<span id="page-12-0"></span>The switchable and continuous supplies can be combined when the D3 warm mode is not used.

The SATA power supplies VDD33PLL and VDD33ANA should go high after NVDD3\_OFF supply and go low before NVDD3\_OFF supply. The NVDD3\_OFF voltage levels should not drop below the VDD33PLL, VDD33ANA voltages at any time.

#### **Power Characteristics**

This figure shows the SATA power supplies.



**Figure 5. SATA Power Supplies**

# <span id="page-13-0"></span>**4 Power Characteristics**

This table shows the estimated typical power dissipation for this family of devices.

#### **Table 4. MPC8315E Power Dissipation**

(Does not include I/O power dissipation)



**Note:** 

1. The values do not include I/O supply power, but do include core, AVDD, USB PLL, digital SerDes power, and SATA PHY power.

400 133 1.167 1.690 W

- 2. Maximum power is based on a voltage of V<sub>dd</sub> = 1.05V, a junction temperature of T<sub>j</sub> = 105°C, and an artificial smoker test.
- 3. Typical power is based on a voltage of  $V_{dd} = 1.05V$ , and an artificial smoker test running at room temperature.

This table shows the estimated typical I/O power dissipation for this family of devices.

**Table 5. MPC8315E Power Dissipation**

| Interface                | Frequency $ (1.8 V) (2.5 V) (3.3 V) $ | $GV_{DD}$ | GV <sub>DD</sub> | $N$ <sup>V<sub>DD</sub></sup> | LVDD1_OFF/ LVDD2 VDD33PLL,<br>LVDD2_ON<br>(3.3V) | ON<br>(3.3V) | <b>VDD33ANA</b><br>(3.3V) | VDD1IO.<br><b>VDD1ANA</b><br>(1.0V) | SATA_VDD, XCOREVDD,<br><b>XPADVDD,</b><br><b>SDAVDD</b><br>(1.0V) | Unit |
|--------------------------|---------------------------------------|-----------|------------------|-------------------------------|--------------------------------------------------|--------------|---------------------------|-------------------------------------|-------------------------------------------------------------------|------|
| DDR 1<br>$Rs = 22\Omega$ | 266MHz,<br>32 bits                    |           | 0.323            |                               |                                                  |              |                           |                                     |                                                                   | W    |
| $Rt = 50\Omega$          | 200MHz,<br>32 bits                    |           | 0.291            |                               |                                                  |              |                           |                                     |                                                                   | W    |





# <span id="page-14-0"></span>**5 Clock Input Timing**

This section provides the clock input DC and AC electrical characteristics for the MPC8315E.

# **5.1 DC Electrical Characteristics**

This table provides the clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8315E.

| <b>Parameter</b>          | <b>Condition</b>             | Symbol          | Min    | Max          | Unit   |
|---------------------------|------------------------------|-----------------|--------|--------------|--------|
| Input high voltage        |                              | $V_{\text{IH}}$ | 2.4    | $NVDD + 0.3$ | $\vee$ |
| Input low voltage         |                              | $V_{IL}$        | $-0.3$ | 0.4          | V      |
| SYS_CLK_IN input current  | $0 V \leq V_{IN} \leq NVDD$  | <sup>I</sup> IN |        | ±10          | μA     |
| SYS_XTAL_IN input current | $0 V \leq V_{IN} \leq N VDD$ | <sup>I</sup> IN |        | ±40          | μA     |
| PCI_SYNC_IN input current | $0 V \leq V_{IN} \leq NVDD$  | <sup>I</sup> IN |        | ±10          | μA     |
| RTC_CLK input current     | $0 V \leq V_{IN} \leq N VDD$ | <sup>I</sup> IN |        | ±10          | μA     |
| USB_CLK_IN input current  | $0 V \leq V_{IN} \leq N VDD$ | <sup>I</sup> IN |        | ±10          | μA     |
| USB_XTAL_IN input current | $0 V \leq V_{IN} \leq NVDD$  | <sup>I</sup> IN |        | ±40          | μA     |
| SATA_CLK_IN input current | $0 V \leq V_{IN} \leq N VDD$ | <sup>I</sup> IN |        | ±10          | μA     |

**Table 6. SYS\_CLK\_IN DC Electrical Characteristics**

# **5.2 AC Electrical Characteristics**

The primary clock source for the MPC8315E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8315E.

| <b>Parameter/Condition</b>    | Symbol                                    | Min | <b>Typical</b> | Max   | Unit          | <b>Note</b> |
|-------------------------------|-------------------------------------------|-----|----------------|-------|---------------|-------------|
| SYS_CLK_IN/PCI_CLK frequency  | <sup>T</sup> SYS_CLK_IN                   | 24  |                | 66.67 | <b>MHz</b>    | 1, 6, 7     |
| SYS_CLK_IN/PCI_CLK cycle time | <sup>t</sup> SYS_CLK_IN                   | 15  |                | 41.6  | ns            | 6           |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 |                | 4     | ns            | 2.6         |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8            | 1.2   | ns            | າ           |
| SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40  |                | 60    | $\frac{0}{0}$ | 3.6         |
| SYS_CLK_IN/PCI_CLK jitter     |                                           |     |                | ±150  | ps            | 4, 5, 6     |

**Table 7. SYS\_CLK\_IN AC Timing Specifications**

**Note:** 

- 1. **Caution:** The system, core, and security block must not exceed their respective maximum or minimum operating frequencies.
- 2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are specified at 20% to 80% of signal swing.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at –20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.
- 6. The parameter names PCI\_CLK and PCI\_SYNC\_IN are used interchangeably in this document.
- 7. Spread spectrum is allowed up to 1% down-spread at 33kHz.(max. rate).

# <span id="page-16-0"></span>**6 RESET Initialization**

This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8315E.

# **6.1 RESET DC Electrical Characteristics**

This table provides the DC electrical characteristics for the RESET pins of the MPC8315E.



#### **Table 8. RESET Pins DC Electrical Characteristics**

# **6.2 RESET AC Electrical Characteristics**

This table provides the reset initialization AC timing specifications of the MPC8315E.



#### **Table 9. RESET Initialization Timing Specifications**

#### **DDR and DDR2 SDRAM**

#### **Table 9. RESET Initialization Timing Specifications (continued)**

#### **Note:**

- 1. t<sub>PCI SYNC</sub> IN is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the SYS\_CLK\_IN input, and PCI\_SYNC\_IN period depends on the value of CFG\_SYS\_CLKIN\_DIV.
- 2.  $t_{\rm SYS-CLK-IN}$  is the clock period of the input clock applied to SYS\_CLK\_IN. It is only valid when the device is in PCI host mode. 3. POR configuration signals consists of CFG\_RESET\_SOURCE[0:3] and CFG\_SYS\_CLKIN\_DIV.
- 4. The parameter names CFG\_SYS\_CLKIN\_DIV and CFG\_CLKIN\_DIV are used interchangeably in this document.

This table provides the PLL lock times.





# <span id="page-17-0"></span>**7 DDR and DDR2 SDRAM**

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8315E. Note that DDR SDRAM is GVDD(typ) = 2.5 V and DDR2 SDRAM is GVDD(typ) = 1.8 V.

# **7.1 DDR and DDR2 SDRAM DC Electrical Characteristics**

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MPC8315E when  $GVDD(typ) = 1.8$  V.

| <b>Parameter/Condition</b>                                         | Symbol          | Min                | <b>Max</b>         | Unit | <b>Note</b>    |
|--------------------------------------------------------------------|-----------------|--------------------|--------------------|------|----------------|
| I/O supply voltage                                                 | <b>GVDD</b>     | 1.7                | 1.9                | V    |                |
| I/O reference voltage                                              | <b>MVREF</b>    | $0.49 \times$ GVDD | $0.51 \times$ GVDD | v    | $\mathfrak{p}$ |
| I/O termination voltage<br>$V_{TT}$                                |                 | $MVREF-0.04$       | $MVREF+0.04$       | v    | 3              |
| Input high voltage                                                 | $V_{\text{IH}}$ | MVREF+ 0.125       | $GVDD + 0.3$       | V    |                |
| Input low voltage                                                  | $V_{IL}$        | $-0.3$             | MVREF $-$ 0.125    | V    |                |
| Output leakage current                                             | $I_{OZ}$        | $-9.9$             | 9.9                | μA   | 4              |
| Output high current ( $V_{\text{OUT}}$ = 1.420 V,<br>$GVDD = 1.7V$ | Ӏон             | $-13.4$            |                    | mA   |                |
| Output low current ( $V_{\text{OUT}} = 0.280 \text{ V}$ )          | <b>I</b> OL     | 13.4               |                    | mA   |                |

**Table 11. DDR2 SDRAM DC Electrical Characteristics for GVDD(typ) = 1.8 V**

#### **Table 11. DDR2 SDRAM DC Electrical Characteristics for GVDD(typ) = 1.8 V (continued)**



#### **Note:**

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

2. MVREF is expected to be equal to  $0.5 \times$  GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0  $V \leq V_{\text{OUT}} \leq$  GVDD.

This table provides the DDR2 capacitance when  $GVDD(typ) = 1.8$  V.

#### **Table 12. DDR2 SDRAM Capacitance for GVDD(typ) = 1.8 V**



#### **Note:**

1. This parameter is sampled. GVDD = 1.8 V ± 0.090 V, f = 1 MHz,  $T_A$  = 25°C, V  $_{\text{OUT}}$  = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8315E when  $GVDD(typ) = 2.5 V$ .

#### **Table 13. DDR SDRAM DC Electrical Characteristics for GVDD(typ) = 2.5 V**



#### **Note:**

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

2. MVREF is expected to be equal to  $0.5 \times$  GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3.  $V_{TT}$  is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0  $V \leq V_{\text{OUT}} \leq$  GVDD.

This table provides the DDR capacitance when  $GVDD(typ) = 2.5 V$ .

#### **Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface**



#### **DDR and DDR2 SDRAM**

#### **Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface**



1. This parameter is sampled. GVDD = 2.5 V ± 0.125 V, f = 1 MHz,  $T_A = 25^{\circ}C$ ,  $V_{OUT} = GVDD/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the current draw characteristics for  $MV_{REF}$ .

#### **Table 15. Current Draw Characteristics for MV<sub>RFF</sub>**



**Note:** 

1. The voltage regulator for MV<sub>REF</sub> must be able to supply up to 500  $\mu$ A current.

## **7.2 DDR and DDR2 SDRAM AC Electrical Characteristics**

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### **7.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications**

This table lists the input AC timing specifications for the DDR2 SDRAM (GVDD(typ) =  $1.8$  V).

#### **Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface**

At recommended operating conditions with GVDD of  $1.8V \pm 100$  mV



This table lists the input AC timing specifications for the DDR SDRAM when GVDD(typ)=2.5 V.

#### **Table 17. DDR SDRAM Input AC Timing Specifications for 2.5 V Interface**

At recommended operating conditions with GVDD of  $2.5V \pm 200$  mV



The following two tables list the input AC timing specifications for the DDR SDRAM interface.

#### **Table 18. DDR2 SDRAM Input AC Timing Specifications**

At recommended operating conditions with GVDD of (1.8 V± 100 mV)



#### **DDR and DDR2 SDRAM**

#### **Table 18. DDR2 SDRAM Input AC Timing Specifications**

At recommended operating conditions with GVDD of (1.8 V± 100 mV)



#### **Note:**

1.  $t_{CISKEW}$  represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit to be captured with MDQS[n]. This should be subtracted from the total timing budget.

2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>.This can be determined by the following equation: tDISKEW =+/-(T/4 – abs( $t_{CISKEW}$ )) where T is the clock period and abs( $t_{CISKEW}$ ) is the absolute value of  $t_{CISKEW}$ .

3. Memory controller ODT value of 150  $\Omega$  is recommended.

#### **Table 19. DDR SDRAM Input AC Timing Specifications**

At recommended operating conditions with GVDD of  $(2.5V \pm 200 \text{ mV})$ 



#### **Note:**

1.  $t_{CISKEW}$  represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit to be captured with MDQS[n]. This should be subtracted from the total timing budget.

2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation:  $t_{DISKEW} = +/-(T/4 - abs(t_{CISKEW}))$  where T is the clock period and abs( $t_{CISKEW}$ ) is the absolute value of t<sub>CISKEW</sub>.

This figure shows the DDR SDRAM input AC timing for the tolerated MDQS to MDQ skew  $(t_{\text{DISKEW}})$ 



**Figure 6. Timing Diagram for tDISKEW** 

## **7.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications**

#### **Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications**

At recommended operating conditions



**Note:** 

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing</sub> (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also,  $t_{DDKLDX}$  symbolizes DDR timing (DD) for the time  $t_{MCK}$  memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals  $\pm 0.1$  V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH).  $t_{DDKHMH}$  can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that  $t_{\text{DNHMP}}$  follows the symbol conventions described in note 1.

This figure shows the DDR SDRAM output timing for the MCK to MDQS skew measurement  $(t_{\text{DDKHMH}})$ .



**Figure 7. Timing Diagram for t<sub>DDKHMH</sub>** 

This figure shows the DDR and DDR2 SDRAM output timing diagram.



**Figure 8. DDR and DDR2 SDRAM Output Timing Diagram**

#### **DUART**

This figure provides the AC test load for the DDR bus.



# <span id="page-23-0"></span>**8 DUART**

This section describes the DC and AC electrical specifications for the DUART interface.

# **8.1 DUART DC Electrical Characteristics**

This table lists the DC electrical characteristics for the DUART interface.

#### **Table 21. DUART DC Electrical Characteristics**



# **8.2 DUART AC Electrical Specifications**

This table lists the AC timing parameters for the DUART interface.

**Table 22. DUART AC Timing Specifications**

| <b>Parameter</b>  | <b>Value</b> | Unit | <b>Note</b> |
|-------------------|--------------|------|-------------|
| Minimum baud rate | 256          | baud |             |
| Maximum baud rate | > 1,000,000  | baud |             |
| Oversample rate   | 16           |      | ⌒           |

**Note:** 

1. Actual attainable baud rate is limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each sixteenth sample.

# <span id="page-23-1"></span>**9 Ethernet: Three-Speed Ethernet, MII Management**

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.

# <span id="page-24-2"></span>**9.1 eTSEC (10/100/1000 Mbps)—MII/RMII/RGMII/RTBI Electrical Characteristics**

The electrical characteristics specified here apply to all the media-independent interface (MII), reduced gigabit MII (RGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The MII and RMII is defined for 3.3 V, while the RGMII, and RTBI can operate at 2.5 V. The RGMII and RTBI follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in [Section 9.3, "Ethernet Management](#page-30-0)  [Interface Electrical Characteristics.](#page-30-0)"

# **9.1.1 MII, RMII, RGMII, and RTBI DC Electrical Characteristics**

All MII, RMII drivers and receivers comply with the DC parametric attributes specified in [Table 23](#page-24-0) for 3.3-V operation and RGMII, RTBI drivers and receivers comply with the DC parametric attributes specified in [Table 24](#page-24-1). The RGMII and RTBI signals are based on a 2.5 V CMOS interface voltage as defined by JEDEC EIA/JESD8–5.

### **NOTE**

eTSEC should be interfaced with peripheral operating at same voltage level.

<span id="page-24-0"></span>

#### **Table 23. MII/RMII (When Operating at 3.3 V) DC Electrical Characteristics**

#### **Note:**

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in [Table 1](#page-7-1) and [Table 2](#page-8-0).

#### **Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics**

<span id="page-24-1"></span>

#### **Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics (continued)**



1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in [Table 1](#page-7-1) and [Table 2](#page-8-0).

# **9.2 MII, RMII, RGMII, and RTBI AC Timing Specifications**

The AC timing specifications for MII, RMII, RGMII, and RTBI are presented in this section.

### **9.2.1 MII AC Timing Specifications**

This section describes the MII transmit and receive AC timing specifications.

### **9.2.1.1 MII Transmit AC Timing Specifications**

This table provides the MII transmit AC timing specifications.

#### **Table 25. MII Transmit AC Timing Specifications**

At recommended operating conditions with LVDD of  $3.3$  V  $\pm$  300 mv.



**Note:** 

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit</sub> timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of  $t_{MTX}$  represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure shows the MII transmit AC timing diagram.



**Figure 10. MII Transmit AC Timing Diagram**

### **9.2.1.2 MII Receive AC Timing Specifications**

This table provides the MII receive AC timing specifications.



At recommended operating conditions with LVDD of  $3.3 \text{ V} \pm 300 \text{ mV}$ 



#### **Note:**

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example,  $t_{MRDVKH}$  symbolizes MII</sub> receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{MRX}$  clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{MRX}$  clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{MRX}$  represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. The frequency of RX\_CLK should not exceed the TX\_CLK by more than 300 ppm

This figure provides the AC test load for eTSEC.



**Figure 11. eTSEC AC Test Load**

This figure shows the MII receive AC timing diagram.



**Figure 12. MII Receive AC Timing Diagram RMII AC Timing Specifications**

## **9.2.2 RMII AC Timing Specifications**

This section describes the RMII transmit and receive AC timing specifications.

### **9.2.2.1 RMII Transmit AC Timing Specifications**

This section describes the RMII transmit and receive AC timing specifications. This table provides the RMII transmit AC timing specifications.

#### **Table 27. RMII Transmit AC Timing Specifications**

At recommended operating conditions with LVDD of 3.3 V  $\pm$  300 mv



**Note:** 

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII</sub> transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of  $t_{RMX}$  represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure shows the RMII transmit AC timing diagram.



**Figure 13. RMII Transmit AC Timing Diagram**

### **9.2.2.2 RMII Receive AC Timing Specifications**

This table provides the RMII receive AC timing specifications.

#### **Table 28. RMII Receive AC Timing Specifications**

At recommended operating conditions with LVDD of 3.3 V  $\pm$  300 mv



#### **Table 28. RMII Receive AC Timing Specifications (continued)**

At recommended operating conditions with LVDD of  $3.3$  V  $\pm$  300 mv



#### **Note:**

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII</sub> receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure provides the AC test load.



**Figure 14. AC Test Load**

This figure shows the RMII receive AC timing diagram.



**Figure 15. RMII Receive AC Timing Diagram**

### **9.2.3 RGMII and RTBI AC Timing Specifications**

This table presents the RGMII and RTBI AC timing specifications.

#### **Table 29. RGMII and RTBI AC Timing Specifications**

At recommended operating conditions (see [Table 2\)](#page-8-0)



#### **Table 29. RGMII and RTBI AC Timing Specifications (continued)**

At recommended operating conditions (see Table 2)



**Note:** 

1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the RTBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

2. This implies that PC board design requires clocks to be routed so that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.

4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three  $t_{RGT}$  of the lowest speed transitioned between. 5. Duty cycle reference is LVDD/2.

6. This symbol is used to represent the external GTX\_CLK125 and does not follow the original symbol naming convention. GTX\_CLK supply voltage is fixed at 3.3V inside the chip. If PHY supplies a 2.5 V Clock signal on this input, set TSCOMOBI bit of System I/O configuration register (SICRH) as 1. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual.

7. The frequency of RX\_CLK should not exceed the TX\_CLK by more than 300 ppm



This figure shows the RGMII and RTBI AC timing and multiplexing diagrams.

**Figure 16. RGMII and RTBI AC Timing and Multiplexing Diagrams**

# <span id="page-30-0"></span>**9.3 Ethernet Management Interface Electrical Characteristics**

The electrical characteristics specified here apply to MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for MII, RMII, RGMII, and RTBI are specified in [Section 9.1, "eTSEC \(10/100/1000](#page-24-2) Mbps)—MII/RMII/RGMII/RTBI [Electrical Characteristics](#page-24-2)."

### **9.3.1 MII Management DC Electrical Characteristics**

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| <b>Parameter</b>       | Symbol          | <b>Conditions</b>                |                               | Min                        | Max          | <b>Unit</b> |
|------------------------|-----------------|----------------------------------|-------------------------------|----------------------------|--------------|-------------|
| Supply voltage (3.3 V) | <b>NVDD</b>     |                                  |                               | 3.0                        | 3.6          | V           |
| Output high voltage    | V <sub>OH</sub> | $I_{OH} = -1.0$ mA               | $NVDD = Min$                  | 2.10                       | $NVDD + 0.3$ |             |
| Output low voltage     | $V_{OL}$        | $I_{\text{OI}} = 1.0 \text{ mA}$ | $NVDD = Min$                  | $\mathsf{V}_{\mathsf{SS}}$ | 0.50         |             |
| Input high voltage     | V <sub>IH</sub> |                                  |                               | 2.00                       |              | V           |
| Input low voltage      | $V_{IL}$        |                                  |                               |                            | 0.80         |             |
| Input high current     | ŀıн             | $NVDD = Max$                     | $V_{IN}$ <sup>1</sup> = 2.1 V |                            | 40           | μA          |

**Table 30. MII Management DC Electrical Characteristics Powered at 3.3 V**

#### **Ethernet: Three-Speed Ethernet, MII Management**

#### **Table 30. MII Management DC Electrical Characteristics Powered at 3.3 V (continued)**



**Note:** 

1. The symbol  $V_{\text{IN}}$ , in this case, represents the NV<sub>IN</sub> symbol referenced in [Table 1](#page-7-1) and [Table 2.](#page-8-0)

### **9.3.2 MII Management AC Electrical Specifications**

This table provides the MII management AC timing specifications.

#### **Table 31. MII Management AC Timing Specifications**

At recommended operating conditions with NVDD is  $3.3 \text{ V} \pm 300 \text{ mV}$ 



**Note:** 

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time  $t_{MDC}$  from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also,  $t_{MDDVKH}$  symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 133 MHz, the maximum frequency is 4.16 MHz and the minimum frequency is 0.593 MHz).

3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 133 MHz, the delay is 60 ns).

This figure shows the MII management AC timing diagram.



**Figure 17. MII Management Interface Timing Diagram**

# <span id="page-32-0"></span>**9.4 1588 Timer Specifications**

This section describes the DC and AC electrical specifications for the 1588 timer.

### **9.4.1 1588 Timer DC Specifications**

This table provides the 1588 timer DC specifications.

**Table 32. GPIO DC Electrical Characteristics**

| <b>Characteristic</b> | Symbol          | Condition                        | Min    | Max          | Unit |
|-----------------------|-----------------|----------------------------------|--------|--------------|------|
| Output high voltage   | V <sub>OH</sub> | $I_{OH} = -8.0$ mA               | 2.4    |              |      |
| Output low voltage    | $V_{OL}$        | $I_{\text{OI}} = 8.0 \text{ mA}$ |        | 0.5          |      |
| Output low voltage    | VOL             | $I_{\text{OI}} = 3.2 \text{ mA}$ |        | 0.4          |      |
| Input high voltage    | V <sub>IH</sub> |                                  | 2.0    | $NVDD + 0.3$ |      |
| Input low voltage     | $V_{IL}$        |                                  | $-0.3$ | 0.8          |      |
| Input current         | <sup>I</sup> IN | $0 V \leq V_{IN} \leq N VDD$     |        | ± 5          | μA   |

### **9.4.2 1588 Timer AC Specifications**

This table provides the 1588 timer AC specifications.





#### **Table 33. 1588 Timer AC Specifications (continued)**



**Note:** 

1. The timer can operate on rtc\_clock or tmr\_clock. These clocks get muxed and any one of them can be selected.

2. Asynchronous signals.

3. Inputs need to be stable at least one TMR clock.

# **9.5 SGMII Interface Electrical Characteristics**

Each SGMII port features a 4-wire AC-Coupled serial link from the dedicated SerDes interface of MPC8315E as shown in [Figure 18,](#page-35-0) where  $C_{TX}$  is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features  $50-\Omega$  output impedance. Each input of the SerDes receiver differential pair features  $50-\Omega$  on-die termination to XCOREVSS. The reference circuit of the SerDes transmitter and receiver is shown in [Figure 49](#page-59-0).

When an eTSEC port is configured to operate in SGMII mode, the parallel interface's output signals of this eTSEC port can be left floating. The input signals should be terminated based on the guidelines described in [Section 26.4, "Connection Recommendations](#page-100-0)," as long as such termination does not violate the desired POR configuration requirement on these pins, if applicable.

When operating in SGMII mode, the TSEC\_GTX\_CLK125 clock is not required for this port. Instead, SerDes reference clock is required on SD\_REF\_CLK and SD\_REF\_CLK pins.

## **9.5.1 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK**

The characteristics and DC requirements of the separate SerDes reference clock are described in [Section 15, "High-Speed Serial Interfaces \(HSSI\).](#page-50-0)"

# **9.5.2 AC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK**

This table lists the SGMII SerDes reference clock AC requirements. Please note that SD\_REF\_CLK and SD\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

| Symbol             | <b>Parameter Description</b>                                                                       | Min   | <b>Typical</b> | Max | Unit | <b>Note</b> |
|--------------------|----------------------------------------------------------------------------------------------------|-------|----------------|-----|------|-------------|
| <sup>I</sup> REF   | <b>REFCLK</b> cycle time                                                                           |       | 8              |     | ns   |             |
| <sup>T</sup> REFCJ | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent<br><b>REFCLK</b> cycles |       |                | 100 | DS   |             |
| <sup>I</sup> REFPJ | Phase jitter. Deviation in edge location with respect to mean edge location                        | $-50$ |                | 50  | DS   |             |

**Table 34. SD\_REF\_CLK and SD\_REF\_CLK AC Requirements**

### **9.5.3 SGMII Transmitter and Receiver DC Electrical Characteristics**

[Table 35](#page-34-0) and [Table 36](#page-35-1) describe the SGMII SerDes transmitter and receiver AC-coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (SD\_TX[n] and SD\_TX[n]) as depicted in [Figure 17.](#page-32-0)

<span id="page-34-0"></span>



#### **Note:**

1. This will not align to DC-coupled SGMII. XCOREVDD<sub>-Typ</sub>=1.0V.

2. |V<sub>OD</sub>| = |V<sub>TXn</sub> - V<del>⊺x</del><sub>n</sub>|. |V<sub>OD</sub>| is also referred as output differential peak voltage. V<sub>TX-DIFFp-p</sub> = 2\*|V<sub>OD</sub>|<sub>.</sub><br>3. The |V<sub>OD</sub>| value shown in the table assumes the following transmit equalization setting in TXEQE (for SerDes lane E) bit field of MPC8315E's SerDes Control Register 0:

• The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.

4.  $\rm\,V_{OS}$  is also referred to as output common mode voltage.

5. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of XCOREVDD<sub>-Typ</sub>=1.0V, no common mode offset variation (V<sub>OS</sub> = 500 mV), SerDes transmitter is terminated with 100- $\Omega$  differential load between TX[n] and TX[n].

#### **Ethernet: Three-Speed Ethernet, MII Management**



**Figure 18. 4-Wire AC-Coupled SGMII Serial Link Connection Example**

<span id="page-35-0"></span>





<span id="page-35-1"></span>
| <b>Parameter</b>                        | Symbol                | Min | Typ      | Max | Unit | <b>Note</b> |
|-----------------------------------------|-----------------------|-----|----------|-----|------|-------------|
| Input AC common mode voltage            | V <sub>CM_ACp-p</sub> |     |          | 100 | mV   |             |
| Receiver differential input impedance   | $Z_{RX}$ DIFF         | 80  | 100      | 120 | Ω    |             |
| Receiver common mode input<br>impedance | $Z_{\sf RX\_CM}$      | 20  |          | 35  | Ω    |             |
| Common mode input voltage               | ∨см                   |     | xcorevss |     |      |             |

**Table 36. SGMII DC Receiver Electrical Characteristics (continued)**

#### **Note:**

- 1. Input must be externally AC-coupled.
- 2.  $V_{RX\_DIFF_Pp}$  is also referred to as peak to peak input differential voltage
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The EQ shown in the table refers to the RXEQA or RXEQE bit field of MPC8315E's SerDes Control Register 0.
- 5.  $V_{CMACp-p}$  is also referred to as peak to peak AC common mode voltage.
- 6. On-chip termination to XCOREVSS.

### **9.5.4 SGMII AC Timing Specifications**

This section describes the SGMII transmit and receive AC timing specifications. Transmitter and receiver characteristics are measured at the transmitter outputs  $(TX[n]$  and  $TX[n])$  or at the receiver inputs  $(RX[n]$ and RX[n]) as depicted in [Figure 21](#page-38-0) respectively.

### **9.5.4.1 SGMII Transmit AC Timing Specifications**

This table provides the SGMII transmit AC timing targets. A source synchronous clock is not provided.

### **Table 37. SGMII Transmit AC Timing Specifications**



At recommended operating conditions with  $XCORE VDD = 1.0V \pm 5\%$ .

**Note:** 

1. Each UI is 800 ps  $\pm$  100 ppm.

### **9.5.4.2 SGMII Receive AC Timing Specifications**

This table provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data. [Figure 20](#page-37-0) shows the SGMII Receiver Input Compliance Mask eye diagram.

#### **Table 38. SGMII Receive AC Timing Specifications**

At recommended operating conditions with XCOREVDD =  $1.0V \pm 5\%$ .



**Note:** 

1. Measured at receiver.

2. Each UI is 800 ps  $\pm$  100 ppm.

3. The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs.

4. Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications.



<span id="page-37-0"></span>**Figure 20. SGMII Receiver Input Compliance Mask**



**Figure 21. SGMII AC Test/Measurement Load**

# <span id="page-38-0"></span>**10 USB**

## **10.1 USB Dual-Role Controllers**

This section provides the AC and DC electrical specifications for the USB-ULPI interface.

### **10.1.1 USB DC Electrical Characteristics**

This table lists the DC electrical characteristics for the USB interface.





**Note:** 

1. The symbol  $V_{\text{IN}}$ , in this case, represents the NV<sub>IN</sub> symbol referenced in [Table 1](#page-7-0) and [Table 2.](#page-8-0)

### **10.1.2 USB AC Electrical Specifications**

This table lists the general timing parameters of the USB-ULPI interface.

### **Table 40. USB General Timing Parameters**



#### **MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2**

**USB**





**Note:** 

1. The symbols used for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing</sub> (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the us clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- 2. All timings are in reference to USB clock.
- 3. All signals are measured from NVDD/2 of the rising edge of USB clock to 0.4 NVDD of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

<span id="page-39-1"></span>[Figure 22](#page-39-1) and [Figure 23](#page-39-0) provide the AC test load and signals for the USB, respectively.



# <span id="page-39-0"></span>**10.2 On-Chip USB PHY**

This section provides the AC and DC electrical specifications for the USB PHY interface of the MPC8315E.

For details refer to Tables 7-7 through 7-10, and Table 7-14 in the *USB 2.0 Specifications document*, and the pull-up/down resistors ECN updates, all available at www.usb.org.

This table provides the USB clock input (USB\_CLK\_IN) DC timing specifications.





This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

**Table 42. USB\_CLK\_IN AC Timing Specifications**

| <b>Parameter/Condition</b>                | <b>Conditions</b>                                                                        | <b>Symbol</b>           | Min      | <b>Typical</b> | <b>Max</b> | Unit       |
|-------------------------------------------|------------------------------------------------------------------------------------------|-------------------------|----------|----------------|------------|------------|
| Frequency range                           |                                                                                          | <sup>t</sup> USB_CLK_IN |          | 24             |            | <b>MHz</b> |
| Clock frequency tolerance                 |                                                                                          | <sup>t</sup> CLK TOL    | $-0.005$ | 0              | 0.005      | $\%$       |
| Reference clock duty cycle                | Measured at 1.6 V                                                                        | <sup>I</sup> CLK DUTY   | 40       | 50             | 60         | $\%$       |
| Total input jitter/Time interval<br>error | Peak to peak value measured with a second<br>order high-pass filter of 500 KHz bandwidth | <sup>t</sup> CLK PJ     |          |                | 200        | ps         |

# **11 Local Bus**

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8315E.

## **11.1 Local Bus DC Electrical Characteristics**

This table provides the DC electrical characteristics for the local bus interface.





# **11.2 Local Bus AC Electrical Specifications**

This table describes the general timing parameters of the local bus interface of the MPC8315E.







#### **Table 44. Local Bus General Timing Parameters (continued)**

**Note:** 

1. The symbols used for timing specifications herein follow the pattern of  $t_{(First two letters of functional)}$ 

block)(signal)(state)(reference)(state) for inputs and t(First two letters of functional block)(reference)(state)(signal)(state) for outputs. For example,  $t_{LBIXKH1}$  symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the  $t_{LBK}$  clock reference (K) goes high (H), in this case for clock one(1). Also,  $t_{LBKHOX}$  symbolizes local bus timing (LB) for the  $t_{LBK}$  clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from NVDD/2 of the rising/falling edge of LCLK0 to 0.4 NVDD of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and the load on LALE output pin equals to the load on LAD output pins.
- 8. For active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

This figure provides the AC test load for the local bus.



**Figure 24. Local Bus AC Test Load**







tLBKHOV

tLBKHOZ-

<span id="page-42-0"></span>Input Signals: LAD[0:15]

UPM Mode Output Signals: LCS[0:3]/LBS[0:1]/LGPL[0:5]





**Figure 27. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4** 

# <span id="page-43-0"></span>**12 JTAG**

This section describes the DC and AC electrical specifications for the IEEE Std 1149.1™ (JTAG) interface.

## **12.1 JTAG DC Electrical Characteristics**

This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface.

**Table 45. JTAG Interface DC Electrical Characteristics**

| <b>Characteristic</b> | Symbol          | <b>Condition</b>          | Min    | Max          | <b>Unit</b> |
|-----------------------|-----------------|---------------------------|--------|--------------|-------------|
| Input high voltage    | $V_{\text{IH}}$ |                           | 2.1    | $NVDD + 0.3$ |             |
| Input low voltage     | $V_{IL}$        |                           | $-0.3$ | 0.8          |             |
| Input current         | <sup>I</sup> IN |                           |        | ±5           | μA          |
| Output high voltage   | V <sub>OH</sub> | $I_{OH} = -8.0$ mA        | 2.4    |              | $\vee$      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA         |        | 0.5          |             |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 3.2 \text{ mA}$ |        | 0.4          |             |

## **12.2 JTAG AC Timing Specifications**

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface. This table provides the JTAG AC timing specifications as defined in [Figure 29](#page-45-0) through [Figure 32](#page-46-0).



At recommended operating conditions (see [Table 2](#page-8-0))



**Note:** 

1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive  $50-\Omega$  load (see [Table 28\)](#page-45-1). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device</sub> timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 3.  $\overline{\text{TRST}}$  is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to  $t_{\text{TCLK}}$ .
- 5. Non-JTAG signal output timing with respect to  $t_{\text{TCLK}}$ .
- 6. Guaranteed by design and characterization.

**JTAG**

#### **JTAG**

This figure provides the AC test load for TDO and the boundary-scan outputs of the MPC8315E.



**Figure 28. AC Test Load for the JTAG Interface**

<span id="page-45-1"></span>This figure provides the JTAG clock input timing diagram.



VM = Midpoint Voltage (NVDD/2)

### **Figure 29. JTAG Clock Input Timing Diagram**

<span id="page-45-0"></span>This figure provides the TRST timing diagram.



**Figure 30. TRST Timing Diagram**

This figure provides the boundary-scan timing diagram.



VM = Midpoint Voltage (NVDD/2)



This figure provides the test access port timing diagram.



**Figure 32. Test Access Port Timing Diagram**

# <span id="page-46-0"></span>13  $I^2C$

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8315E.

# **13.1 I2C DC Electrical Characteristics**

This table provides the DC electrical characteristics for the  $I<sup>2</sup>C$  interface.

**Table 47. I2C DC Electrical Characteristics**

<span id="page-46-1"></span>At recommended operating conditions with NVDD of 3.3 V  $\pm$  300 mv



**Note:** 

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

- 2.  $C_B$  = capacitance of one bus line in pF.
- 3. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual for information on the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if NVDD is switched off.

 $I^2C$ 

# **13.2 I2C AC Electrical Specifications**

This table provides the AC timing parameters for the  $I<sup>2</sup>C$  interface.

### **Table 48. I2C AC Electrical Specifications**

All values refer to  $V_{H}$  (min) and  $V_{IL}$  (max) levels (see [Table 47](#page-46-1))



**Note:** 

1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing</sub> (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also,  $t_{12SXKL}$  symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- 2. MPC8315E provides a hold time of at least 300 ns for the SDA signal (referred to the  $V_{Hmin}$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>I2DVKH</sub> has to be met only if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal.
- 4. MPC8315E does not follow the I2C-BUS Specifications version 2.1 regarding the tI2CF AC parameter.

This figure provides the AC test load for the  $I<sup>2</sup>C$ .



**Figure 33. I2C AC Test Load**

This figure shows the AC timing diagram for the  $I<sup>2</sup>C$  bus.



**Figure 34. I2C Bus AC Timing Diagram**

# **14 PCI**

This section describes the DC and AC electrical specifications for the PCI bus of the MPC8315E.

## **14.1 PCI DC Electrical Characteristics**

This table provides the DC electrical characteristics for the PCI interface.

| <b>Parameter</b>          | Symbol          | <b>Test Condition</b>                        | Min                      | Max                      | Unit |
|---------------------------|-----------------|----------------------------------------------|--------------------------|--------------------------|------|
| High-level input voltage  | V <sub>IH</sub> | $V_{\text{OUT}} \geq V_{\text{OH}}$ (min) or | $0.5 \times \text{NVDD}$ | $NVDD + 0.3$             | V    |
| Low-level input voltage   | $V_{IL}$        | $V_{\text{OUT}} \leq V_{\text{OL}}$ (max)    | $-0.5$                   | $0.3 \times$ NVDD        | v    |
| High-level output voltage | $V_{OH}$        | $NVDD = min.$<br>$I_{OH} = -500 \mu A$       | $0.9 \times \text{NVDD}$ |                          | V    |
| Low-level output voltage  | Vol             | $NVDD = min,$<br>$I_{OL}$ = 1500 $\mu$ A     |                          | $0.1 \times \text{NVDD}$ | V    |
| Input current             | <sup>I</sup> IN | $0 V \leq V_{IN} \leq N VDD$                 |                          | ±10                      | μA   |

**Table 49. PCI DC Electrical Characteristics <sup>1</sup>**

### **Note:**

1. The symbol  $V_{IN}$ , in this case, represents the  $NV_{IN}$  symbol referenced in [Table 1](#page-7-0) and [Table 2.](#page-8-0)

# **14.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the MPC8315E is configured as a host or agent device. This table shows the PCI AC timing specifications at 66 MHz.

| <b>Parameter</b>               | Symbol <sup>1</sup> | Min | Max | Unit | <b>Note</b> |
|--------------------------------|---------------------|-----|-----|------|-------------|
| Clock to output valid          | <b>IPCKHOV</b>      |     | 6.0 | ns   |             |
| Output hold from clock         | <b>IPCKHOX</b>      |     |     | ns   |             |
| Clock to output high impedance | <b>IPCKHOZ</b>      |     | 14  | ns   | 2, 3        |
| Input setup to clock           | <b>IPCIVKH</b>      | 3.3 |     | ns   | 2, 4        |

**Table 50. PCI AC Timing Specifications at 66 MHz** 

### **Table 50. PCI AC Timing Specifications at 66 MHz (continued)**



**Note:** 

1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

### This table shows the PCI AC Timing Specifications at 33 MHz.





**Note:** 

1. Note that the symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub></sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



**Figure 35. PCI AC Test Load**

This figure shows the PCI input AC timing conditions.



**Figure 36. PCI Input AC Timing Measurement Conditions**

This figure shows the PCI output AC timing conditions.



**Figure 37. PCI Output AC Timing Measurement Condition**

# **15 High-Speed Serial Interfaces (HSSI)**

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

## **15.1 Signal Terms Definition**

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

[Figure 38](#page-52-0) shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (TXn and TXn) or a receiver input (RXn and  $\overline{RXn}$ ). Each signal swings between A Volts and B Volts where  $A > B$ .

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

### **1. Single-Ended Swing**

The transmitter output signals and the receiver input signals TXn,  $\overline{TXn}$ , RXn and  $\overline{RXn}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing.

2. **Differential Output Voltage, V<sub>OD</sub>** (or Differential Output Swing):

The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{TXn} - V_{\overline{TXn}}$ . The  $V_{OD}$  value can be either positive or negative.

### 3. **Differential Input Voltage, V<sub>ID</sub>** (or **Differential Input Swing**):

The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{RXn} - V_{\overline{RXn}}$ . The  $V_{ID}$  value can be either positive or negative.

### 4. **Differential Peak Voltage**,  $V_{\text{DIFF}}$

The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{\text{DIFF}} = |A - B|$  Volts.

### 5. **Differential Peak-to-Peak**, **VDIFFp-p**

Because the differential output signal of the transmitter and the differential input signal of the receiver each range from  $A - B$  to  $-(A - B)$  Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage,  $V_{\text{DIFF-p}} = 2^*V_{\text{DIFF-p}} = 2^*$  |(A - B)| Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$ .

### 6. **Differential Waveform**

The differential waveform is constructed by subtracting the inverting signal  $(TXn)$ , for example) from the non-inverting signal (TXn, for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to [Figure 47](#page-58-0) as an example for differential waveform.

### 7. Common Mode Voltage, V<sub>cm</sub>

The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm}$  out = ( $V_{TXn}$ )  $+ V_{\overline{TXn}}$  /2 = (A + B) / 2, which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may be even different between the receiver input and driver output circuits within the same component. It's also referred as the DC offset in some occasion.



**Figure 38. Differential Voltage Definitions for Transmitter or Receiver**

<span id="page-52-0"></span>To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{TD}$ , has a swing that goes between 2.5V and 2.0V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing  $(V<sub>OD</sub>)$  has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words,  $V_{OD}$  is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage ( $V_{\text{DIFFn}}$ ) is 500 mV. The peak-to-peak differential voltage ( $V_{\text{DIFFn-n}}$ ) is 1000 mV p-p.

## <span id="page-52-2"></span>**15.2 SerDes Reference Clocks**

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks input is SD\_REF\_CLK and SD\_REF\_CLK for PCI Express and SGMII interface.

The following sections describe the SerDes reference clock requirements and some application information.

### <span id="page-52-1"></span>**15.2.1 SerDes Reference Clock Receiver Characteristics**

[Figure 39](#page-53-0) shows a receiver reference diagram of the SerDes reference clocks.

- The supply voltage requirements for XCOREVDD are specified i[n Table 1](#page-7-0) and [Table 2.](#page-8-0)
- SerDes Reference Clock Receiver Reference Circuit Structure
	- The SD REF CLK and  $\overline{SD}$  REF CLK are internally AC-coupled differential inputs as shown in [Figure 39.](#page-53-0) Each differential clock input (SD\_REF\_CLK or SD\_REF\_CLK) has a  $50-\Omega$ termination to XCOREVSS followed by on-chip AC-coupling.
	- The external reference clock driver must be able to drive this termination.
	- The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.

- The maximum average current requirement that also determines the common mode voltage range
	- When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
	- This current limitation sets the maximum common mode input voltage to be less than 0.4V  $(0.4V/50 = 8mA)$  while the minimum common mode input level is 0.1V above XCOREVSS. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0mA to 16mA (0-0.8V), such that each phase of the differential input has a single-ended swing from 0V to 800mV with the common mode voltage at 400mV.
	- If the device driving the SD\_REF\_CLK and  $\overline{SD\_REF\_CLK}$  inputs cannot drive 50 ohms to XCOREVSS DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement
	- This requirement is described in detail in the following sections.



**Figure 39. Receiver of SerDes Reference Clocks**

### <span id="page-53-0"></span>**15.2.2 DC Level Requirement for SerDes Reference Clocks**

The DC level requirement for the MPC8315E SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below.

- **Differential Mode**
	- The input amplitude of the differential clock must be between  $400mV$  and  $1600mV$  differential peak-peak (or between 200mV and 800mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800mV and greater than 200mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
	- For **external DC-coupled** connection, as described in section [15.2.1,](#page-52-1) the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be

between 100 mV and 400 mV. [Figure 40](#page-54-0) shows the SerDes reference clock input requirement for DC-coupled connection scheme.

- For **external AC-coupled** connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to XCOREVSS. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (XCOREVSS). [Figure 41](#page-54-1) shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- **Single-ended Mode**
	- The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400mV and 800mV peak-peak (from Vmin to Vmax) with  $\overline{SD\_REF\_CLK}$  either left unconnected or tied to ground.
	- The SD, REF, CLK input average voltage must be between 200 and 400 mV. [Figure 42](#page-55-0) shows the SerDes reference clock input requirement for single-ended signaling mode.
	- To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.





<span id="page-54-0"></span>

<span id="page-54-1"></span>





### <span id="page-55-0"></span>**15.2.3 Interfacing With Other Differential Signaling Levels**

With on-chip termination to XCOREVSS, the differential reference clocks inputs are HCSL (High-Speed Current Steering Logic) compatible DC-coupled.

Many other low voltage differential type outputs like LVDS (Low Voltage Differential Signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.

LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### **NOTE**

[Figure 43](#page-56-0)[–Figure 46](#page-57-0) are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it's very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8315E SerDes reference clock receiver requirement provided in this document.

This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8315E SerDes reference clock input's DC requirement.



**Figure 43. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)**

<span id="page-56-0"></span>This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the MPC8315E SerDes reference clock input's allowed range (100 to 400mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features  $50-\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.



**Figure 44. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only)**

[Figure 45](#page-57-1) shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with MPC8315E SerDes reference clock input's DC requirement, AC-coupling has to be used. [Figure 45](#page-57-1)

assumes that the LVPECL clock driver's output impedance is  $50\Omega$ . R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from  $140\Omega$  to  $240\Omega$  depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's  $50-\Omega$  termination resistor to attenuate the LVPECL output's differential peak level such that it meets the MPC8315E SerDes reference clock's differential input amplitude requirement (between 200mV and 800mV differential peak). For example, if the LVPECL output's differential peak is 900mV and the desired SerDes reference clock input amplitude is selected as 600mV, the attenuation factor is 0.67, which requires  $R2 = 25\Omega$ . Please consult clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip.



**Figure 45. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only)**

<span id="page-57-1"></span>This figure shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with MPC8315E SerDes reference clock input's DC requirement.



<span id="page-57-0"></span>**Figure 46. Single-Ended Connection (Reference Only)**

## **15.2.4 AC Requirements for SerDes Reference Clocks**

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15MHz is filtered by the PLL. The most problematic phase noise occurs in the 1-15MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters common to SGMII and PCI Express protocols.

### **Table 52. SerDes Reference Clock Common AC Parameters**

At recommended operating conditions with XCOREVDD=  $1.0V \pm 5\%$ 



**Note:** 

- 1. Measurement taken from single ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See [Figure 47.](#page-58-0)
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See [Figure 48](#page-59-0).



<span id="page-58-0"></span>**Figure 47. Differential Measurement Points for Rise and Fall Time**



**Figure 48. Single-Ended Measurement Points for Rise and Fall Time Matching**

<span id="page-59-0"></span>The other detailed AC requirements of the SerDes Reference Clocks is defined by each interface protocol based on application usage. Refer to the following sections for detailed information:

- [Section 9.5.2, "AC Requirements for SGMII SD\\_REF\\_CLK and SD\\_REF\\_CLK](#page-33-1)"
- [Section 16.2, "AC Requirements for PCI Express SerDes Clocks](#page-60-0)"

### **15.2.4.1 Spread Spectrum Clock**

SD\_REF\_CLK/SD\_REF\_CLK are not intended to be used with, and should not be clocked by, a spread spectrum clock source.

## **15.3 SerDes Transmitter and Receiver Reference Circuits**

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



**Figure 49. SerDes Transmitter and Receiver Reference Circuits**

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express or SGMII) in this document based on the application usage:

- [Section 9.5, "SGMII Interface Electrical Characteristics](#page-33-0)"
- [Section 16, "PCI Express"](#page-60-1)

Note that external AC Coupling capacitor is required for the above two serial transmission protocols with the capacitor value defined in specification of each protocol section.

# <span id="page-60-1"></span>**16 PCI Express**

This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8315E.

### **16.1 DC Requirements for PCI Express SD\_REF\_CLK and SD\_REF\_CLK**

For more information, see [Section 15.2, "SerDes Reference Clocks](#page-52-2)."

## <span id="page-60-0"></span>**16.2 AC Requirements for PCI Express SerDes Clocks**

This table lists the PCI Express SerDes clock AC requirements.





## **16.3 Clocking Dependencies**

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

## **16.4 Physical Layer Specifications**

Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer please use the *PCI Express Base Specification*, Rev. 1.0a.

## **16.4.1 Differential Transmitter (TX) Output**

This table defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.



### **Table 54. Differential Transmitter (TX) Output Specifications**

#### **PCI Express**





#### **PCI Express**





#### **Note:**

- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in [Figure 52](#page-67-0) and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in [Figure 50.](#page-63-0))
- 3. A  $T_{TX-EYE}$  = 0.70 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX}$  = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes, see [Figure 52\)](#page-67-0). Note that the series capacitors,  $C_{TX}$ , is optional for the return loss measurement.
- 5. Measured between 20%–80% at transmitter package pins into a test load as shown in [Figure 52](#page-67-0) for both  $V_{TX-D+}$  and  $V_{TX-D+}$ .
- 6. See Section 4.3.1.8 of the PCI Express Base Specifications, Rev 1.0a.
- 7. See Section 4.2.6.3 of the PCI Express Base Specifications, Rev 1.0a.
- 8. MPC8315E SerDes transmitter does not have  $C_{TX}$  built-in. An external AC Coupling capacitor is required

<sup>1.</sup> No test load is necessarily associated with this value.

### **16.4.2 Transmitter Compliance Eye Diagrams**

The TX eye diagram in [Figure 50](#page-63-0) is specified using the passive compliance/test measurement load (see [Figure 52](#page-67-0)) in place of any real PCI Express interconnect + RX component. There are two eye diagrams that must be met for the transmitter. Both diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending on whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### **NOTE**

It is recommended that the recovered TX UI be calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits).



<span id="page-63-0"></span>**Figure 50. Minimum Transmitter Timing and Voltage Output Compliance Specifications**

## **16.4.3 Differential Receiver (RX) Input Specifications**

This table defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins.

| <b>Parameter</b>                                                                    | Symbol                                  | <b>Comments</b>                                                                                                                                                                                                                                                                                                                                                                   | Min    | <b>Typical</b> | Max    | Unit     | <b>Note</b>    |
|-------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|--------|----------|----------------|
| Unit interval                                                                       | UI                                      | Each UI is 400 ps $\pm$ 300 ppm. UI<br>does not account for Spread<br>Spectrum Clock dictated<br>variations.                                                                                                                                                                                                                                                                      | 399.88 | 400            | 400.12 | ps       | 1              |
| Differential peak-to-peak<br>output voltage                                         | V <sub>RX-DIFFp-p</sub>                 | $V_{RX-DIFFp-p} = 2^*  V_{RX-D+} - V_{RX-D-} $                                                                                                                                                                                                                                                                                                                                    | 0.175  |                | 1.200  | $\vee$   | 2              |
| Minimum receiver eye width                                                          | T <sub>RX-EYE</sub>                     | The maximum interconnect<br>media and Transmitter jitter that<br>can be tolerated by the Receiver<br>can be derived as<br>$T_{\text{RX-MAX-JITTER}}$ = 1 - $U_{\text{RX-EYE}}$ =<br>$0.6$ UI.                                                                                                                                                                                     | 0.4    |                |        | UI       | 2, 3           |
| Maximum time between the<br>jitter median and maximum<br>deviation from the median. | TRX-EYE-MEDIAN-to-MAX-JI<br><b>TTER</b> | Jitter is defined as the<br>measurement variation of the<br>crossing points ( $V_{RX-DIFFp-p} = 0$<br>V) in relation to a recovered TX<br>UI. A recovered TX UI is<br>calculated over 3500<br>consecutive unit intervals of<br>sample data. Jitter is measured<br>using all edges of the 250<br>consecutive UI in the center of<br>the 3500 UI used for calculating<br>the TX UI. |        |                | 0.3    | UI       | 2, 3, 7        |
| AC peak common mode<br>input voltage                                                | V <sub>RX-CM-ACp</sub>                  | $V_{RX-CM-ACp} =  V_{RXD+} + V_{RXD-} /2$<br>- V <sub>RX-CM-DC</sub><br>$V_{RX-CM-DC} = DC_{(avg)}$ of $ V_{RX-D+} +$<br>$V_{\mathsf{RX}\text{-}\mathsf{D}}$ ./2                                                                                                                                                                                                                  |        |                | 150    | mV       | $\overline{2}$ |
| Differential return loss                                                            | RL <sub>RX-DIFF</sub>                   | Measured over 50 MHz to 1.25<br>GHz with the D+ and D- lines<br>biased at +300 mV and -300 mV,<br>respectively.                                                                                                                                                                                                                                                                   | 15     |                |        | dB       | 4              |
| Common mode return loss                                                             | $RL_{RX-CM}$                            | Measured over 50 MHz to 1.25<br>GHz with the D+ and D- lines<br>biased at 0 V.                                                                                                                                                                                                                                                                                                    | 6      |                |        | dB       | 4              |
| DC differential input<br>impedance                                                  | Z <sub>RX-DIFF-DC</sub>                 | RX DC differential mode<br>impedance.                                                                                                                                                                                                                                                                                                                                             | 80     | 100            | 120    | $\Omega$ | 5              |
| DC Input Impedance                                                                  | $Z_{RX-DC}$                             | Required RX D+ as well as D-<br>DC Impedance $(50 \pm 20\%)$<br>tolerance).                                                                                                                                                                                                                                                                                                       | 40     | 50             | 60     | $\Omega$ | 2, 5           |

**Table 55. Differential Receiver (RX) Input Specifications**



#### **Table 55. Differential Receiver (RX) Input Specifications (continued)**

#### **Note:**

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in [Figure 52](#page-67-0) should be used as the RX device when taking measurements (also refer to the receiver compliance eye diagram shown in [Figure 51](#page-66-0)). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A  $T_{RX-FYF} = 0.40$  UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D– line biased to –300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50  $\Omega$  to ground for both the D+ and D– line (that is, as measured by a vector network analyzer with 50- $\Omega$  probes, see [Figure 52](#page-67-0)). Note that the series capacitors,  $C_{TX}$ , is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port.
- 6. The RX DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### **16.5 Receiver Compliance Eye Diagrams**

The RX eye diagram in [Figure 51](#page-66-0) is specified using the passive compliance/test measurement load (see [Figure 52](#page-67-0)) in place of any real PCI Express RX component. In general, the minimum receiver eye diagram measured with the compliance/test measurement load (see [Figure 52\)](#page-67-0) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. RX component designer should provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in [Figure 51\)](#page-66-0) expected at the input receiver based on an adequate combination of system simulations and the return loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI.

### **NOTE**

The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50  $\Omega$  probes—see [Figure 52](#page-67-0)). Note that the series capacitors,  $C_{\text{PEACTX}}$ , are optional for the return loss measurement.





### <span id="page-66-0"></span>**16.5.1 Compliance Test and Measurement Load**

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in [Figure 52](#page-67-0).

### **NOTE**

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D– not being exactly matched in length at the package pin boundary.



**Figure 52. Compliance Test/Measurement Load**

# <span id="page-67-0"></span>**17 Serial ATA (SATA)**

The serial ATA (SATA) of the MPC8315E is designed to comply with Serial ATA 2.5 Specification. Note that the external cabled applications or long backplane applications (Gen1x  $\&$  Gen2x) are not supported.

## **17.1 Requirements for SATA REF\_CLK**

The reference clock for MPC8315E is a single ended input clock required for the SATA Interface operation. The AC requirements for the SATA reference clock are listed in the this table.

| <b>Parameter</b>                   | <b>Symbol</b>                            | <b>Conditions</b>                  | Min    | <b>Typical</b> | Max            | Unit       | <b>Note</b> |
|------------------------------------|------------------------------------------|------------------------------------|--------|----------------|----------------|------------|-------------|
| Frequency range                    | t <sub>CLK_REF</sub>                     |                                    | 50     | 75             | 150            | <b>MHz</b> | 1           |
| Clock frequency tolerance          | t <sub>CLK_TOL</sub>                     |                                    | $-350$ | $\mathbf 0$    | $+350$         | ppm        |             |
| Input High Voltage                 | $V_{CLK$ <sub>INHI</sub>                 |                                    | 2.0    |                |                | $\vee$     |             |
| Input Low Voltage                  | V <sub>CLK_INLo</sub>                    |                                    |        |                | 0.7            | $\vee$     |             |
| Reference clock rise and fall time | $t_{CLK\_RISE}$<br><sup>t</sup> CLK_FALL | 20% to 80% of<br>nominal amplitude |        |                | $\overline{2}$ | ns         |             |
| Reference clock duty cycle         | t <sub>CLK_DUTY</sub>                    | Measured at 1.6V                   | 40     | 50             | 60             | %          |             |

**Table 56. Reference Clock Input Requirements**

| <b>Parameter</b>                                                              | Symbol              | <b>Conditions</b>                      | Min | <b>Typical</b> | Max | Unit | <b>Note</b> |
|-------------------------------------------------------------------------------|---------------------|----------------------------------------|-----|----------------|-----|------|-------------|
| Total reference clock jitter, phase noise<br>integration from 100 Hz to 3 MHz | <sup>t</sup> CLK PJ | peak to peak jitter<br>at refClk input |     |                | 100 | ps   |             |

**Table 56. Reference Clock Input Requirements (continued)**

**Note:** 

1. Only 50/75/100/125/150 MHz have been tested, other in between values will not work correctly with the rest of the system.



**Figure 53. Reference Clock Timing Waveform**

### **17.2 SATA AC Electrical Characteristics**

This table provides the general AC parameters for the SATA interface.

**Table 57. SATA AC Electrical Characteristics**

| <b>Parameter</b>                                 | Symbol                | <b>Min</b> | <b>Typical</b>       | <b>Max</b> | <b>Units</b> | <b>Note</b> |
|--------------------------------------------------|-----------------------|------------|----------------------|------------|--------------|-------------|
| <b>Channel Speed</b><br>1.5G<br>3.0 <sub>G</sub> | <sup>I</sup> CH SPEED |            | 1.5<br>3.0           |            | Gbps         |             |
| Unit Interval<br>1.5G<br>3.0 <sub>G</sub>        | Т <sub>иі</sub>       |            | 666.4333<br>333.3333 |            | ps           |             |

**Timers**

## **17.3 Out-of-Band (OOB) Electrical Characteristics**

This table provides the out-of-band (OOB) electrical characteristics for the SATA interface of the MPC8315.

| <b>Parameter</b>                                              | Symbol                                | <b>Min</b> | <b>Typical</b> | Max        | <b>Units</b> | <b>Note</b> |
|---------------------------------------------------------------|---------------------------------------|------------|----------------|------------|--------------|-------------|
| OOB Signal Detection Threshold<br>1.5G                        |                                       |            |                |            |              |             |
| 3.0G                                                          | V <sub>SATA_OOBDETE</sub>             | 50<br>75   | 100<br>125     | 200<br>200 | mVp-p        |             |
| UI During OOB Signaling                                       | $TSATA_UIOOB$                         |            | 666.67         |            | ps           |             |
| COMINIT/ COMRESET and<br><b>COMWAKE Transmit Burst Length</b> | T <sub>SATA</sub> _UIOOBTXB           |            | 160            |            | UI           |             |
| <b>COMINIT/COMRESET Transmit Gap</b><br>Length                | Г <sub>SATA_UIOOBTXGap</sub>          |            | 480            |            | UI           |             |
| <b>COMWAKE Transmit Gap Length</b>                            | T <sub>SATA</sub> _UIOOBTX<br>WakeGap |            | 160            |            | UI           |             |

**Table 59. Out-of-Band (OOB) Electrical Characteristics**

# **18 Timers**

This section describes the DC and AC electrical specifications for the timers of the MPC8315E.

## **18.1 Timers DC Electrical Characteristics**

This table provides the DC electrical characteristics for the timers pins, including TIN, TOUT, TGATE, and RTC\_CLK.

| <b>Characteristic</b> | <b>Symbol</b>   | <b>Condition</b>             | Min    | Max          | Unit   |
|-----------------------|-----------------|------------------------------|--------|--------------|--------|
| Output high voltage   | $V_{OH}$        | $I_{OH} = -8.0$ mA           | 2.4    |              | $\vee$ |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 8.0$ mA            |        | 0.5          | V      |
| Output low voltage    | $V_{OL}$        | $I_{OL} = 3.2 \text{ mA}$    |        | 0.4          |        |
| Input high voltage    | $V_{\text{IH}}$ |                              | 2.1    | $NVDD + 0.3$ | V      |
| Input low voltage     | $V_{IL}$        |                              | $-0.3$ | 0.8          | V      |
| Input current         | <sup>I</sup> IN | $0 V \leq V_{IN} \leq N VDD$ |        | ± 5          | μA     |

**Table 60. Timers DC Electrical Characteristics**

## **18.2 Timers AC Timing Specifications**

This table provides the timers input and output AC timing specifications.

**Table 61. Timers Input AC Timing Specifications** 

| <b>Characteristic</b>             | Svmbol             | Min | Unit |
|-----------------------------------|--------------------|-----|------|
| Timers inputs—minimum pulse width | <sup>l</sup> TIWID | 20  | ns   |

### **Table 61. Timers Input AC Timing Specifications**



1. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers input are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the Timers.



**Figure 54. Timers AC Test Load**

# **19 GPIO**

This section describes the DC and AC electrical specifications for the GPIO of the MPC8315E.

## **19.1 GPIO DC Electrical Characteristics**

This table provides the DC electrical characteristics for the GPIO.





## **19.2 GPIO AC Timing Specifications**

This table provides the GPIO input and output AC timing specifications.

### **Table 63. GPIO Input AC Timing Specifications**



**Note:** 

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least  $t_{PIWID}$  ns to ensure proper operation.

#### **IPIC**

This figure provides the AC test load for the GPIO.



# **20 IPIC**

This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8315E.

## **20.1 IPIC DC Electrical Characteristics**

This table provides the DC electrical characteristics for the external interrupt pins.



### **Table 64. IPIC DC Electrical Characteristics**

## **20.2 IPIC AC Timing Specifications**

This table provides the IPIC input and output AC timing specifications.

### **Table 65. IPIC Input AC Timing Specifications**



**Note:** 

1. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode.

# **21 SPI**

This section describes the DC and AC electrical specifications for the SPI of the MPC8315E.
This table provides the DC electrical characteristics for the SPI.

**21.1 SPI DC Electrical Characteristics**



**Table 66. SPI DC Electrical Characteristics**

### **21.2 SPI AC Timing Specifications**

<span id="page-72-0"></span>This table and provide the SPI input and output AC timing specifications.





**Note:** 

1. Output specifications are measured from the 50% level of the rising edge of SPICLK to the 50% level of the signal. Timings are measured at the pin.

2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for</sub> inputs and  $t_{\text{(first two letters of functional block)}(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{\text{NIKHOX}}$  symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

This figure provides the AC test load for the SPI.



**Figure 56. SPI AC Test Load**

[Figure 57](#page-73-0) and [Figure 58](#page-73-1) represent the AC timing from [Table 67](#page-72-0). Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

### **TDM**

This figure shows the SPI timing in slave mode (external clock).



**Note:** The clock edge is selectable on SPI.



<span id="page-73-0"></span>This figure shows the SPI timing in master mode (internal clock).



**Note:** The clock edge is selectable on SPI.

**Figure 58. SPI AC Timing in Master Mode (Internal Clock) Diagram**

## <span id="page-73-1"></span>**22 TDM**

This section describes the DC and AC electrical specifications for the TDM of the MPC8315E.

## **22.1 TDM DC Electrical Characteristics**

This table provides the DC electrical characteristics TDM.

**Table 68. TDM DC Electrical Characteristics**

| <b>Characteristic</b> | Symbol          | <b>Condition</b>                 | Min    | Max          | Unit   |
|-----------------------|-----------------|----------------------------------|--------|--------------|--------|
| Output high voltage   | V <sub>OH</sub> | $I_{OH} = -8.0$ mA               | 2.4    |              | V      |
| Output low voltage    | $V_{OL}$        | $I_{\text{OI}} = 8.0 \text{ mA}$ |        | 0.5          | V      |
| Output low voltage    | $V_{OL}$        | $I_{\text{OI}} = 3.2 \text{ mA}$ |        | 0.4          | $\vee$ |
| Input high voltage    | V <sub>IH</sub> |                                  | 2.1    | $NVDD + 0.3$ |        |
| Input low voltage     | $V_{IL}$        |                                  | $-0.3$ | 0.8          | V      |
| Input current         | <sup>I</sup> IN | $0 V \leq V_{IN} \leq N VDD$     |        | ± 5          | μA     |

## **22.2 TDM AC Electrical Characteristics**

This table provides the TDM AC timing specifications.

**Table 69. TDM AC Timing specifications**

| <b>Parameter/Condition</b>                   | Symbol                | Min  | Max  | Unit |
|----------------------------------------------|-----------------------|------|------|------|
| TDMxRCK/TDMxTCK                              | $t_{DM}$              | 20.0 |      | ns   |
| TDMxRCK/TDMxTCK high pulse width             | <sup>t</sup> DM_HIGH  | 8.0  |      | ns   |
| TDMxRCK/TDMxTCK low pulse width              | <sup>t</sup> DM LOW   | 8.0  |      | ns   |
| TDMxRCK/TDMxTCK rise time (20% to 80%)       | t <sub>DMKH</sub>     | 1.0  | 4.0  | ns   |
| TDMxRCK/TDMxTCK fall time (80% to 20%)       | t <sub>DMKL</sub>     | 1.0  | 4.0  | ns   |
| TDM all input setup time                     | <sup>t</sup> DMIVKH   | 3.0  |      | ns   |
| <b>TDMxRD</b> hold time                      | <sup>t</sup> DMRDIXKH | 3.5  |      | ns   |
| TDMxTFS/TDMxRFS input hold time              | <sup>t</sup> DMFSIXKH | 2.0  |      | ns   |
| TDMxTCK High to TDMxTD output active         | <sup>t</sup> DM_OUTAC | 4.0  |      | ns   |
| TDMxTCK High to TDMxTD output valid          | <sup>t</sup> DMTKHOV  |      | 14.0 | ns   |
| TDMxTD hold time                             | <sup>t</sup> DMTKHOX  | 2.0  |      | ns   |
| TDMxTCK High to TDMxTD output high impedance | <sup>t</sup> DM_OUTHI |      | 10.0 | ns   |
| TDMxTFS/TDMxRFS output valid                 | <sup>t</sup> DMFSKHOV |      | 13.5 | ns   |
| TDMxTFS/TDMxRFS output hold time             | <sup>t</sup> DMFSKHOX | 2.5  |      | ns   |

**Note:** 

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for</sub> inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example,  $t_{TDMIVKH}$  symbolizes TDM timing</sub> (DM) with respect to the time the input signals (I) reach the valid state (V) relative to the TDM Clock,  $t_{TC}$ , reference (K) going to the high (H) state or setup time. Also, output signals (O), hold (X).

2. Output values are based on 30 pF capacitive load.

3. Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. TDMxTCK and TDMxRCK are shown using the rising edge.

This figure shows the TDM receive signal timing.



**Figure 59. TDM Receive Signals**

This figure shows the TDM transmit signal timing.



**Figure 60. TDM Transmit Signals**

## <span id="page-75-1"></span>**23 Package and Pin Listings**

This section details package parameters, pin assignments, and dimensions. The MPC8315E is available in a thermally enhanced plastic ball grid array (TEPBGA II), see [Section 23.1, "Package Parameters for the](#page-75-0)  [MPC8315E TEPBGA II,](#page-75-0)" and [Section 23.2, "Mechanical Dimensions of the TEPBGA II,](#page-76-0)" for information on the TEPBGA II.

## <span id="page-75-0"></span>**23.1 Package Parameters for the MPC8315E TEPBGA II**

The package parameters are as provided in the following list. The package type is 29 mm  $\times$  29 mm, TEPBGA II.



## <span id="page-76-0"></span>**23.2 Mechanical Dimensions of the TEPBGA II**

This figure shows the mechanical dimensions and bottom surface nomenclature of the 620-pin TEPBGA II package.



### **Notes:**

1. All dimensions are in millimeters.

- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

**Figure 61. Mechanical Dimensions and Bottom Surface Nomenclature of the TEPBGA II**

### **23.3 Pinout Listings**

This table provides the pin-out listing for the TEPBGA II package.

### **Table 70. MPC8315E TEPBGA II Pinout Listing**

<span id="page-77-0"></span>



### **Table 70. MPC8315E TEPBGA II Pinout Listing (continued)**



### **Table 70. MPC8315E TEPBGA II Pinout Listing (continued)**















### **Table 70. MPC8315E TEPBGA II Pinout Listing (continued)**













### **Table 70. MPC8315E TEPBGA II Pinout Listing (continued)**



### **Table 70. MPC8315E TEPBGA II Pinout Listing (continued)**



### **Note:**

<span id="page-88-7"></span>1. This pin is an open drain signal. A weak pull-up resistor  $(1 k\Omega)$  should be placed on this pin to NVDD.

<span id="page-88-3"></span>2. This pin is an open drain signal. A weak pull-up resistor  $(2-10 \text{ k}\Omega)$  should be placed on this pin to NVDD.

<span id="page-88-0"></span>3. This output is actively driven during reset rather than being three-stated during reset.

<span id="page-88-4"></span>4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.

<span id="page-88-8"></span>5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI specifications recommendation.

<span id="page-88-5"></span>6. This pin must always be tied to VSS.

<span id="page-88-6"></span>7. Thermal sensitive resistor.

<span id="page-88-10"></span>8. This pin should be connected to USB\_VSSA\_BIAS through 10K precision resistor.

<span id="page-88-9"></span>9. The LB\_POR\_CFG\_BOOT\_ECC functionality for this pin is only available in MPC8315E revision 1.1 and later. The LB\_POR\_CFG\_BOOT\_ECC is sampled only during the PORESET negation. This pin with an internal pull down resistor enables the ECC by default. To disable the ECC an external strong pull up resistor or a tristate buffer is needed.

10. This pin should be connected to an external 2.7 K  $\pm$ 1% resistor connected to VSS. The resistor should be placed as close as possible to the input.

<span id="page-88-1"></span>11.This pin has a weak internal pull-down.

<span id="page-88-2"></span>12.This pin has a weak internal pull-up.

```
Clocking
```
# <span id="page-89-1"></span>**24 Clocking**

This figure shows the internal distribution of clocks within the MPC8315E.



<sup>1</sup> Multiplication factor M = 1, 1.5, 2, 2.5, and 3. Value is decided by RCWLR[COREPLL].

<span id="page-89-0"></span><sup>2</sup> Multiplication factor L = 2, 3, 4 and 5. Value is decided by RCWLR[SPMF].



The primary clock source can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, SYS\_CLK\_IN is its primary input clock. SYS\_CLK\_IN feeds the PCI clock divider  $(\div 2)$  and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_SYS\_CLKIN\_DIV configuration input selects whether SYS\_CLK\_IN or SYS\_CLK\_IN/2 is driven out on the PCI\_SYNC\_OUT signal.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI CLK is the primary input clock. When the device is configured as a PCI agent device the SYS\_CLK\_IN signal should be tied to GND.

As shown in [Figure 62](#page-89-0), the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock (*csb\_clk*), the internal clock for the DDR controller (*ddr\_clk*), and the internal clock for the local bus interface unit (*lbiu clk*).

The *csb* clk frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb$ <sub>-C</sub>lk = {PCI\_SYNC\_IN  $\times$  (1 + ~ CFG\_SYS\_CLKIN\_DIV)}  $\times$  SPMF

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + ~ CFG\_SYS\_CLKIN\_DIV) is the SYS\_CLK\_IN frequency.

The *csb* clk serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_c$ *clk* = *csb\_clk* × (1 + RCWL[DDRCM])

Note that *ddr\_clk* is not the external memory bus frequency; *ddr\_clk* passes through the DDR clock divider  $(\div 2)$  to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as *ddr\_clk*.

The internal *lbiu clk* frequency is determined by the following equation:

*lbiu\_clk* =  $csb$ \_*clk*  $\times$  (1 + RCWL[LBCM])

Note that *lbiu clk* is not the external local bus frequency; *lbiu clk* passes through the LBIU clock divider to create the external local bus clock outputs (LCLK[0:1]). The LBIU clock divider ratio is controlled by LCRR[CLKDIV].

In addition, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. [Table 71](#page-91-0) specifies which units have a configurable clock frequency.

<span id="page-91-0"></span>

### **Table 71. Configurable Clock Units**

This table provides the operating frequencies for the TEPBGA II under recommended operating conditions (see [Table 2\)](#page-8-0).





**Note:** 

1. The SYS\_CLK\_IN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting csb\_clk, MCK, LCLK[0:1], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies.

2. The DDR data rate is 2x the DDR memory bus frequency.

3. The local bus frequency is 1/2, 1/4, or 1/8 of the Ibiu\_clk frequency (depending on LCRR[CLKDIV]) which is in turn 1x or 2x the csb\_clk frequency (depending on RCWL[LBCM]).

## <span id="page-91-1"></span>**24.1 System PLL Configuration**

The system PLL is controlled by the RCWL[SPMF] parameter. [Table 73](#page-92-0) shows the multiplication factor encodings for the system PLL.

### **NOTE**

If RCWL[DDRCM] and RCWL[LBCM] are both cleared, the system PLL VCO frequency =  $(CSB$  frequency)  $\times$  (System PLL VCO Divider).

If either RCWL[DDRCM] or RCWL[LBCM] are set, the system PLL VCO frequency =  $2 \times (CSB$  frequency)  $\times$  (System PLL VCO Divider).

The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 450–750 MHz.

#### **Clocking**



<span id="page-92-0"></span>

As described in [Section 24, "Clocking,](#page-89-1)" The LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_SYS\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (SYS\_CLK\_IN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). [Table 74](#page-92-1) and [Table 75](#page-92-2) shows the expected frequency values for the CSB frequency for select *csb\_clk* to SYS\_CLK\_IN/PCI\_SYNC\_IN ratios.



<span id="page-92-1"></span>

<sup>1</sup> CFG\_SYS\_CLKIN\_DIV select the ratio between SYS\_CLK\_IN and PCI\_SYNC\_OUT.

<sup>2</sup> SYS\_CLK\_IN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

 $3$  In the Host mode it does not matter if the value is High or Low.



<span id="page-92-2"></span>

<sup>1</sup> CFG\_SYS\_CLKIN\_DIV doubles csb\_clk if set low.

<sup>2</sup> SYS\_CLK\_IN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

**Clocking**

## <span id="page-93-2"></span>**24.2 Core PLL Configuration**

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). [Table 76](#page-93-1) shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in [Table 76](#page-93-1) should be considered as reserved.

### **NOTE**

Core VCO frequency = core frequency  $\times$  VCO divider VCO divider has to be set properly so that the core VCO frequency is in the range of 400–800 MHz.

<span id="page-93-1"></span>

### **Table 76. e300 Core PLL Configuration**

<sup>1</sup> Core VCO frequency = core frequency  $\times$  VCO divider.

## **24.3 Suggested PLL Configurations**

To simplify the PLL configurations, the MPC8315E might be separated into two clock domains. The first domain contain the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. [Table 77](#page-93-0) shows suggested PLL configurations for 33, 25, and 66 MHz input clocks.

<span id="page-93-0"></span>

| Conf. No. | <b>SPMF</b> | Core\PLL | Input Clock Frequency (MHz)   CSB Frequency (MHz)   Core Frequency (MHz) |        |        |
|-----------|-------------|----------|--------------------------------------------------------------------------|--------|--------|
|           | 0100        | 0000100  | 33.33                                                                    | 133.33 | 266.66 |
|           | 0010        | 0000100  | 66.67                                                                    | 133.33 | 266.66 |
|           | 0100        | 0000101  | 33.33                                                                    | 133.33 | 333.33 |
|           | 0101        | 0000101  | 25                                                                       | 125    | 312.5  |

**Table 77. Suggested PLL Configurations**

| Conf. No. | <b>SPMF</b> | Core\PLL | Input Clock Frequency (MHz)   CSB Frequency (MHz)   Core Frequency (MHz) |        |        |
|-----------|-------------|----------|--------------------------------------------------------------------------|--------|--------|
|           | 0010        | 0000101  | 66.67                                                                    | 133.33 | 333.33 |
|           | 0101        | 0000110  | 25                                                                       | 125    | 375    |
|           | 0100        | 0000110  | 33.33                                                                    | 133.33 | 400    |
|           | 0010        | 0000110  | 66.67                                                                    | 133.33 | 400    |

**Table 77. Suggested PLL Configurations**

## <span id="page-94-0"></span>**25 Thermal**

This section describes the thermal specifications of the MPC8315E.

## **25.1 Thermal Characteristics**

This table provides the package thermal characteristics for the 620 29  $\times$  29 mm TEPBGA II.



### **Table 78. Package Thermal Characteristics for TEPBGA II**

**Note:** 

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## **25.2 Thermal Management Information**

For the following sections,  $P_D = (VDD \times I_{DD}) + P_{I/O}$  where  $P_{I/O}$  is the power dissipation of the I/O drivers.

### **25.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance**

An estimation of the chip junction temperature,  $T_J$ , can be obtained from the equation:

 $T_J = T_A + (R_{\theta J A} \times P_D)$ where:  $T_J$  = junction temperature (°C)  $T_A$  = ambient temperature for the package ( $\textdegree$ C)  $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. As a general statement, the value obtained on a single layer board is appropriate for a tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_J$  -  $T_A$ ) are possible.

### **25.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance**

The thermal performance of a device cannot be adequately predicted from the junction to ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

 $T_J = T_B + (R_{\theta J B} \times P_D)$ where:  $T_J$  = junction temperature (°C)  $T_B$  = board temperature at the package perimeter (°C)  $R_{\theta} =$  junction to board thermal resistance (°C/W) per JESD51-8  $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### **25.2.3 Experimental Determination of Junction Temperature**

To determine the junction temperature of the device in the application after prototypes are available, the Thermal Characterization Parameter ( $\Psi_{IT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$
T_J = T_T + (\Psi_{JT} \times P_D)
$$
  
where:  

$$
T_J = \text{junction temperature } (^{\circ}C)
$$
  

$$
T_T = \text{thermocouple temperature on top of package } (^{\circ}C)
$$
  

$$
\Psi_{JT} = \text{junction to ambient thermal resistance } (^{\circ}C/W)
$$
  

$$
P_D = \text{power dissipation in the package (W)}
$$

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### **25.2.4 Heat Sinks and Junction-to-Case Thermal Resistance**

In some application environments, a heat sink is required to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction to case thermal resistance and a case to ambient thermal resistance:

$$
R_{\theta J A} = R_{\theta J C} + R_{\theta C A}
$$
  
where:  

$$
R_{\theta J A} = \text{junction to ambient thermal resistance } (^{\circ}C/W)
$$
  

$$
R_{\theta J C} = \text{junction to case thermal resistance } (^{\circ}C/W)
$$
  

$$
R_{\theta C A} = \text{case to ambient thermal resistance } (^{\circ}C/W)
$$

 $R_{\theta I}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

To illustrate the thermal performance of the devices with heat sinks, the thermal performance has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

 $\mathbf{w}$ 



**Table 79. Heat Sinks and Junction-to-Case Thermal Resistance of MPC8315E TEPBGA II**

Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling and the convection cooling of the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request.

Heat sink vendors include the following list:



### **Thermal**



## **25.3 Heat Sink Attachment**

When attaching heat sinks to these devices, an interface material is required. The best method is to use thermal grease and a spring clip. The spring clip should connect to the printed circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces which would lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. Recommended maximum force on the top of the package is 10 lb force (45 Newtons). If an adhesive attachment is planned, the adhesive should be intended for attachment to painted or plastic surfaces and its performance verified under the application requirements.

## **25.3.1 Experimental Determination of the Junction Temperature with a Heat Sink**

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance.

$$
T_J=T_C+(R_{\theta JC}\ge P_D)
$$

Where

 $T_{\text{C}}$  is the case temperature of the package

 $R_{\text{aIC}}$  is the junction-to-case thermal resistance

 $P_D$  is the power dissipation

## **26 System Design Information**

This section provides electrical and thermal design recommendations for successful application of the MPC8315E.

## **26.1 System Clocking**

The MPC8315E includes two PLLs.

- 1. The platform PLL (AVDD2) generates the platform clock from the externally supplied SYS\_CLK\_IN input. The frequency ratio between the platform and SYS\_CLK\_IN is selected using the platform PLL ratio configuration bits as described in [Section 24.1, "System PLL](#page-91-1)  [Configuration](#page-91-1)."
- 2. The e300 Core PLL (AVDD1) generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in [Section 24.2, "Core PLL Configuration.](#page-93-2)"

## **26.2 PLL Power Supply Filtering**

Each of the PLLs listed above is provided with power through independent power supply pins (AVDD1,AVDD2 respectively). The  $AV_{DD}$  level should always be equivalent to VDD, and preferably these voltages are derived directly from VDD through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits as illustrated in [Figure 63,](#page-100-0) one to each of the AV<sub>DD</sub> pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV<sub>DD</sub>$ pin, which is on the periphery of package, without the inductance of vias. Note that the RC filter results in lower voltage level on AVDD. This does not imply that the DC specification can be relaxed.

This figure shows the PLL power supply filter circuit.



**Figure 63. PLL Power Supply Filter Circuit**

## <span id="page-100-0"></span>**26.3 Decoupling Recommendations**

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8315E system, and the MPC8315E itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each VDD, NVDD, GVDD, and LVDD pins of the device. These decoupling capacitors should receive their power from separate VDD, NVDD, GVDD, LVDD, and GND power planes in the PCB, utilizing thick and short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of  $0.01$  or  $0.1 \mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the VDD, NVDD, GVDD, and LVDD planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330 µF (AVX TPS tantalum or Sanyo OSCON).

## **26.4 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to NVDD, GVDD, or LVDD as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

### **System Design Information**

Power and ground connections must be made to all external VDD, GVDD, LVDD, NVDD, and GND pins of the device.

## **26.5 Output Buffer DC Impedance**

The MPC8315E drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I<sup>2</sup>C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to NVDD or GND. Then, the value of each resistor is varied until the pad voltage is NVDD/2 (see [Figure 64](#page-101-0)). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_p$  is trimmed until the voltage at the pad equals NVDD/2.  $R_p$  then becomes the resistance of the pull-up devices.  $R_p$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .



**Figure 64. Driver Impedance Measurement**

<span id="page-101-0"></span>The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is  $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value  $R_{term}$ . The measured voltage is  $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} =$  $R_{term} \times (V_1/V_2 - 1)$ . The drive current is then  $I_{source} = V_1/R_{source}$ .

This table summarizes the signal impedance targets. The driver impedance are targeted at minimum VDD, nominal NVDD, 105°C.

| Impedance           | Local Bus, Ethernet,<br><b>DUART, Control,</b><br><b>Configuration, Power</b><br><b>Management</b> | <b>PCI Signals</b><br>(not including PCI<br><b>Output Clocks)</b> | <b>PCI Output Clocks</b><br>(including)<br>PCI_SYNC_OUT) | <b>DDR DRAM</b> | Symbol       | <b>Unit</b> |
|---------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------|-----------------|--------------|-------------|
| $R_{N}$             | 42 Target                                                                                          | 25 Target                                                         | 42 Target                                                | 20 Target       | $Z_0$        | Ω           |
| $R_{\rm P}$         | 42 Target                                                                                          | 25 Target                                                         | 42 Target                                                | 20 Target       | $Z_0$        | Ω           |
| <b>Differential</b> | NA                                                                                                 | NA                                                                | NA                                                       | <b>NA</b>       | <b>LDIFF</b> | Ω           |

**Table 80. Impedance Characteristics**

**Note:** Nominal supply voltages. See [Table 1,](#page-7-0) T<sub>j</sub> = 105°C.

## **26.6 Configuration Pin Multiplexing**

The MPC8315E provides the user with power-on configuration options that can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation.

While **HRESET** is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured.

## <span id="page-102-1"></span>**26.7 Pull-Up Resistor Requirements**

The MPC8315E requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including  $I<sup>2</sup>C$  pins and EPIC interrupt pins.

For more information on required pull up resistors and the connections required for JTAG interface, see AN3438, MPC8315 Design Checklist

## **27 Ordering Information**

Ordering information for the parts fully covered by this specification document is provided in [Section 27.1, "Part Numbers Fully Addressed by this Document.](#page-102-0)"

## <span id="page-102-0"></span>**27.1 Part Numbers Fully Addressed by this Document**

This table provides the Freescale part numbering nomenclature for the MPC8315E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme

### **Ordering Information**

also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.



### **Table 81. Part Numbering Nomenclature**

**Note:** 

1. See [Section 23, "Package and Pin Listings,](#page-75-1)" for more information on available package types.

2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by electric may support other maximum core frequencies.

3. Contact your local Freescale field applications engineer (FAE).

This table shows the SVR settings by device and package type.

### **Table 82. SVR Settings**



**Note:** 

1. PVR = 8085\_0020 for all devices and revisions in this table.

## **28 Revision History**

This table summarizes a revision history for this document.



### **Table 83. Revision History**

#### **How to Reach Us:**

**Home Page:**  www.freescale.com

**Web Support:**  http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### **For Literature Requests Only:**

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QorIQ is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2011 Freescale Semiconductor, Inc.

Document Number: MPC8315EEC Rev. 2 11/2011



