October 2010 # 74AUP1T97 TinyLogic<sup>®</sup> Low Power Configurable Gate with Voltage-Level Translator #### **Features** - Single Supply Voltage Translator - 1.8V to 3.3V Input at V<sub>CC</sub>=3.3V - 1.8V to 2.5V Input at V<sub>CC</sub>=2.5V - 2.3V to 3.6V V<sub>CC</sub> Supply Voltage Operation - 3.6V Over-Voltage Tolerant I/O's at V<sub>CC</sub> from 2.3V to 3.6V - Power-Off High-Impedance Inputs and Outputs - Low Static Power Consumption - I<sub>CC</sub>=0.9µA Maximum - Low Dynamic Power Consumption - C<sub>PD</sub>=2.7pF Typical at 3.3V - Ultra-Small MicroPak<sup>™</sup> Packages #### Description The 74AUP1T97 is a universal configurable 2-input logic gate that provides single supply voltage level translation. This device is designed for applications with inputs switching levels that accept 1.8V low voltage CMOS signals while operating from either a single 2.5V or 3.3V supply voltage. The 74AUP1T97 is an ideal low power solution for mixed voltage signal applications especially for battery-powered portable applications. This product guarantees very low static and dynamic power consumption across entire voltage range. All inputs are implemented with hysteresis to allow for slower transition input signals and better switching noise immunity. The 74AUP1T97 provides for multiple functions as determined by various configurations of the three inputs. The potential logic functions provided are MUX, AND, NAND, OR, and NOR, inverter and buffer. Refer to Figures 3 to 9. ## **Ordering Information** | Part Number | Top Mark | Package | Packing Method | |--------------|----------|---------------------------------------------|------------------------------| | 74AUP1T97L6X | АН | 6-Lead MicroPak™, 1.0mm Wide | 5000 Units on<br>Tape & Reel | | 74AUP1T97FHX | АН | 6-Lead, MicroPak2™, 1x1mm Body, .35mm Pitch | 5000 Units on<br>Tape & Reel | # **Logic Diagram** Figure 1. Logic Diagram (Positive Logic) # **Pin Configurations** Figure 2. MicroPak™ (Top Through View) ## **Pin Definitions** | Pin # | Name | Description | | | |----------------|-----------------|----------------|--|--| | 1 B Data Input | | | | | | 2 | GND | Ground | | | | 3 | A | Data Input | | | | 4 | Y | Output | | | | 5 | V <sub>CC</sub> | Supply Voltage | | | | 6 | С | Data Input | | | ## **Function Table** | | Inputs | | 74AUPIT97 | |---|--------|---|-----------| | С | В | Α | Y=Output | | L | L | L | L | | L | L | Н | L | | L | Н | L | Н | | L | Н | Н | Н | | Н | L | L | L | | Н | L | Н | Н | | Н | Н | L | L | | Н | Н | Н | Н | H = HIGH Logic Level L = LOW Logic Level ## **Function Selection Table** | Logic Function | Connection Configuration | | | |-------------------------------------------|--------------------------|--|--| | 2-to-1 MUX | Figure 3 | | | | 2-Input AND Gate | Figure 4 | | | | 2-Input OR Gate with One Inverted Input | Figure 5 | | | | 2-Input NAND Gate with One Inverted Input | Figure 5 | | | | 2-Input AND Gate with One Inverted Input | Figure 6 | | | | 2-Input NOR Gate with One Inverted Input | Figure 6 | | | | 2-Input OR Gate | Figure 7 | | | | Inverter | Figure 8 | | | | Buffer | Figure 9 | | | ## 74AUP1T97 Logic Configurations Figure 3 through Figure 9 show the logical functions that can be implemented using the 74AUP1T97. The diagrams show the DeMorgan's equivalent logic duals for a given two-input function. The logical implementation is next to the board-level physical implementation of how the pins of the function should be connected. #### Note: - 1. When C is L, Y=B. - 2. When C is H, Y=A. Figure 3. 2-to-1 MUX Figure 4. 2-Input AND Gate Figure 5. Input OR Gate with One Inverted Input 2-Input NAND Gate with One Inverted Input Figure 6. 2-Input AND Gate with One Inverted Input 2-Input NOR Gate with One Inverted Input Figure 7. 2-Input OR Gate Figure 8. Inverter Figure 9. Buffer ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Para | ameter | Min. | Max. | Unit | |-----------------------------------|------------------------------------------|------------------------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply Voltage | | -0.5 | 4.6 | V | | V <sub>IN</sub> | DC Input Voltage | DC Input Voltage | | 4.6 | V | | V | DC Output Voltage | HIGH or LOW State <sup>(3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | V <sub>OUT</sub> | DC Output Voltage | V <sub>CC</sub> =0V | -0.5 | 4.6 | V | | I <sub>IK</sub> | DC Input Diode Current | V <sub>IN</sub> < 0V | | -50 | mA | | | DC Output Diada Current | V <sub>OUT</sub> < 0V | | -50 | ν. Λ | | l <sub>OK</sub> | DC Output Diode Current | V <sub>OUT</sub> > V <sub>CC</sub> | | +50 | mA | | I <sub>OH</sub> / I <sub>OL</sub> | DC Output Source / Sink Curre | DC Output Source / Sink Current | | | | | Io | Continuous Output Current | | | ±20 | mA | | Icc or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current per | Supply Pin | | ±50 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 | +150 | J | | $T_J$ | Junction Temperature Under B | ias | | +150 | G | | TL | Junction Lead Temperature, So | Junction Lead Temperature, Soldering 10s | | | G | | Dower Dissipation at 1959 | | MicroPak-6 | | 130 | m\\/ | | $P_{D}$ | Power Dissipation at +85°C MicroPak2-6 | | | 120 | mW | | ESD | Human Body Model, JEDEC:JI | | 5000+ | ٧ | | | ESD | Charged Device Model, JEDEO | C:JESD22-C101 | | 2000 | V | #### Note: 3. Io absolute maximum rating must be observed. # Recommended Operating Conditions<sup>(4)</sup> The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Conditions | Min. | Max. | Unit | |----------------------------------|---------------------------------|-------------------------------|------|------|------| | $V_{CC}$ | Supply Voltage | | 2.3 | 3.6 | V | | V <sub>IN</sub> | Input Voltage | | 0 | 3.6 | V | | V | Output Voltage | V <sub>CC</sub> =0V | 0 | 3.6 | | | V <sub>OUT</sub> | Output Voltage | HIGH or LOW State | 0 | Vcc | V | | 1/1 | Output Current | V <sub>CC</sub> =3.0V to 3.6V | | ±4.0 | mA | | I <sub>OH</sub> /I <sub>OL</sub> | Odiput Current | V <sub>CC</sub> =2.3V to 2.7V | | ±3.1 | IIIA | | T <sub>A</sub> | Operating Temperature, Free Air | | -40 | +85 | ß | | 0 | Thermal Resistance | MicroPak-6 | | 500 | ℃/W | | $\theta_{\sf JA}$ | Thermal Resistance | MicroPak2-6 | | 560 | C/VV | #### Note: 4. Unused inputs must be held HIGH or LOW. They may not float. ## **DC Electrical Characteristics** | | | ., | 0 111 | T <sub>A</sub> =+ | -25℃ | T A=-40 1 | to +85℃ | | |------------------|--------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|------------------------|-------|----------------------|---------|-------| | Symbol | Parameter | V <sub>CC</sub> | Conditions | Min. | Max. | Min. | Max. | Units | | ., | Positive Threshold | 2.3V to 2.7V | | 0.60 | 1.10 | 0.60 | 1.10 | ., | | $V_P$ | Voltage | 3.0V to 3.6V | | 0.75 | 1.16 | 0.75 | 1.19 | V | | ., | Negative | 2.3V to 2.7V | | 0.35 | 0.60 | 0.35 | 0.60 | ., | | V <sub>N</sub> | Threshold Voltage | 3.0V to 3.6V | | 0.50 | 0.85 | 0.50 | 0.85 | V | | ., | Lhartana da Maltana | 2.3V to 2.7V | | 0.23 | 0.60 | 0.10 | 0.60 | ., | | V <sub>H</sub> | Hysteresis Voltage | 3.0V to 3.6V | | 0.25 | 0.56 | 0.15 | 0.56 | V | | | | $2.3 \text{V} \leq \text{V}_{\text{CC}} \leq 3.6 \text{V}$ | I <sub>OH</sub> =-20μA | V <sub>CC</sub> -0.1 | | V <sub>CC</sub> -0.1 | | | | | | 2 21/ | I <sub>OH</sub> =-2.3mA | 2.05 | | 1.97 | | | | $V_{OH}$ | HIGH Level Output<br>Voltage | 2.3V | I <sub>OH</sub> =-3.1mA | 1.90 | | 1.85 | | V | | | Voltage | 2.01/ | I <sub>OH</sub> =-2.7mA | 2.72 | | 2.67 | | | | | | 3.0V | I <sub>OH</sub> =-4mA | 2.60 | | 2.55 | | | | | | $2.3V \le V_{CC} \le 3.6V$ | I <sub>OL</sub> =20μA | | 0.10 | | 0.10 | | | | | 2.014 | I <sub>OL</sub> =2.3mA | | 0.31 | | 0.33 | | | V <sub>OL</sub> | LOW Level Output<br>Voltage | 2.3V | I <sub>OL</sub> =3.1mA | | 0.44 | | 0.45 | V | | | | voltage | 2 21/ | I <sub>OL</sub> =2.7mA | | 0.31 | | 0.33 | | | | 3.0V | I <sub>OL</sub> =4.0mA | | 0.44 | | 0.45 | | | I <sub>IN</sub> | Input Leakage<br>Current | 0V to 3.6V | $0 \leq V_{IN} \leq ~3.6$ | | ±0.10 | | ±0.50 | μA | | l <sub>OFF</sub> | Power Off Leakage<br>Current | 0V | $0 \leq \left(V_{IN}, V_O\right) \leq 3.6$ | | 0.10 | | 0.50 | μA | | $\Delta l_{OFF}$ | Additional Power<br>Off Leakage<br>Current | 0V to 0.2V | V <sub>IN</sub> or V <sub>O</sub> =0V to 3.6V | | 0.20 | | 0.60 | μА | | | Quiescent Supply | 0.01/1.0.01/ | V <sub>IN</sub> =V <sub>CC</sub> or GND | | 0.50 | | 0.90 | | | I <sub>CC</sub> | Current | 2.3V to 3.6V | $V_{CC} \le V_{IN} \le 3.6V$ | | | | ±0.90 | μA | | | Increase in I <sub>CC</sub> per | 2.3V to 2.7V | One Input at 0.3V or 1.1V, other Inputs at 0 or V <sub>CC</sub> | | | | 4 | | | Δl <sub>CC</sub> | Input | 3.0V to 3.6V | One Input at 0.45V or 1.2V, other Inputs at 0 or V <sub>CC</sub> | | | | 12 | μA | # **AC Electrical Characteristics** | | Conditions | T <sub>A</sub> =+25℃ | | T <sub>A</sub> =-40 to +85℃ | | Heite | Eigura | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|-----------|-----------------------------|-----------|-----------|-----------|------------------|--| | cc | Conditions | Min. | Тур. | Max. | Тур. | Max. | Units | Figure | | | cc ≤ 2.70V,<br>to 1.95V | | 1.1 | 3.7 | 5.5 | 1.1 | 6.8 | | | | | cc ≤ 2.70V,<br>to 2.70V | | 1.1 | 3.8 | 6.5 | 1.1 | 7.0 | | | | | cc ≤ 2.70V, | C∟=5pF, | 1.1 | 3.9 | 6.0 | 1.1 | 6.5 | | | | | | $R_L=1M\Omega$ | 1.0 | 3.3 | 4.9 | 1.0 | 8.0 | | | | | cc ≤ 3.60V,<br>to 2.70V | | 1.0 | 3.2 | 4.6 | 1.0 | 5.8 | | | | | cc ≤ 3.60V,<br>to 3.60V | | 1.0 | 3.1 | 4.7 | 1.0 | 5.5 | | | | | cc ≤ 2.70V,<br>' to 1.95V | | 1.3 | 4.1 | 6.5 | 1.0 | 7.9 | | | | | cc ≤ 2.70V,<br>to 2.70V | | 1.3 | 4.0 | 6.2 | 1.0 | 7.1 | | | | | | C <sub>L</sub> =10pF, | 1.3 | 3.7 | 5.7 | 1.0 | 6.5 | | | | | $\begin{array}{c} 3.00 V \leq V_{CC} \leq 3.60 V, \\ V_{IN} = 1.65 V \ to \ 1.95 V \\ \hline 3.00 V \leq V_{CC} \leq 3.60 V, \\ V_{IN} = 2.30 V \ to \ 2.70 V \\ \hline 3.00 V \leq V_{CC} \leq 3.60 V, \\ V_{IN} = 3.00 V \ to \ 3.60 V \\ \end{array}$ | $R_L=1M\Omega$ | 1.3 | 3.5 | 5.6 | 1.0 | 8.5 | | | | | | 1.3 3.4 5.3 1.0 6.1 1.3 3.3 5.2 1.0 5.9 | 1.3 | 3.4 | 5.3 | 1.0 | 6.1 | | | | | | | ns | Figure 10 | | | | | | | | cc ≤ 2.70V,<br>' to 1.95V | | 1.5 | 4.6 | 6.9 | 1.0 | 8.7 | | Figure 11 | | | cc ≤ 2.70V,<br>' to 2.70V | | 1.5 | 4.4 | 6.8 | 1.0 | 7.9 | | | | | | | 1.5 | 4.2 | 6.3 | 1.0 | 7.4 | | | | | $3.00V \le V_{CC} \le 3.60V$ , $V_{IN}=1.65V$ to $1.95V$ | $3.00V \le V_{CC} \le 3.60V, \ V_{IN}=1.65V \text{ to } 1.95V$ | $R_L=1M\Omega$ | 1.3 | 3.9 | 6.2 | 1.0 | 9.1 | | | | cc ≤ 3.60V,<br>to 2.70V | | 1.3 | 3.8 | 5.6 | 1.0 | 6.8 | | | | | cc ≤ 3.60V,<br>' to 3.60V | | 1.3 | 3.8 | 5.6 | 1.0 | 6.2 | | 7 | | | cc ≤ 2.70V,<br>' to 1.95V | | 1.3 | 4.2 | 7.9 | 1.3 | 8.5 | | | | | cc ≤ 2.70V,<br>' to 2.70V | | 1.3 | 3.9 | 7.9 | 1.3 | 8.5 | | | | | | C <sub>L</sub> =30pF, | 1.0 | 3.7 | 7.3 | 1.0 | 8.9 | | | | | to 1.95V | $R_L=1M\Omega$ | 1.3 | 3.5 | 6.1 | 1.3 | 7.9 | | $\mathbb{R}^{n}$ | | | cc ≤ 3.60V,<br>to 2.70V | | 1.1 | 3.0 | 5.9 | 1.1 | 6.8 | 8 | | | | cc ≤ 3.60V,<br>' to 3.60V | | 1.0 | 2.7 | 5.7 | 1.0 | 6.5 | | | | | ) | | | 2.1 | | | | pF | | | | ) | | | 3.0 | | | | pF | | | | <sub>CC</sub> ≤ 2.70V | | | 2.0 | | | | пF | | | | )<br>cc≤ | 2.70V<br>3.60V | | | 2.70V 2.0 | 2.70V 2.0 | 2.70V 2.0 | 2.70V 2.0 | 3.0 pF | | # **AC Loadings and Waveforms** Figure 10. AC Test Circuit Figure 11. AC Waveforms | Symbol | V | сс | |----------|--------------------|--------------------| | Symbol | 3.3V ± 0.3V | 2.5V ± 0.2V | | $V_{mi}$ | V <sub>IN</sub> /2 | V <sub>IN</sub> /2 | | $V_{mo}$ | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | ## **Physical Dimensions** - 1. CONFORMS TO JEDEC STANDARD M0-252 VARIATION UAAD - 2. DIMENSIONS ARE IN MILLIMETERS - 3. DRAWING CONFORMS TO ASME Y14.5M-1994 - 4. FILENAME AND REVISION: MAC06AREV4 - 5. PIN ONE IDENTIFIER IS 2X LENGTH OF ANY OTHER LINE IN THE MARK CODE LAYOUT. Figure 12. 6-Lead, MicroPak™, 1.0mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. #### **Tape and Reel Specifications** Please visit Fairchild Semiconductor's online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/products/logic/pdf/micropak\_tr.pdf. | Package Designator | Tape Section | Cavity Number | <b>Cavity Status</b> | Cover Type Status | |--------------------|--------------------|---------------|----------------------|-------------------| | | Leader (Start End) | 125 (Typical) | Empty | Sealed | | L6X | Carrier | 5000 | Filled | Sealed | | | Trailer (Hub End) | 75 (Typical) | Empty | Sealed | ## **Physical Dimensions** Figure 13. 6-Lead, MicroPak2™, 1x1mm Body, .35mm Pitch Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. #### **Tape and Reel Specifications** Please visit Fairchild Semiconductor's online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/packaging/MicroPAK2\_6L\_tr.pdf. | Package Designator | Tape Section | Cavity Number | <b>Cavity Status</b> | Cover Type Status | |--------------------|--------------------|---------------|----------------------|-------------------| | | Leader (Start End) | 125 (Typical) | Empty | Sealed | | FHX | Carrier | 5000 | Filled | Sealed | | | Trailer (Hub End) | 75 (Typical) | Empty | Sealed | #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower<sup>TM</sup> Auto-SPM<sup>TM</sup> Build it Now<sup>TM</sup> CorePLUS<sup>TM</sup> CorePOWER<sup>TM</sup> CROSSVOLT<sup>TM</sup> CTL<sup>TM</sup> Current Transfer Logic<sup>TM</sup> Current Transfer DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax™ ESBC™ Fairchild® Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FastvCore™ FAST FastvCore™ FETBench™ FlashWriter®\* FPS™ F-PFS™ FRFET® Global Power Resource<sup>sM</sup> Green FPS™ Green FPS™ e-Series™ G*max*™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ Motion-SPM™ OptoHiT™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® PowerXS™ Programmable Active Droop™ QFET® Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET® SuperSOT™3 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ SuperSOT™-6 SYSTEM \*\* The Power Franchise\* the Wer TinyBoost™ TinyBuck™ TinyCalc™ TinyCalc™ TinyCogic® TINYOPTO™ TinyPower™ TinyPowm™ TinyPvM™ TinyWire™ TriFault Detect™ TRUECURRENT™ uSerDes™ SerDes\* UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ xs™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification Product Status | | Definition | | | | |-------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | | Rev. 150 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.