#### **Features** - Usable for Automotive 12V/24V and Industrial Applications - Maximum High-speed Data Transmissions up to 1 MBaud - Fully Compatible with ISO 11898 - Controlled Slew Rate - Standby Mode - TXD Input Compatible to 3.3V - Short-circuit Protection - Overtemperature Protection - High Voltage Bus Lines Protection, -40V to +40V - High Speed Differential Receiver Stage with a Wide Common Mode Range, -10V to +10V, for High Electromagnetic Immunity (EMI) - Fully Controlled Bus Lines, CANH and CANL to Minimize Electromagnetic Emissions (EME) - High ESD Protection at CANH, CANL HBM 8 kV, MM 300V ## 1. Description The ATA6660 is a monolithic circuit based on the Atmel<sup>®</sup>'s Smart Power BCD60-III technology. It is especially designed for high speed CAN-Controller (CAN-C) differential mode data transmission between CAN-Controllers and the physical differential bus lines. Figure 1-1. Block Diagram # High-speed Can Transceiver ## **ATA6660** # 2. Pin Configuration Figure 2-1. Pinning SO8 Table 2-1.Pin Description | Pin | Symbol | Function | |-----|--------|-------------------------------------| | 1 | TXD | Transmit data input | | 2 | GND | Ground | | 3 | VCC | Supply voltage | | 4 | RXD | Receive data output | | 5 | VREF | Reference voltage output | | 6 | CANL | Low level CAN voltage input/output | | 7 | CANH | High level CAN voltage input/output | | 8 | RS | Switch Standby Mode/Normal Mode | ## 3. Functional Description The ATA6660 is a monolithic circuit based on Atmel's Smart Power BCD60-III technology. It is especially designed for high-speed differential mode data transmission in harsh environments like automotive and industrial applications. Baudrate can be adjusted up to 1 Mbaud. The ATA6660 is fully compatible to the ISO11898, the developed standard for high speed CAN-C (Controller Area Network) communication. ## 3.1 Voltage Protection and ESD High voltage protection circuitry on both line pins, CANH (pin 7) and CANL (pin 6), allow bus line voltages in the range of -40V to +40V. ESD protection circuitry on line pins allow HBM = 8 kV, MM = 300V. The implemented high voltage protection on bus line output/input pins (7/6) makes the ATA6660 suitable for 12V automotive applications as well as 24V automotive applications. ## 3.2 Slope Control A fixed slope is adjusted to prevent unsymmetrical transients on bus lines causing EMC problems. Controlled bus lines, both CANH and CANL signal, will reduce radio frequency interference to a minimum. In well designed bus configurations the filter design costs can be reduced dramatically. #### 3.3 Overcurrent Protection In the case of a line shorts, like CANH to GND, CANL to VCC, integrated short current limitation allows a maximum current of I<sub>CANH\_SC</sub> or I<sub>CANL\_SC</sub>. If junction temperature rises above 165°C an internal overtemperature protection circuitry shuts down both output stages, the receiver will stay activated. ## 3.4 Standby Mode The ATA6660 can be switched to Standby Mode by forcing the voltage VRS > $0.87 \times VCC$ . In Standby Mode the supply current will reduce dramatically, supply current during Standby Mode is typical 600 $\mu$ A ( $I_{VCC\_stby}$ ). Transmitting data function will not be supported, but the opportunity will remain to receive data. A high-speed comparator is listening for activities on the bus. A dominant bus signal will force the output RXD to a low level in typical $t_{dRXDL} = 400$ ns. If the RS pin is not connected, causing through a broken connection to the controller, the ATA6660 will switch to Standby Mode automatically. ## 3.5 High-speed Receiver In Normal Mode a fast receiver circuitry combined with a resistor network is able to detect differential bus line voltages $V_{rec\_th} > 0.9V$ as dominant bit, differential bus line voltages $V_{rec\_th} < 0.5V$ as recessive bit. The wide receiver common mode range, -10V to +10V, combined with a symmetrical differential receiver stage offers high immunity against electromagnetic interference. A typical hysteresis of 70 mV is implemented. Dominant differential bus voltages forces RXD output (pin 4) to low level, recessive differential bus voltages to high level. ## 3.6 TXD Input The input stage pin 1 (TXD) is compatible for 3.3V output levels from new controller families. Pull-up resistance (25 k $\Omega$ ) forces the IC to Recessive Mode, if TXD-Pin is not connected. TXD low signal drives the transmitter into dominant state. #### 3.7 Transmitter A integrated complex compensation technique allows stable data transmission up to 1 MBaud. Low level on TXD input forces bus line voltages CANH to 3.5V, CANL to 1.5V with a termination resistor of $60\Omega$ In the case of a line short circuit, like CANH to GND, CANL to VCC, integrated short current limitation circuitry allows a maximum current of 150 mA. If junction temperature rises above typical $163^{\circ}$ C an internal overtemperature protection shuts down both output stages, the Receive Mode will stay activated. ## 3.8 Split Termination Concept With a modified bus termination (see Figure 8-3 on page 10) a reduction of emission and a higher immunity of the bus system can be achieved. The one $120\Omega$ resistor at the bus line end nodes is split into two resistors of equal value, i.e., two resistors of $60\Omega$ . The resistors for the stub nodes is recommended with two resistors of 1.3 k $\Omega$ (for example 8 stub nodes and 2 bus end nodes) Notice: The bus load of all the termination resistors has to stay within the range of $50\Omega$ to $65\Omega$ The common mode signal at the centre tap of the termination is connected to ground via a capacitor of e.g., $C_{\text{split}} = 10 \text{ nF}$ to 100 nF. A separate ground lead to the ground pin of the module connector is recommended. ## 4. Absolute Maximum Ratings Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Parameters | Symbol | Conditions | Min. | Max. | Unit | |-----------------------------------|---------------------------------------|--------------------------------------|---------------|----------------------|--------| | Supply voltage | V <sub>CC</sub> | | -0.3 | +6 | V | | DC voltage at pins 1, 4, 5 and 8 | $V_{TXD}, V_{REF}, V_{RS}, V_{RXD}$ | | -0.3 | V <sub>CC</sub> +0.3 | V | | DC voltage at pins 6 and 7 | V <sub>CANH</sub> , V <sub>CANL</sub> | $0V < V_{CC} < 5.25V;$ no time limit | -40.0 | +40.0 | V | | Transient voltage at pins 6 and 7 | | | -150 | +100 | V | | Storage temperature | T <sub>Stg</sub> | | <b>-</b> 55 | +150 | °C | | Operating ambient temperature | T <sub>amb</sub> | | -40 | +125 | °C | | ESD classification | All pins | HBM ESD S.5.1<br>MM JEDEC A115A | ±3000<br>±200 | | V<br>V | | ESD classification | Pin 6, 7 versus<br>pin 2 | HBM 1.5 kΩ, 100 pF<br>MM 0Ω, 200 pF | ±8000<br>±300 | | V<br>V | ## 5. Thermal Resistance | Parameters | Symbol | Value | Unit | |---------------------------------------------|------------|-------|------| | Thermal resistance from junction to ambient | $R_{thJA}$ | 160 | K/W | ## 6. Truth Table | VCC | TXD | RS | CANH | CANL | Bus State | RXD | |----------------|-----------------|--------------------------|---------------------|---------------------|-----------|-----| | 4.75V to 5.25V | 0 | < 0.3 × V <sub>CC</sub> | 3.5V | 1.5V | Dominant | 0 | | 4.75V to 5.25V | 1 (or floating) | < 0.3 × V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ | Recessive | 1 | | 4.75V to 5.25V | X | > 0.87 × V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ | Recessive | 1 | ## 7. RS (Pin 8) Functionality | Slope Control | Mode | Voltage and Current Levels | |-------------------------------|------------------------|----------------------------| | $V_{RS} > 0.87 \times V_{CC}$ | Standby | I <sub>RS</sub> < 10 μA | | $V_{RS} < 0.3 \times V_{CC}$ | Constant slope control | $I_{RS} \le 500 \ \mu A$ | ## 8. Electrical Characteristics $\rm V_{CC}$ = 4.75V to 5.25V; $\rm T_{amb}$ = $-40^{\circ}C$ to +125°C; $\rm R_{Bus}$ = $60\Omega$ ; unless otherwise specified. All voltages referenced to ground (pin 2); positive input current. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|---------------------------------------------------------|------------------------------------------------------------------|------|------------------------------------------|-----------------------|------|-----------------------|----------|-------| | 1 | Supply Current | | | | | | | <u>l</u> | | | 1.1 | Supply current dominant | $V_{TXD} = 0V$<br>$V_{RS} = 0V$ | 3 | I <sub>vcc_dom</sub> | | 45 | 60 | mA | Α | | 1.2 | Supply current recessive | $V_{TXD} = 5V$<br>$V_{RS} = 0V$ | 3 | I <sub>vcc_rec</sub> | | 10 | 15 | mA | Α | | 1.3 | Supply current standby | $V_{RS} = 5V$ | 3 | I <sub>vcc_stby</sub> | | 600 | 980 | μΑ | Α | | 2 | Transmitter Data Input | TXD | | | | | | | | | 2.1 | HIGH level input voltage | $V_{TXD} = 5V$<br>$V_{RS} = 0V$ | 1 | $V_{TXDH}$ | 2 | | V <sub>CC</sub> + 0.3 | V | А | | 2.2 | LOW level input voltage | $V_{TXD} = 0V$<br>$V_{RS} = 0V$ | 1 | V <sub>TXDL</sub> | -0.3 | | +1 | V | А | | 2.3 | HIGH level input current | $V_{TXD} = V_{CC}$ | 1 | I <sub>IH</sub> | -1 | | 0 | μA | Α | | 2.4 | LOW level input voltage | $V_{TXD} = 0V$ | 1 | I <sub>IL</sub> | -500 | | -50 | μΑ | Α | | 3 | Receiver Data Output I | RXD | | | | | | • | • | | 3.1 | High level output voltage | $I_{RXD} = -100 \mu A$ | 4 | V <sub>RXDH</sub> | 0.8 × V <sub>CC</sub> | | V <sub>CC</sub> | V | Α | | 3.2 | Low level output voltage | I <sub>RXD</sub> = 1 mA | 4 | $V_{RXDL}$ | 0 | | $0.2 \times V_{CC}$ | V | Α | | 3.3 | Short current at RXD | $V_{TXD} = 5V$<br>$V_{RXD} = 0V$ | 4 | I <sub>RXDs1</sub> | -3 | | -1 | mA | Α | | 3.4 | Short current at RXD | $V_{TXD} = 0V$<br>$V_{RXD} = 5V$ | 4 | I <sub>RXDs2</sub> | 2 | | 6 | mA | Α | | 4 | Reference Output Volta | age VREF | | | | | | | | | 4.1 | Reference output voltage Normal Mode | VRS = 0V;<br>-50 μA < I5 < 50 μA | 5 | V <sub>ref_no</sub> | 0.45 V <sub>CC</sub> | | 0.55 V <sub>CC</sub> | V | А | | 4.2 | Reference output voltage Standby Mode | VRS = 5 V;<br>-5 μA < I5 < 5 μA | 5 | V <sub>ref_stby</sub> | 0.4 × V <sub>CC</sub> | | 0.6 V <sub>CC</sub> | V | Α | | 5 | DC Bus Transmitter CA | NH; CANL | | | | | | | | | 5.1 | Recessive bus voltage | $V_{TXD} = V_{CC}$ ; no load | 6, 7 | V <sub>CANH</sub> ;<br>V <sub>CANL</sub> | 2.0 | 2.5 | 3.0 | V | Α | | 5.2 | I <sub>O(CANH)(reces)</sub> I <sub>O(CANL)(reces)</sub> | $-40V < V_{CANH;}$<br>$V_{CANL} < 40V;$<br>$0V < V_{CC} < 5.25V$ | 6, 7 | I <sub>O_reces</sub> | -5 | | +5 | mA | А | | 5.3 | CANH output voltage dominant | $V_{TXD} = 0V$ | 6, 7 | V <sub>CANH</sub> | 2.8 | 3.5 | 4.5 | V | Α | | 5.4 | CANL output voltage dominant | $V_{TXD} = 0V$ | 6, 7 | V <sub>CANL</sub> | 0.5 | 1.5 | 2.0 | V | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter # **Electrical Characteristics (Continued)** $V_{CC}$ = 4.75V to 5.25V; $T_{amb}$ = -40°C to +125°C; $R_{Bus}$ = 60 $\Omega$ unless otherwise specified. All voltages referenced to ground (pin 2); positive input current. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |-----|--------------------------------------------------------------------------|------------------------------------------------------------------------|------|-------------------------------------------------|------|------|------|------|-------| | 5.5 | Differential bus output voltage (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TXD} = 0V;$ $R_L = 45\Omega \text{ to } 60\Omega;$ $V_{CC} = 4.9V$ | 6, 7 | Vdiff <sub>dom</sub> | 1.5 | 2 | 3.0 | V | A | | 5.6 | | $V_{TXD} = V_{CC}$ ; no load | 6, 7 | Vdiff <sub>rec</sub> | -500 | | +50 | mV | Α | | 5.7 | Short-circuit CANH current | $V_{CANH} = -10V$<br>TXD = 0V | 6, 7 | I <sub>CANH_SC</sub> | -35 | | -100 | mA | Α | | 5.8 | Short-circuit CANL current | V <sub>CANL</sub> = 18V<br>TXD = 0V | 6, 7 | I <sub>CANL_SC</sub> | 50 | - | 150 | mA | Α | | 6 | DC Bus Receiver CAN | H; CANL | | | | | | _ | | | 6.1 | Differential receiver<br>threshold voltage<br>Normal Mode | -10V < V <sub>CANH</sub> < +10V<br>-10V < V <sub>CANL</sub> < +10V | 6, 7 | $V_{\text{rec\_th}}$ | 0.5 | 0.7 | 0.9 | V | А | | 6.2 | Differential receiver<br>threshold voltage<br>Standby Mode | $V_{RS} = V_{CC}$ | 6, 7 | V <sub>rec_th_stby</sub> | 0.5 | 0.7 | 0.9 | V | A | | 6.3 | Differential input hysteresis | | 6, 7 | $V_{\text{diff(hys)}}$ | | 70 | | mV | Α | | 6.4 | CANH and CANL common mode input resistance | | 6, 7 | $R_{i}$ | 5 | 15 | 25 | kΩ | А | | 6.5 | Differential input resistance | | 6, 7 | R <sub>diff</sub> | 10 | 30 | 100 | kΩ | Α | | 6.6 | Matching between CANH and CANL common mode input resistance | | 6, 7 | R <sub>i_m</sub> | -3 | | +3 | % | Α | | 6.7 | CANH, CANL input capacitance | | 6, 7 | C <sub>i</sub> | | | 20 | pF | D | | 6.8 | Differential input capacitance | | 6, 7 | C <sub>diff</sub> | | | 10 | pF | D | | 6.9 | CANH, CANL input<br>leakage input current | $V_{CC} = 0V$ $V_{CANH} = 3.5V$ $V_{CANL} = 1.5V$ | 6, 7 | I <sub>LI(CANH);</sub><br>I <sub>LI(CANL)</sub> | | | 250 | μA | А | | 7 | Thermal Shut-down | | • | | | • | | • | • | | 7.1 | Shut-down junction<br>temperature for<br>CANH/CANL | | | $T_{J(SD)}$ | 150 | 163 | 175 | °C | В | | 7.2 | Switch on junction temperature for CANH/CANL | | | $T_{J(SD)}$ | 140 | 154 | 165 | °C | В | | 7.3 | Temperature hysteresis | | | T <sub>Hys</sub> | | 10 | | K | В | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter # **Electrical Characteristics (Continued)** $V_{CC}$ = 4.75V to 5.25V; $T_{amb}$ = -40°C to +125°C; $R_{Bus}$ = 60 $\Omega$ unless otherwise specified. All voltages referenced to ground (pin 2); positive input current. | No. | Parameters | Test Conditions | Pin | Symbol | Min. | Тур. | Max. | Unit | Type* | |------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------|---------------------------------|------------------------|------|-----------------------|------|-------| | 8 | Timing Characteristics | Normal Mode, V <sub>RS</sub> ≤ 0.3 | 3× V <sub>cc</sub> | (see Figure 8-1 | on page 9) | | | | | | 8.1 | Delay TXD to bus active | V <sub>RS</sub> = 0V | | t <sub>d(TXD-BUS_ON)</sub> | | 120 | 180 | ns | Α | | 8.2 | Delay TXD to bus inactive | V <sub>RS</sub> = 0V | | t <sub>d(TXD-BUS_OFF)</sub> | | 50 | 100 | ns | Α | | 8.3 | Delay TXD to RXD, recessive to dominant | V <sub>RS</sub> = 0V | 6, 7 | t <sub>d_activ</sub> (TXD-RXD) | | 200 | 420 | ns | А | | 8.4 | Delay TXD to RXD, dominant to recessive | V <sub>RS</sub> = 0V | | t <sub>d_inactiv(TXD-RXD)</sub> | | 180 | 460 | ns | А | | 8.5 | Difference between<br>Delay TXD to RXD<br>dominant to Delay<br>recessive | $t_{\text{diff}} = t_{\text{d\_activ}(\text{TXD-RXD})} \\ - t_{\text{d\_inactiv}(\text{TXD-RXD})}$ | | t <sub>diff</sub> | -280 | | 80 | ns | А | | 9 | Timing Characteristics | Standby Mode V <sub>RS</sub> ≥0 | .87 × V | СС | | | | | | | 9.1 | Bus dominant to RXD low in Standby Mode | $V_{RS} = V_{CC}$ | 4 | t <sub>dRxDL</sub> | | 300 | 450 | ns | Α | | 9.2 | Wake up time after<br>Standby Mode (time<br>delay between Standby<br>to Normal Mode and to<br>bus dominant) | TXD = 0V<br>VRS from 0V to V <sub>CC</sub> | 6, 7 | T <sub>wake_up</sub> | | | 2 | μs | А | | 10 | Standby/Normal Mode | Selectable via RS (Pin 8 | B) | | | | | | | | 10.1 | Input voltage for Normal<br>Mode | $V_{RS} = V_{CC}$ | 8 | V <sub>RS</sub> | | | 0.3 × V <sub>CC</sub> | V | Α | | 10.2 | Input current for Normal<br>Mode | V <sub>RS</sub> = 0V | 8 | I <sub>RS</sub> | -700 | | | μΑ | Α | | 10.3 | Input voltage for<br>Standby Mode | | 8 | V <sub>stby</sub> | 0.87 × V <sub>CC</sub> | | | ٧ | Α | <sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter Figure 8-1. Timing Diagrams Figure 8-2. Test Circuit for Timing Characteristics Figure 8-3. Bus Application with Split Termination Concept # 9. Ordering Information | Extended Type Number | Package | Remarks | |----------------------|---------|------------------------------------------------| | ATA6660-TAPY | SO8 | Can transceiver, Pb-free, 1k, taped and reeled | | ATA6660-TAQY | SO8 | Can transceiver, Pb-free, 4k, taped and reeled | # 10. Package Information Package: SO 8 Dimensions in mm technical drawings according to DIN specifications Drawing-No.: 6.541-5031.01-4 Issue: 1; 15.08.06 # 11. Revision History Please note that the following page numbers referred to in this section refer to the specific revision mentioned, and not to this document. | Revision No. | History | |-----------------|------------------------------------------------------------------| | 4500E PCD 00/00 | Put datasheet in the newest template | | 4582E-BCD-02/08 | Section 9 "Ordering Information" on page 11 changed | | | Put datasheet in the newest template | | 4582D-BCD-06/06 | Pb-free logo on page 1 deleted | | | Section 9 "Ordering Information" on page 11 changed | | | Put datasheet in the newest template | | 4582C-BCD-09/05 | Pb-free logo on page 1 added | | | Heading rows on Table "Absolute Maximum Ratings" on page 5 added | | | Section 9 "Ordering Information" on page 11 changed | #### Headquarters Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 #### International Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe France Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 #### **Product Contact** Web Site www.atmel.com Technical Support auto\_control@atmel.com Sales Contact www.atmel.com/contacts Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.