# **1.8V / 2.5V / 3.3V Differential 2:1 Clock/Data Multiplexer / Translator with CML Outputs**

# w/ Selectable Input Equalizer

# Multi-Level Inputs w/ Internal Termination

## Description

The NB7VQ58M is a high performance differential 2-to-1 Clock or Data multiplexer with a selectable Equalizer receiver. When placed in series with a Clock /Data path operating up to 7 GHz or 10.7 Gb/s, respectively, the NB7VQ58M inputs will compensate the degraded signal transmitted across an FR4 PCB backplane or cable interconnect. Therefore, the serial data rate is increased by reducing Inter–Symbol Interference (ISI) caused by losses in copper interconnect or long cables.

The EQualizer ENable pin (EQEN) allows the INn/ $\overline{\text{INn}}$  inputs to either flow through or bypass the Equalizer section. Control of the Equalizer function is realized by setting EQEN; When EQEN is set Low, the INn /  $\overline{\text{INn}}$  inputs bypass the Equalizer. When EQEN is set High, the INn /  $\overline{\text{INn}}$  inputs flow through the Equalizer. The default state at startup is LOW. As such, the NB7VQ58M is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications.

The differential inputs incorporate internal 50  $\Omega$  termination resistors that are accessed through the VT pin. This feature allows the NB7VQ58M to accept various logic level standards, such as LVPECL, CML or LVDS.

The NB7VQ58M produces minimal Clock or Data jitter operating up to 7 GHz or 10.7 Gb/s, respectively.

The 16 mA differential CML outputs provide matching internal 50  $\Omega$  terminations and 400 mV output swings when externally terminated with a 50  $\Omega$  resistor to  $V_{CC}$ .

The NB7VQ58M is offered in a low profile 3mm x 3 mm 16–pin QFN package and is a member of the GigaComm<sup>™</sup> family of high performance Clock / Data products. Application notes, models, and support documentation are available at <u>www.onsemi.com</u>.

## Features

- Maximum Input Data Rate > 10.7 Gb/s
- Data Dependent Jitter < 15 ps
- Maximum Input Clock Frequency > 7 GHz
- Random Clock Jitter < 0.8 ps RMS
- Selectable Input Equalization
- 180 ps Typical Propagation Delay
- 35 ps Typical Rise and Fall Times



# **ON Semiconductor®**

http://onsemi.com



SIMPLIFIED BLOCK DIAGRAM

**ORDERING INFORMATION** 

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

- Differential CML Outputs, 400 mV Peak-to-Peak, Typical
- Operating Range:  $V_{CC} = 1.71$  V to 3.6 V with GND = 0 V
- Internal 50 Ω Input Termination Resistors
- This is a Pb–Free Device



## Figure 1. Pin Configuration (Top View)

#### **Table 1. EQualizer ENable FUNCTION**

| EQEN | Function                                       |  |  |  |
|------|------------------------------------------------|--|--|--|
| 0    | INn / INn Inputs By-pass the EQualizer section |  |  |  |
| 1    | Inputs flow through the EQualizer              |  |  |  |

### **Table 3. PIN DESCRIPTION**

#### **Multi-Level Inputs** LVPECL, LVDS, CML



### Figure 2. Detailed Block Diagram

### **Table 2. SELect FUNCTION TRUTH TABLE**

| SEL | Q  | Q  |
|-----|----|----|
| L   | D0 | D0 |
| Н   | D1 | D1 |

| Pin | Name | I/O                     | Description                                                                                                                                                                                                                                                                                                       |
|-----|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN0  | LVPECL, CML, LVDS Input | Noninverted Differential Input (Note 1)                                                                                                                                                                                                                                                                           |
| 2   | ĪNO  | LVPECL, CML, LVDS Input | Inverted Differential Input (Note 1)                                                                                                                                                                                                                                                                              |
| 3   | IN1  | LVPECL, CML, LVDS Input | Noninverted Differential Input (Note 1)                                                                                                                                                                                                                                                                           |
| 4   | ĪN1  | LVPECL, CML, LVDS Input | Inverted Differential Input (Note 1)                                                                                                                                                                                                                                                                              |
| 5   | VT1  | -                       | Internal 50 $\Omega$ Termination Pin for IN1/IN1                                                                                                                                                                                                                                                                  |
| 6   | SEL  | LVTTL/LVCMOS Input      | SEL Input. Low for IN0 inputs, High for IN1 inputs. (Note 1) Pin will default HIGH when left open (has internal pullup resistor)                                                                                                                                                                                  |
| 7   | EQEN | LVCMOS Input            | Equalizer Enable Input; pin will default LOW when left open (has internal pulldown resistor)                                                                                                                                                                                                                      |
| 8   | VCC  | -                       | Positive Supply Voltage (Note 2)                                                                                                                                                                                                                                                                                  |
| 9   | Q    | CML Output              | Inverted Differential Output                                                                                                                                                                                                                                                                                      |
| 10  | GND  | -                       | Negative Supply Voltage                                                                                                                                                                                                                                                                                           |
| 11  | GND  | -                       | Negative Supply Voltage                                                                                                                                                                                                                                                                                           |
| 12  | Q    | CML Output              | Noninverted Differential Output                                                                                                                                                                                                                                                                                   |
| 13  | VCC  | -                       | Positive Supply Voltage (Note 2)                                                                                                                                                                                                                                                                                  |
| 14  | GND  | -                       | Negative Supply Voltage                                                                                                                                                                                                                                                                                           |
| 15  | GND  | -                       | Negative Supply Voltage                                                                                                                                                                                                                                                                                           |
| 16  | VT0  | -                       | Internal 50 $\Omega$ Termination Pin for IN0/IN0                                                                                                                                                                                                                                                                  |
| _   | EP   | -                       | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to the die, and must be electrically and thermally connected to GND on the PC board. |

1. In the differential configuration when the input termination pins (VT0, VT1) are connected to a common termination voltage or left open, and if no signal is applied on IN0/IN0, IN1/IN1 inputs, then the device will be susceptible to self-oscillation. Q/Q outputs have internal 50 Ω source termination resistors.

2. All VCC and GND pins must be externally connected to a power supply for proper operation.

## **Table 4. ATTRIBUTES**

| Characteristic                                         | Value                  |                      |  |  |  |
|--------------------------------------------------------|------------------------|----------------------|--|--|--|
| ESD Protection Human Body Model<br>Machine Model       |                        | > 2 kV<br>> 200 V    |  |  |  |
| R <sub>PU</sub> – SEL Input Pull–up Resistor           | 25 kΩ                  |                      |  |  |  |
| Moisture Sensitivity (Note 3)                          | QFN-16                 | Level 1              |  |  |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in |  |  |  |
| Transistor Count                                       | 312                    |                      |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                        |                      |  |  |  |

3. For additional information, see Application Note AND8003/D.

## Table 5. MAXIMUM RATINGS

| Symbol               | Parameter                                          | Condition 1         | Condition 2      | Rating                       | Unit |
|----------------------|----------------------------------------------------|---------------------|------------------|------------------------------|------|
| V <sub>CC</sub>      | Positive Power Supply                              | GND = 0 V           |                  | 4.0                          | V    |
| V <sub>IN</sub>      | Positive Input Voltage                             | GND = 0 V           |                  | –0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>INPP</sub>    | Differential Input Voltage  INn - INn              |                     |                  | 1.89                         | V    |
| I <sub>OUT</sub>     | Output Current                                     | Continuous<br>Surge |                  | 34<br>40                     | mA   |
| I <sub>IN</sub>      | Input Current Through $R_T$ (50 $\Omega$ Resistor) |                     |                  | ±40                          | mA   |
| T <sub>A</sub>       | Operating Temperature Range                        |                     |                  | -40 to +85                   | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                          |                     |                  | -65 to +150                  | °C   |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) (Note 4)  | 0 LFPM<br>500 LFPM  | QFN-16<br>QFN-16 | 42<br>35                     | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case) (Note 4)     |                     | QFN-16           | 4                            | °C/W |
| T <sub>sol</sub>     | Wave Solder Pb-Free                                |                     |                  | 265                          | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

| Symbol            | Characteristic                                                               | Min                                           | Тур                                           | Max                                           | Unit |
|-------------------|------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------|
| POWER             | SUPPLY CURRENT                                                               |                                               |                                               |                                               |      |
| I <sub>CC</sub>   | Power Supply Current (Inputs and Outputs Open)                               |                                               | 100                                           | 150                                           | mA   |
| CML OU            | rPUTS (Note 6)                                                               |                                               |                                               |                                               |      |
| V <sub>OH</sub>   | Output HIGH Voltage<br>Vcc = 3.3 V<br>Vcc = 2.5 V<br>Vcc = 1.8 V             | V <sub>CC</sub> - 30<br>3270<br>2470<br>1770  | V <sub>CC</sub> – 5<br>3295<br>2495<br>1795   | V <sub>CC</sub><br>3300<br>2500<br>1800       | mV   |
| V <sub>OL</sub>   | Output LOW Voltage<br>VCC = 3.3 V<br>VCC = 2.5 V<br>VCC = 1.8 V              | V <sub>CC</sub> - 500<br>2800<br>2000<br>1300 | V <sub>CC</sub> - 400<br>2900<br>2100<br>1400 | V <sub>CC</sub> - 300<br>3000<br>2200<br>1500 | mV   |
| DIFFERE           | NTIAL INPUTS DRIVEN SINGLE-ENDED (Note 7) (Figures 6 & 8)                    |                                               |                                               |                                               |      |
| V <sub>th</sub>   | Input Threshold Reference Voltage Range (Note 8)                             | 1050                                          |                                               | V <sub>CC</sub> - 100                         | mV   |
| V <sub>IH</sub>   | Single-ended Input HIGH Voltage                                              | V <sub>th</sub> + 100                         |                                               | V <sub>CC</sub>                               | mV   |
| V <sub>IL</sub>   | Single-ended Input LOW Voltage                                               | GND                                           |                                               | V <sub>th</sub> – 100                         | mV   |
| V <sub>ISE</sub>  | Single-ended Input Voltage (VIH - VIL)                                       |                                               |                                               | 1200                                          | mV   |
| DIFFERE           | NTIAL INO/INO, IN1/IN1, INPUTS DRIVEN DIFFERENTIALLY (Figures 7 &            | & 9) (Note 9)                                 |                                               |                                               |      |
| V <sub>IHD</sub>  | Differential Input HIGH Voltage                                              | 1100                                          |                                               | V <sub>CC</sub>                               | mV   |
| V <sub>ILD</sub>  | Differential Input LOW Voltage                                               | GND                                           |                                               | V <sub>CC</sub> - 100                         | mV   |
| V <sub>ID</sub>   | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> )            | 100                                           |                                               | 1200                                          | mV   |
| V <sub>CMR</sub>  | Input Common Mode Range (Differential Configuration, Note 10)<br>(Figure 10) | 1050                                          |                                               | V <sub>CC</sub> – 50                          | mV   |
| I <sub>IH</sub>   | Input HIGH Current (VTn Open)                                                | -150                                          |                                               | 150                                           | μA   |
| IIL               | Input LOW Current (VTn Open)                                                 | -150                                          |                                               | 150                                           | μA   |
| CONTRO            | L INPUT (SEL, EQEN)                                                          |                                               |                                               |                                               |      |
| V <sub>IH</sub>   | Input HIGH Voltage                                                           | V <sub>CC</sub> x 0.65                        |                                               | V <sub>CC</sub>                               | mV   |
| V <sub>IL</sub>   | Input LOW Voltage                                                            | GND                                           |                                               | V <sub>CC</sub> x 0.35                        | mV   |
| I <sub>IH</sub>   | Input HIGH Current                                                           | -150                                          |                                               | +150                                          | μA   |
| IIL               | Input LOW Current                                                            | -200                                          |                                               | +200                                          | μA   |
| TERMIN            | ATION RESISTORS                                                              |                                               |                                               |                                               |      |
| R <sub>TIN</sub>  | Internal Input Termination Resistor                                          | 45                                            | 50                                            | 55                                            | Ω    |
| R <sub>TOUT</sub> | Internal Output Termination Resistor                                         | 45                                            | 50                                            | 55                                            | Ω    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Input and output parameters vary 1:1 with V<sub>CC</sub>.

6. CML outputs loaded with 50  $\Omega$  to  $V_{CC}$  for proper operation.

7. Vth,  $V_{IH}$ ,  $V_{IL}$  and  $V_{ISE}$  parameters must be complied with simultaneously. 8. Vth is applied to the complementary input when operating in single–ended mode.

9. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.

10. V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

| Symbol                                 | Characteristic                                                                                            |                                                                                                                                                                                                        | Min      | Тур                                          | Max             | Unit               |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------|-----------------|--------------------|
| f <sub>MAX</sub>                       | Maximum Input Clock Frequency                                                                             | $V_{OUTPP} \ge 200 \text{ mV}$                                                                                                                                                                         | 7        | 8                                            |                 | GHz                |
| f <sub>DATAMAX</sub>                   | Maximum Operating Data Rate (PRBS23)                                                                      |                                                                                                                                                                                                        | 10.7     | 12                                           |                 | Gbps               |
| fSEL                                   | Maximum Toggle Frequency, SEL                                                                             |                                                                                                                                                                                                        | 25       | 50                                           |                 | MHz                |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude EQEN = 0 or 1<br>(Note 12) (Figures 3 and 11)                                    | $f_{in} \le 7 \text{ GHz}$                                                                                                                                                                             | 200      | 400                                          |                 | mV                 |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs,<br>@ 1 GHz, measured at differential cross-point EQEN = 0 or 1 | INn/INn to Q, Q<br>SEL to Q, Q                                                                                                                                                                         | 120<br>5 | 180<br>13                                    | 240<br>22       | ps<br>ns           |
| t <sub>PLH</sub> TC                    | Propagation Delay Temperature Coefficient                                                                 |                                                                                                                                                                                                        |          | 50                                           |                 | ∆fs/°C             |
| t <sub>skew</sub>                      | Device – Device skew (tpdmax – tpdmin)                                                                    |                                                                                                                                                                                                        |          |                                              | 50              | ps                 |
| t <sub>DC</sub>                        | Output Clock Duty Cycle<br>(Reference Duty Cycle = 50%)                                                   | $f_{in} \le 5.0 \text{ GHz}$<br>$f_{in} \le 7.0 \text{ GHz}$                                                                                                                                           | 45<br>40 | 50<br>50                                     | 55<br>60        | %                  |
| tjitter                                | RMS Random Clock Jitter (Note 13)<br>Peak-to-Peak Data Dependent Jitter (Note 14)                         | $\label{eq:fin} \begin{array}{l} f_{in} \leq 7.0 \; \text{GHz} \\ f_{in} \leq 10.7 \; \text{Gbps} \\ \text{EQEN} = 0 \; (\leq 3" \; \text{FR4}) \\ \text{EQEN} = 1 \; (12" \; \text{FR4}) \end{array}$ |          | 0.2                                          | 0.8<br>10<br>10 | ps rms<br>ps pk-pk |
| $\Phi_{\sf N}$                         | Phase Noise, f <sub>c</sub> = 1 GHz                                                                       | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>20 MHz<br>40 MHz                                                                                                                                               |          | -135<br>-136<br>-150<br>-151<br>-151<br>-151 |                 | dBc                |
| t∫ <sub>ΦN</sub>                       | Integrated Phase Jitter (Figure 4) f <sub>c</sub> = 1 GHz, 12 kHz – 20 MHz                                | Offset (RMS)                                                                                                                                                                                           |          | 35                                           |                 | fs                 |
|                                        | Crosstalk Induced Jitter (Adjacent Channel) (Note 15)                                                     |                                                                                                                                                                                                        |          |                                              | 0.7             | ps RMS             |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration) (Figure 11) (Note 12)                                    |                                                                                                                                                                                                        | 100      |                                              | 1200            | mV                 |
| t <sub>r</sub> , t <sub>f</sub>        | Output Rise/Fall Times @ 1 GHz (20% – 80%)                                                                | Q, <u>Q</u>                                                                                                                                                                                            | 15       | 35                                           | 50              | ps                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

11. Measured using a V<sub>INPP</sub>min source, 50% duty cycle clock source. All output loading with external 50  $\Omega$  to V<sub>CC</sub>. Input edge rates 40 ps (20% - 80%).

12. Input and output voltage swings are single-ended measurements operating in differential mode.

13. Additive RMS jitter with 50% duty cycle clock signal.

14. Additive Peak-to-Peak data dependent jitter with input NRZ data at PRBS23 at 3 Gbps.

15. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs.















Figure 8. V<sub>th</sub> Diagram



















Figure 12. Typical NB7VQ58M Equalizer Application and Interconnect with PRBS23 pattern at 6.5 Gbps, EQEN = 1



Figure 13. LVPECL Interface



Figure 15. Standard 50  $\Omega$  Load CML Interface



Figure 14. LVDS Interface



Figure 16. Capacitor–Coupled Differential Interface (V<sub>T</sub> Connected to External V<sub>REFAC</sub>) \*V<sub>REFAC</sub> Bypassed to Ground with 0.01 μF Capacitor



Figure 17. Typical CML Output Structure and Termination

## **ORDERING INFORMATION**

| Device         | Package             | Shipping $^{\dagger}$ |
|----------------|---------------------|-----------------------|
| NB7VQ58MMNG    | QFN-16<br>(Pb-Free) | 123 Units / Rail      |
| NB7VQ58MMNHTBG | QFN-16<br>(Pb-Free) | 100 / Tape & Reel     |
| NB7VQ58MMNTXG  | QFN-16<br>(Pb-Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### PACKAGE DIMENSIONS

**16 PIN QFN** CASE 485G-01 ISSUE D



NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b APPLIES TO PLATED 2
- 3. TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL.

COPLANABLY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. Lmax CONDITION CAN NOT VIOLATE 0.2 MM MINIMUM SPACING BETWEEN LEAD TIP 5. AND FLAG



#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

GigaComm is a trademark of Semiconductor Component Industries, LLC (SCILLC).

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All or operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

ŧ

0.05 С NOTE 3

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative