### <span id="page-0-0"></span>**1. General description**

The UBA2025 is a high voltage power IC intended to drive and control a Compact Fluorescent Lamp (CFL). It contains a half bridge power circuit, an oscillator, and a control circuit for starting up, preheating, ignition, lamp burning, and protection.

### <span id="page-0-1"></span>**2. Features**

- Two internal 600 V, 3  $Ω$  max NMOST half bridge powers
- For steady state half bridge currents up to 280 mA
- For ignition half bridge currents up to 1.5 A
- Adjustable preheat and ignition time
- Adjustable preheat current
- Adjustable lamp power
- Lamp temperature stress protection at higher mains voltages
- Capacitive mode protection
- Protection against too low a drive voltage for the power MOSFETs.

### <span id="page-0-2"></span>**3. Applications**

■ 5 W to 25 W CFLs provided that the maximum junction temperature is not exceeded.

### <span id="page-0-3"></span>**4. Ordering information**

#### **Table 1. Ordering information**





### <span id="page-1-1"></span>**5. Block diagram**

<span id="page-1-0"></span>

### <span id="page-2-1"></span><span id="page-2-0"></span>**6. Pinning information**

### **6.1 Pinning**



### <span id="page-2-2"></span>**6.2 Pin description**



### <span id="page-3-2"></span><span id="page-3-1"></span>**7. Functional description**

#### **7.1 Introduction**

The IC is an integrated circuit for electronically ballasted compact fluorescent lamps and its derivatives, up to a nominal mains voltage of 230 V (RMS). It provides all the necessary functions for proper preheat, ignition and on-state operation of the lamp. Besides the control function, the IC provides the level shift and drive for the two internal power MOSFETs.

### <span id="page-3-3"></span>**7.2 Initial start-up**

Initial start-up is achieved by charging CS9 (see [Figure](#page-11-0) 6) with the current applied to pin RHV. The start-up of the circuit is such that (see [Figure](#page-1-0) 1) T2 shall be conductive and T1 shall be non-conductive, in order to make sure that  $C_{\text{BOOT}}$  gets charged. This start-up state is reached for a supply voltage  $V_{rst}$ , this is the voltage level at pin VS at which the circuit will be reset to the initial state and maintained until the low voltage supply  $(V_{VS})$ reaches a value of  $V_{\text{startun}}$ .

### <span id="page-3-4"></span>**7.3 Oscillation**

If the low voltage supply ( $V_{VS}$ ) has reached the value of  $V_{\text{startup}}$  the circuit starts oscillating in the preheat state. The internal oscillator is a current-controlled circuit which generates a sawtooth waveform. The frequency of the sawtooth is determined by the capacitor CF and the current out of pin CF (mainly set by  $R_{IREF}$ ). The sawtooth frequency is twice the frequency of the signal across the load. The IC brings alternately the power MOSFETs T1 and T2 into conduction with a duty cycle of approximately 50%. [Figure](#page-3-0) 3 represents the timing of the IC. The circuit block 'non-overlap' generates a non-overlap time  $t_{\text{no}}$  when T1 and T2 are not conducting. This is dependent on the reference current.



### <span id="page-3-5"></span><span id="page-3-0"></span>**7.4 Operation in preheat mode**

The circuit starts oscillating at a frequency of approximately  $2.5f_{\text{btm}}$  (108 kHz). The frequency will gradually decrease until a defined value of the current through  $R_{\text{SHUNT}}$  is reached (see [Figure](#page-4-0) 4). The slope of the decrease in frequency is determined by the

capacitor connected to pin CI. The frequency during preheating will be approximately 90 kHz. This frequency is well above the resonant frequency of the load, which means that the lamp is off. The load consists of L2, C5 and the electrode resistance only (see [Figure](#page-11-0) 6). The preheat time is determined by the capacitor connected to pin CPAV. The circuit can be locked in the preheat state by connecting pin CPAV to ground. During preheating the circuit monitors the load current by measuring the voltage drop over external resistor  $R_{\text{SHUNT}}$  at the end of conduction of T2 with decision level  $V_{\text{shunt}}$ . The frequency is decreased as long as  $V_{RS} > V_{shunt}$ . The frequency is increased for  $V_{RS}$  <  $V_{shunt}$ .



### <span id="page-4-1"></span><span id="page-4-0"></span>**7.5 Ignition state**

The RS current monitoring function changes from  $V_{shunt}$  regulation to capacitive mode protection at the end of the preheat time. Normally this results in a further frequency decrease down to the bottom frequency  $f_{\text{btm}}$  (approximately 43 kHz). The frequency change per ms is lowered with respect to the frequency change in the preheat mode. During the downward frequency sweep the circuit sweeps through the resonant frequency of the load. A high voltage will then appear across the lamp. This voltage will normally ignite the lamp.

### <span id="page-4-2"></span>**7.6 Failure to ignite**

Excessive current levels may occur when the lamp fails to ignite. The IC does not limit these currents in any manner.

### <span id="page-4-3"></span>**7.7 Transition to the burn state**

Assuming that the lamp has ignited during the downward frequency sweep, the frequency normally decreases to the bottom frequency. The IC can transit to the burn state in two ways:

- In the event that the bottom frequency is not reached, the transition is made after reaching the ignition time  $t_{\text{ion}}$ .
- As soon as the bottom frequency is reached.

The bottom frequency is determined by resistor  $R_{IRFF}$  and capacitor CF.

#### <span id="page-5-1"></span>**7.8 Feed forward frequency**

Above a defined voltage level at pin VDC the oscillation frequency also depends on the supply voltage of the half bridge (see [Figure](#page-5-0) 5). The current for the current controlled oscillator is in this feed forward range and is derived from the current through  $R_{HV}$  (this is similar to pin RHV current). The feed forward frequency is proportional to the average value of the current (within its operating range) through  $R_{HV}$ . The feed forward frequency is clamped for currents beyond the operating range (i.e. between 1.0 mA and 1.6 mA). In order to prevent feed forward of the ripple on the input voltage on pin VDC, the ripple is filtered out. The capacitor connected to pin CPAV is used for this purpose. This pin is also used in the preheat state and the ignition state for timing  $(t_{\text{ph}})$  and  $t_{\text{ion}}$ ).



### <span id="page-5-2"></span><span id="page-5-0"></span>**7.9 Capacitive mode**

When the preheat mode is completed, the IC will protect the power circuit against losing the zero voltage switching condition and getting too close to the capacitive mode of operation. This is detected by monitoring the voltage across  $R_{\text{SHLINT}}$ . If the voltage at pin RS is below  $V_{th(ca)mn}$  the capacitive mode threshold voltage at the time of turn-on of T2, then capacitive mode operation is assumed. Consequently, the frequency will be increased as long as the capacitive mode is detected. The frequency decreases down to the feed forward frequency if no capacitive mode is detected. Frequency modulation is achieved via pin CI.

### <span id="page-5-3"></span>**7.10 IC supply**

Initially, the IC is supplied from the bus voltage VDC by the current through  $R_{HV}$ . This current charges the supply capacitor CS9 via an internal diode. As soon as VS exceeds V<sub>startup</sub>, the circuit starts oscillating. After the preheat phase is finished, pin RHV is connected to an internal resistor  $(R<sub>RHV</sub>)$ ; prior to this the pin is internally connected to pin VS. The voltage level at pin RHV thus drops from (VS +  $V_d$ ) to a voltage equal to the RHV pin current  $\times$  R<sub>RHV</sub>. The capacitor CS9 at pin VS will now be charged via the snubber capacitor CS7. Excess charge is drained by an internal clamp that turns on at the clamp voltage  $(V_{\text{clamp}})$  on pin VS.

### <span id="page-5-4"></span>**7.11 Minimum gate source voltage of T1 and T2**

The high side driver is supplied via capacitor  $C_{\text{BNOT}}$ .  $C_{\text{BNOT}}$  is charged via the bootstrap switch during the on-periods of T2. The IC stops oscillating at a voltage level  $V_{\rm ston}$ . Given a maximum charge consumption on the gate of T1 (G1) of 1 nC/V, this safeguards the minimum drive voltages  $V_{(G1-S1)}$  for the high side driver; see [Table](#page-6-0) 3.

#### <span id="page-6-0"></span>**Table 3. Minimum gate voltages**



The drive voltage at gate of T2 (G2) will exceed the drive voltage of the high side driver.

#### <span id="page-6-1"></span>**7.12 Frequency and change in frequency**

At any point in time during oscillation, the circuit will operate between  $f_{\text{btm}}$  and  $f_{\text{start}}$ . Any change in frequency will be gradual, no steps in frequency will occur. Changes in frequency caused by a change in voltage at pin CI, show a rather constant df/dt over the entire frequency range. The following rates are realised (at a frequency of 85 kHz and a 100 nF connected to pin CI):

- **•** For any increase in frequency the df/dt will be between 15 kHz/ms and 37.5 kHz/ms
- **•** During preheat and normal operation: the df/dt for a decrease in frequency is between −6 kHz/ms and −15 kHz/ms
- During the ignition phase: the df/dt for a decrease in frequency is between −150 Hz/msand −375 Hz/ms.

#### <span id="page-6-2"></span>**7.13 Ground pins**

Pin PGND and pin GND are the ground references of the IC with respect to the application. Pin SGND provides a local ground reference for the components connected to pins CPAV, CI, IREF and CF. Other external connections to pin SGND are not preferred. The sum of currents flowing out of the pins CPAV, CI, IREF, CF and SGND must remain zero at any time. Pin GND is internally connected to SGND.

#### <span id="page-6-3"></span>**7.14 Charge coupling**

Due to parasitic capacitive coupling to the high voltage circuitry, all pins are exposed to a repetitive charge injection. Given the typical application in figure 6, the pins IREF and CF are sensitive to this charge injection. For the rating  $Q_{coup}$  a safe functional operation of the IC is guaranteed, independent of the current level. Charge coupling at current levels below 50  $\mu$ A will not interfere with the accuracy of the  $V_{th(capm)}$  and  $V_{shunt}$  levels. Charge coupling at current levels below 20 µA will not interfere with the accuracy of any parameter.

## <span id="page-7-2"></span>**8. Limiting values**



<span id="page-7-0"></span>[1] Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.

<span id="page-7-1"></span>[2] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H coil and a 10  $\Omega$  resistor.

### <span id="page-7-3"></span>**9. Thermal characteristics**



### <span id="page-8-0"></span>**10. Characteristics**

#### **Table 6. Characteristics**

 $T_{amb}$  = 25 °C; voltage on pin VS = 11 V; V<sub>FS</sub> – S1A and S1B voltage= 11 V, GLI and GLO voltage measured with respect to PGND; currents are positive when flowing into the IC; unless otherwise specified.



#### **Table 6. Characteristics** …continued

 $T_{amb}$  = 25 °C; voltage on pin VS = 11 V; V<sub>FS</sub> – S1A and S1B voltage= 11 V, GLI and GLO voltage measured with respect to PGND; currents are positive when flowing into the IC; unless otherwise specified.



<span id="page-9-0"></span>[1] The start-up supply current is specified in a temperature  $(T_{vi})$  range of 0 °C to 125 °C. For  $T_{vi}$  < 0 °C and  $T_{vi}$  > 125 °C the start-up supply current is  $<$  350  $\mu$ A.

<span id="page-9-1"></span>[2] The clamp margin is defined as the voltage difference between turn-on of the clamp and start of oscillation. The clamp is in the off-state at start of oscillation.

<span id="page-9-2"></span>[3] Data sampling of  $V_{th(camm)}$  is performed at the end of conduction of T2.

- <span id="page-9-3"></span>[4] Data sampling of  $V_{th(capm)}$  is performed at the start of conduction of T2.
- <span id="page-9-4"></span>[5] Within the allowed range of R<sub>IRFF</sub>, defined as 30 k $\Omega$  +10%.
- <span id="page-9-5"></span>[6] The input current at pin RHV may increase to 1.6 mA during voltage transient on pin VDC. Only for pin RHV currents beyond approximately 550 mA the oscillator frequency is proportional to the pin RHV current.
- <span id="page-9-6"></span>[7] The symmetry is best calculated using  $f_{ff(ratio)}$  where  $f_{ff(ratio)} = T1$  total time divided by the T2 total time with the T1 total time the time between turn-off of G2 and turn-off of G1, and the T2 total time the time between turn-off of G1 and turn-off of G2.

### <span id="page-10-1"></span><span id="page-10-0"></span>**11. Application information**

#### **11.1 Design equations**

**•** Bottom frequency:

$$
f_{btm} = \frac{1}{2 \times [(C_f + C_{par}) \times (XI \times R_{IREF} - R_{int})] + t}(Hz)
$$

**•** Feed forward frequency:

$$
f_{ff} = \frac{1}{2 \times \left[ (C_f + C_{par}) \times \left( \frac{X2 \times V_{ref} \times R_{HV}}{V_{i(VDC)}} - R_{int} \right) \right] + t} (Hz)
$$

Where:

$$
- X1 = 3.68
$$

- **–** X2 = 22.28
- $t = 0.4 \text{ }\mu\text{s}$
- **–** Rint = 3 kΩ
- $-$  C<sub>par</sub> = 4.7 pF
- $-V_{ref} = 2.5 V$
- $-V<sub>i(VDC</sub>$  = 300 V (nominal)
- $-$  R<sub>HV</sub> = 560 KΩ (see [Figure](#page-11-0) 6)
- Operating frequency =  $f_{\text{btm(max)}}$ ,  $f_{\text{ff(max)}}$ , and  $f_{\text{cm(max)}}$ Where:
	- **–** fbtm = bottom frequency
	- **–** fff(max) = maximum feed forward frequency
	- **–** fcm(max) = maximum frequency due to capacitive mode detection
- **•** Preheat time:

$$
t_{ph} = \frac{C_{CP}}{150 \; nF} \times \frac{R_{ref}}{30 \; k\Omega}(s)
$$

**•** Ignition time:

$$
t_{ign} = \frac{15}{16} \times t_{ph}(s)
$$

**•** Non-overlap time:

$$
t_{no} = 1.4 \, \mu s \times \frac{R_{ref}}{30 \, k\Omega}
$$

<span id="page-11-1"></span>

### **11.2 Application diagram**

#### <span id="page-11-0"></span>**Table 7. 23 W CFL application component values**





#### **Table 7. 23 W CFL application component values**

### <span id="page-13-0"></span>**12. Package outline**



#### **Fig 7. Package outline SOT162-1 (SO16)**

### <span id="page-14-0"></span>**13. Abbreviations**



### <span id="page-14-1"></span>**14. Revision history**



### <span id="page-15-0"></span>**15. Legal information**

### <span id="page-15-1"></span>**15.1 Data sheet status**



[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

#### <span id="page-15-2"></span>**15.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### <span id="page-15-3"></span>**15.3 Disclaimers**

**General —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

#### damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Terms and conditions of sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### <span id="page-15-4"></span>**15.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### <span id="page-15-5"></span>**16. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

# **NXP Semiconductors UBA2025**

**CFL power IC**

### <span id="page-16-0"></span>**17. Contents**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP B.V. 2009. All rights reserved.**



For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 16 October 2009 Document identifier: UBA2025\_1**