**Dual N-channel TrenchMOS logic level FET** 

23 July 2012

**Product data sheet** 

### 1. Product profile

### 1.1 General description

Dual logic level N-channel MOSFET in a LFPAK56D package using TrenchMOS technology. This product has been designed and qualified to AEC Q101 standard for use in high performance automotive applications.

### **1.2 Features and benefits**

- Q101 compliant
- Repetitive avalanche rated
- Suitable for thermally demanding environments due to 175 °C rating
- True logic level gate with V<sub>GS(th)</sub> > 0.5 V @ 175 °C

### **1.3 Applications**

- 12 V Automotive systems
- Motors, lamps and solenoid control
- Start-stop micro-hybrid applications
- Transmission control
- Ultra high performance power switching

### 1.4 Quick reference data

| Table 1. Qui      | ck reference data                |                                                                                                                               |     |      |     |      |
|-------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Symbol            | Parameter                        | Conditions                                                                                                                    | Min | Тур  | Max | Unit |
| V <sub>DS</sub>   | drain-source voltage             | T <sub>j</sub> ≥ 25 °C; T <sub>j</sub> ≤ 175 °C                                                                               | -   | -    | 100 | V    |
| I <sub>D</sub>    | drain current                    | V <sub>GS</sub> = 5 V; T <sub>mb</sub> = 25 °C; <u>Fig. 1</u>                                                                 | -   | -    | 21  | А    |
| P <sub>tot</sub>  | total power dissipation          | T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                                                                                        | -   | -    | 53  | W    |
| Static charact    | eristics FET1 and FET2           |                                                                                                                               |     |      |     |      |
| R <sub>DSon</sub> | drain-source on-state resistance | V <sub>GS</sub> = 5 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 25 °C; <u>Fig. 12</u>                                           | -   | 38.3 | 45  | mΩ   |
| Dynamic char      | acteristics FET1 and FE          | T2                                                                                                                            |     |      |     | ,    |
| Q <sub>GD</sub>   | gate-drain charge                | $I_D = 5 \text{ A}; V_{DS} = 80 \text{ V}; V_{GS} = 10 \text{ V};$<br>$T_j = 25 \text{ °C}; \text{ Fig. 15}; \text{ Fig. 14}$ | -   | 7.3  | -   | nC   |





**Dual N-channel TrenchMOS logic level FET** 

### 2. Pinning information

| Table 2. | Pinning | information |                               |                 |
|----------|---------|-------------|-------------------------------|-----------------|
| Pin      | Symbol  | Description | Simplified outline            | Graphic symbol  |
| 1        | S1      | source1     |                               | D1 D1 D2 D2     |
| 2        | G1      | gate1       |                               |                 |
| 3        | S2      | source2     |                               |                 |
| 4        | G2      | gate2       |                               |                 |
| 5        | D2      | drain2      |                               | <br>S1 G1 S2 G2 |
| 6        | D2      | drain2      |                               | mbk725          |
| 7        | D1      | drain1      | 1 2 3 4<br>LFPAK56D (SOT1205) |                 |
| 8        | D1      | drain1      |                               |                 |

# 3. Ordering information

| Table 3. Ordering in | formation |                                                                  |         |
|----------------------|-----------|------------------------------------------------------------------|---------|
| Type number          | Package   |                                                                  |         |
|                      | Name      | Description                                                      | Version |
| BUK9K45-100E         | LFPAK56D  | Plastic single ended surface mounted package (LFPAK56D); 8 leads | SOT1205 |

# 4. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                                    | Min | Max | Unit |
|------------------|-------------------------|-------------------------------------------------------------------------------|-----|-----|------|
| V <sub>DS</sub>  | drain-source voltage    | T <sub>j</sub> ≥ 25 °C; T <sub>j</sub> ≤ 175 °C                               | -   | 100 | V    |
| V <sub>DGR</sub> | drain-gate voltage      | $R_{GS}$ = 20 k $\Omega$ ; $T_j \ge 25 \text{ °C}$ ; $T_j \le 175 \text{ °C}$ | -   | 100 | V    |
| V <sub>GS</sub>  | gate-source voltage     |                                                                               | -10 | 10  | V    |
| ID               | drain current           | T <sub>mb</sub> = 25 °C; V <sub>GS</sub> = 5 V; <u>Fig. 1</u>                 | -   | 21  | А    |
|                  |                         | T <sub>mb</sub> = 100 °C; V <sub>GS</sub> = 5 V; <u>Fig. 1</u>                | -   | 15  | А    |
| I <sub>DM</sub>  | peak drain current      | $T_{mb}$ = 25 °C; pulsed; $t_p \le 10 \ \mu$ s; Fig. 4                        | -   | 83  | А    |
| P <sub>tot</sub> | total power dissipation | T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                                        | -   | 53  | W    |
| T <sub>stg</sub> | storage temperature     |                                                                               | -55 | 175 | °C   |
| Tj               | junction temperature    |                                                                               | -55 | 175 | °C   |
| Source-dra       | in diode FET1 and FET2  |                                                                               | I   |     |      |
| I <sub>S</sub>   | source current          |                                                                               | -   | 21  | А    |
| I <sub>SM</sub>  | peak source current     | pulsed; $t_p \le 10 \ \mu s$ ; $T_{mb} = 25 \ ^{\circ}C$                      | -   | 83  | Α    |

#### **NXP Semiconductors**

# BUK9K45-100E

#### **Dual N-channel TrenchMOS logic level FET**

| Symbol               | Parameter                                    | Conditions                                                                                                       |                | Min | Max | Unit |
|----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|
| Avalanche Rug        | ggedness FET1 and FET2                       |                                                                                                                  |                |     |     |      |
| E <sub>DS(AL)S</sub> | non-repetitive drain-source avalanche energy | $I_D = 26 \text{ A}; V_{sup} \le 100 \text{ V}; V_{GS} = 10 \text{ V};$<br>$T_{j(init)} = 25 \text{ °C}; Fig. 3$ | [ <u>1][2]</u> | -   | 39  | mJ   |

Refer to application note AN10273 for further information [1] [2]

Single-pulse avalanche rating limited by maximum junction temperature of 175 °C



#### **Dual N-channel TrenchMOS logic level FET**



### 5. Thermal characteristics

| Table 5.              | Thermal characteristics                                 |                                                       |     |     |      |      |
|-----------------------|---------------------------------------------------------|-------------------------------------------------------|-----|-----|------|------|
| Symbol                | Parameter                                               | Conditions                                            | Min | Тур | Max  | Unit |
| R <sub>th(j-mb)</sub> | thermal resistance<br>from junction to<br>mounting base | Fig. 5                                                | -   | -   | 2.84 | K/W  |
| R <sub>th(j-a)</sub>  | thermal resistance<br>from junction to<br>ambient       | Minimum footprint; mounted on a printed circuit board | -   | 95  | -    | K/W  |



BUK9K45-100E

© NXP B.V. 2012. All rights reserved

**Dual N-channel TrenchMOS logic level FET** 

## 6. Characteristics

| Symbol                 | Parameter                             | Conditions                                                                                                                          | Min | Тур    | Max  | Unit |
|------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------|
| Static chara           | cteristics FET1 and FET2              | · · ·                                                                                                                               | I   |        |      |      |
| V <sub>(BR)DSS</sub>   | drain-source                          | $I_D$ = 250 µA; $V_{GS}$ = 0 V; $T_j$ = -55 °C                                                                                      | 90  | -      | -    | V    |
|                        | breakdown voltage                     | $I_D$ = 250 µA; $V_{GS}$ = 0 V; $T_j$ = 25 °C                                                                                       | 100 | -      | -    | V    |
| V <sub>GS(th)</sub>    | gate-source threshold voltage         | $I_D$ = 1 mA; $V_{DS}$ = $V_{GS}$ ; $T_j$ = 25 °C;<br>Fig. 10; Fig. 11                                                              | 1.4 | 1.7    | 2.1  | V    |
|                        |                                       | I <sub>D</sub> = 1 mA; V <sub>DS</sub> = V <sub>GS</sub> ; T <sub>j</sub> = 175 °C;<br>Fig. 10; Fig. 11                             | 0.5 | -      | -    | V    |
|                        |                                       | I <sub>D</sub> = 1 mA; V <sub>DS</sub> = V <sub>GS</sub> ; T <sub>j</sub> = -55 °C;<br>Fig. 10; Fig. 11                             | -   | -      | 2.45 | V    |
| I <sub>DSS</sub>       | drain leakage current                 | $V_{DS}$ = 100 V; $V_{GS}$ = 0 V; $T_j$ = 25 °C                                                                                     | -   | 0.02   | 1    | μA   |
|                        |                                       | $V_{DS}$ = 100 V; $V_{GS}$ = 0 V; $T_j$ = 175 °C                                                                                    | -   | -      | 500  | μA   |
| I <sub>GSS</sub>       | gate leakage current                  | $V_{GS}$ = -10 V; $V_{DS}$ = 0 V; $T_j$ = 25 °C                                                                                     | -   | 2      | 100  | nA   |
|                        |                                       | $V_{GS}$ = 10 V; $V_{DS}$ = 0 V; $T_j$ = 25 °C                                                                                      | -   | 2      | 100  | nA   |
| R <sub>DSon</sub>      | drain-source on-state                 | V <sub>GS</sub> = 5 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 25 °C; <u>Fig. 12</u>                                                 | -   | 38.3   | 45   | mΩ   |
|                        | resistance                            | V <sub>GS</sub> = 5 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 175 °C;<br>Fig. 12; Fig. 13                                           | -   | 103.66 | 122  | mΩ   |
|                        |                                       | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 25 °C; <u>Fig. 12</u>                                                | -   | 35.3   | 42   | mΩ   |
| Dynamic ch             | aracteristics FET1 and FE             | T2                                                                                                                                  |     |        |      |      |
| Q <sub>G(tot)</sub>    | total gate charge                     | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 80 V; V <sub>GS</sub> = 10 V;                                                               | -   | 33.5   | -    | nC   |
| Q <sub>GS</sub>        | gate-source charge                    | T <sub>j</sub> = 25 °C; <u>Fig. 14; Fig. 15</u>                                                                                     | -   | 3.5    | -    | nC   |
| Q <sub>GD</sub>        | gate-drain charge                     | $I_D = 5 \text{ A}; V_{DS} = 80 \text{ V}; V_{GS} = 10 \text{ V};$<br>$T_j = 25 \text{ °C}; \overline{Fig. 15}; \overline{Fig. 14}$ | -   | 7.3    | -    | nC   |
| Q <sub>GS(th)</sub>    | pre-threshold gate-<br>source charge  | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 80 V; V <sub>GS</sub> = 10 V;<br>Fig. 14; Fig. 15                                           | -   | 2.6    | -    | nC   |
| Q <sub>GS(th-pl)</sub> | post-threshold gate-<br>source charge |                                                                                                                                     | -   | 0.9    | -    | nC   |
| V <sub>GS(pl)</sub>    | gate-source plateau<br>voltage        | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 80 V; <u>Fig. 14</u> ; <u>Fig. 15</u>                                                       | -   | 2.4    | -    | V    |
| C <sub>iss</sub>       | input capacitance                     | $V_{GS}$ = 0 V; $V_{DS}$ = 25 V; f = 1 MHz;                                                                                         | -   | 1614   | 2152 | pF   |
| C <sub>oss</sub>       | output capacitance                    | T <sub>j</sub> = 25 °C; <u>Fig. 16</u>                                                                                              | -   | 113    | 136  | pF   |
| C <sub>rss</sub>       | reverse transfer capacitance          |                                                                                                                                     | -   | 72     | 99   | pF   |
| d(on)                  | turn-on delay time                    | $V_{DS}$ = 80 V; R <sub>L</sub> = 16 Ω; V <sub>GS</sub> = 10 V;                                                                     | -   | 4      | -    | ns   |
| t <sub>r</sub>         | rise time                             | $R_{G(ext)} = 10 \Omega; T_j = 25 °C; I_D = 5 A$                                                                                    | -   | 8.47   | -    | ns   |

### **NXP Semiconductors**

# BUK9K45-100E

#### **Dual N-channel TrenchMOS logic level FET**

| Symbol              | Parameter               | Conditions                                                                                                                                      | Min | Тур   | Max | Unit |
|---------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| t <sub>d(off)</sub> | turn-off delay time     | $V_{DS}$ = 80 V; $R_L$ = 16 $\Omega;$ $V_{GS}$ = 10 V;                                                                                          | -   | 41.34 | -   | ns   |
| t <sub>f</sub>      | fall time               | $\label{eq:rescaled} \begin{array}{l} R_{G(ext)} = 10 \; \Omega; \; I_{D} = 18 \; A; \; T_{j} = 25 \; ^{\circ}C; \\ I_{D} = 5 \; A \end{array}$ | -   | 27.75 | -   | ns   |
| Source-dra          | ain diode FET1 and FET2 | ·                                                                                                                                               |     |       |     |      |
| V <sub>SD</sub>     | source-drain voltage    | $I_{S} = 5 \text{ A}; V_{GS} = 0 \text{ V}; T_{j} = 25 \text{ °C}; Fig. 17$                                                                     | -   | 0.78  | 1.2 | V    |
| t <sub>rr</sub>     | reverse recovery time   | $I_{S} = 5 \text{ A}; \text{ d}I_{S}/\text{d}t = -100 \text{ A}/\mu\text{s}; \text{ V}_{GS} = 0 \text{ V};$                                     | -   | 29.6  | -   | ns   |
| Q <sub>r</sub>      | recovered charge        | V <sub>DS</sub> = 50 V; T <sub>j</sub> = 25 °C                                                                                                  | -   | 42.9  | -   | nC   |



Fig. 6. Forward transconductance as a function of drain current; typical values

















 $T_j = 25 \,^{\circ}C$ 

### **NXP Semiconductors**

# BUK9K45-100E

#### **Dual N-channel TrenchMOS logic level FET**



#### **Dual N-channel TrenchMOS logic level FET**



#### **Dual N-channel TrenchMOS logic level FET**

### 7. Package outline



#### **Dual N-channel TrenchMOS logic level FET**

#### 8. Legal information

#### 8.1 Data sheet status

| Document<br>status [1][2]            | Product<br>status [ <u>3]</u> | Definition                                                                                  |
|--------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------|
| Objective<br>[short] data<br>sheet   | Development                   | This document contains data from<br>the objective specification for product<br>development. |
| Preliminary<br>[short] data<br>sheet | Qualification                 | This document contains data from the preliminary specification.                             |
| Product<br>[short] data<br>sheet     | Production                    | This document contains the product specification.                                           |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

#### 8.2 **Definitions**

**Preview** — The document is a preview version only. The document is still subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 8.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

#### **Dual N-channel TrenchMOS logic level FET**

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 8.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Adelante, Bitport, Bitsound, CoolFlux, CoReUse, DESFire, EZ-HV, FabKey, GreenChip, HiPerSmart, HITAG, I<sup>2</sup>C-bus logo, ICODE, I-CODE, ITEC, Labelution, MIFARE, MIFARE Plus, MIFARE Ultralight, MoReUse, QLPAK, Silicon Tuner, SiliconMAX, SmartXA, STARplug, TOPFET, TrenchMOS, TriMedia and UCODE — are trademarks of NXP B.V.

**HD Radio** and **HD Radio** logo — are trademarks of iBiquity Digital Corporation.

#### **Dual N-channel TrenchMOS logic level FET**

### 9. Contents

| 1                           | Product profile                                           | 1       |
|-----------------------------|-----------------------------------------------------------|---------|
| 1.1                         | General description                                       | 1       |
| 1.2                         | Features and benefits                                     | 1       |
| 1.3                         | Applications                                              | 1       |
| 1.4                         | Quick reference data                                      | 1       |
| 2                           | Pinning information                                       | 2       |
| 3                           | Ordering information                                      | 2       |
| 4                           | Limiting values                                           | 2       |
| 5                           | Thermal characteristics                                   | 4       |
|                             |                                                           |         |
| 6                           | Characteristics                                           | 5       |
| 6<br>7                      | Characteristics<br>Package outline                        |         |
| •                           |                                                           | 9       |
| 7                           | Package outline                                           | 9<br>10 |
| 7<br>8                      | Package outline<br>Legal information                      |         |
| <b>7</b><br><b>8</b><br>8.1 | Package outline<br>Legal information<br>Data sheet status | 9       |

#### © NXP B.V. 2012. All rights reserved

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 23 July 2012