# S-8225B Series

# **BATTERY MONITORING IC** FOR 3-SERIAL TO 5-SERIAL CELL PACK

© Seiko Instruments Inc., 2012-2013

The S-8225B Series includes high-accuracy voltage detection circuits and delay circuits, and can monitor the status of 3-serial to 5-serial cell lithium-ion rechargeable battery in single use. By switching the voltage level which is applied to the SEL1 pin and SEL2 pin, users are able to use the S-8225B Series for 3-serial to 5-serial cell pack.

# Features

· High-accuracy voltage detection function for each cell Overcharge detection voltage n (n = 1 to 5)

Overcharge release voltage n (n = 1 to 5) Overdischarge detection voltage n (n = 1 to 5) Overdischarge release voltage n (n = 1 to 5)

- Overcharge detection delay time and overdischarge detection delay time can be set by external capacitor.
- Switchable between 3-serial to 5-serial cell by using the SEL1 pin and the SEL2 pin
- The CO pin and the DO pin are controlled by the CTLC pin and the CTLD pin, respectively.
- Output voltage of the CO pin and the DO pin is limited to 12 V max.
- Output logic is selectable.
- · High-withstand voltage element 4 V to 26 V Wide operation voltage range • Wide operation temperature range Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C Low current consumption During operation (V1 = V2 = V3 = V4 = V5 = 3.4 V) 20 μA max. (Ta = +25°C) During power-down (V1 = V2 = V3 = V4 = V5 = 1.6 V) 3.0  $\mu$ A max. (Ta = +25°C)
- Lead-free (Sn 100%), halogen-free
- \*1. Overcharge hysteresis voltage n (n = 1 to 5) is selectable in 0 V, or in 0.1 V to 0.4 V in 50 mV step. (Overcharge hysteresis voltage = Overcharge detection voltage – Overcharge release voltage)
- \*2. Overdischarge hysteresis voltage n (n = 1 to 5) is selectable in 0 V, or in 0.2 V to 0.7 V in 100 mV step. (Overdischarge hysteresis voltage = Overdischarge release voltage – Overdischarge detection voltage)

# Application

· Lithium-ion rechargeable battery pack

# Package

16-Pin TSSOP

1



Rev.1.2 00

Active "H". active "L" Absolute maximum rating: 28 V



www.sii-ic.com

# BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK S-8225B Series

Rev.1.2\_00

Block Diagram



Remark Diodes in the figure are parasitic diodes.



# Product Name Structure

1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

#### 2. Package

#### Table 1 Package Drawing Codes

| Package Name | Dimension    | Таре         | Reel         |
|--------------|--------------|--------------|--------------|
| 16-Pin TSSOP | FT016-A-P-SD | FT016-A-C-SD | FT016-A-R-S1 |

#### 3. Product name list

Table 2

| Product Name    | Overcharge<br>Detection<br>Voltage<br>[V <sub>cu</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Overdischarge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Overdischarge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | CO Pin<br>Output<br>Logic | DO Pin<br>Output<br>Logic | 0 V Battery<br>Detection<br>Function |
|-----------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|---------------------------|---------------------------|--------------------------------------|
| S-8225BAA-TCT1U | 4.220 V                                                  | 4.170 V                                                | 2.30 V                                                      | 2.30 V                                                    | Active "H"                | Active "L"                | Unavailable                          |

Remark Please contact our sales office for products with detection voltage values other than those specified above.

# Pin Configuration

# 1. 16-Pin TSSOP



Figure 2

Table 3

| Pin No. | Symbol | Description                                                            |
|---------|--------|------------------------------------------------------------------------|
| 1       | CTLD   | DO control pin                                                         |
| 2       | CTLC   | CO control pin                                                         |
| 3       | CO     | Output pin for overcharge detection                                    |
| 4       | DO     | Output pin for overdischarge detection                                 |
| 5       | SEL1   | Switching pins for 3-serial to 5-serial cell <sup>*1</sup>             |
| 6       | SEL2   | Switching pins for 3-serial to 5-serial cell                           |
| 7       | CDT    | Capacitor connection pin for delay for overdischarge detection voltage |
| 8       | CCT    | Capacitor connection pin for delay for overcharge detection voltage    |
| 9       | VSS    | Input pin for negative power supply,                                   |
| 9       | V33    | connection pin for negative voltage of battery 5                       |
| 10      | VC6    | Connection pin for negative voltage of battery 5                       |
| 11      | VC5    | Connection pin for negative voltage of battery 4,                      |
| 11      | VC5    | connection pin for positive voltage of battery 5                       |
| 12      | VC4    | Connection pin for negative voltage of battery 3,                      |
| 12      | VC4    | connection pin for positive voltage of battery 4                       |
| 13      | VC3    | Connection pin for negative voltage of battery 2,                      |
| 15      | VC3    | connection pin for positive voltage of battery 3                       |
| 14      | VC2    | Connection pin for negative voltage of battery 1,                      |
| 14      | V 02   | connection pin for positive voltage of battery 2                       |
| 15      | VC1    | Connection pin for positive voltage of battery 1                       |
| 16      | VDD    | Input pin for positive power supply,                                   |
| 10      | VUU    | connection pin for positive voltage of battery 1                       |

\*1. Refer to "7. SEL pin" in "■ Operation" for setting of the SEL1 pin and the SEL2 pin.

# Absolute Maximum Ratings

| Table |
|-------|
|-------|

|                                              |                  | (Ta                                                                  | a = +25°C unless otherwise sp                  | ecified) |
|----------------------------------------------|------------------|----------------------------------------------------------------------|------------------------------------------------|----------|
| Item                                         | Symbol           | Applied Pin                                                          | Absolute Maximum Rating                        | Unit     |
| Input voltage between<br>VDD pin and VSS pin | V <sub>DS</sub>  | VDD                                                                  | $V_{\text{SS}}$ – 0.3 to $V_{\text{SS}}$ + 28  | V        |
| Input pin voltage                            | V <sub>IN</sub>  | VC1, VC2, VC3, VC4, VC5, VC6,<br>SEL1, SEL2, CTLC, CTLD,<br>CCT, CDT | $V_{\text{SS}}$ – 0.3 to $V_{\text{DD}}$ + 0.3 | V        |
| Output pin voltage                           | Vout             | DO, CO                                                               | $V_{SS} - 0.3$ to $V_{DD} + 0.3$               | V        |
| Power dissipation                            | PD               | _                                                                    | 1100 <sup>*1</sup>                             | mW       |
| Operation ambient temperature                | T <sub>opr</sub> | _                                                                    | -40 to +85                                     | °C       |
| Storage temperature                          | T <sub>stq</sub> | _                                                                    | -40 to +125                                    | °C       |

\*1. When mounted on board

[Mounted board]

(1) Board size: 114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm

(2) Board name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 3 Power Dissipation of Package (When Mounted on Board)

# Electrical Characteristics

| (Ta = $+25^{\circ}$ C, V <sub>DS</sub> = V <sub>DD</sub> - V <sub>SS</sub> = V1 + V2 + V3 + V4 + V5 unless otherwise specified) |                                         |                                                                                                                                                 |                              |                  |                              |      |                 |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|------------------------------|------|-----------------|
| Item                                                                                                                            | Symbol                                  | Condition                                                                                                                                       | Min.                         | Тур.             | Max.                         | Unit | Test<br>Circuit |
| Detection Voltage                                                                                                               |                                         |                                                                                                                                                 | Į                            |                  |                              |      |                 |
| Overcharge detection voltage n                                                                                                  | V <sub>CUn</sub>                        | Ta = $+25^{\circ}$ C<br>V1 = V2 = V3 = V4 = V5 = V <sub>CU</sub> - 0.05 V                                                                       | V <sub>CUn</sub><br>- 0.020  | $V_{\text{CUn}}$ | V <sub>CUn</sub><br>+ 0.020  | V    | 1               |
| (n = 1, 2, 3, 4, 5)                                                                                                             | • COII                                  | Ta = 0°C to +60°C <sup>*1</sup><br>V1 = V2 = V3 = V4 = V5 = V <sub>CU</sub> – 0.05 V                                                            | V <sub>CUn</sub><br>- 0.030  | $V_{CUn}$        | V <sub>CUn</sub><br>+ 0.030  | V    | 1               |
| Overcharge release voltage n<br>(n = 1, 2, 3, 4, 5)                                                                             | V <sub>CLn</sub>                        | -                                                                                                                                               | V <sub>CLn</sub><br>- 0.050  | $V_{CLn}$        | V <sub>CLn</sub><br>+ 0.050  | V    | 1               |
| Overdischarge detection voltage n<br>(n = 1, 2, 3, 4, 5)                                                                        | V <sub>DLn</sub>                        | -                                                                                                                                               | V <sub>DLn</sub><br>- 0.08   | $V_{DLn}$        | V <sub>DLn</sub><br>+ 0.08   | V    | 1               |
| Overdischarge release voltage n<br>(n = 1, 2, 3, 4, 5)                                                                          | V <sub>DUn</sub>                        | -                                                                                                                                               | V <sub>DUn</sub><br>- 0.10   | $V_{DUn}$        | V <sub>DUn</sub><br>+ 0.10   | V    | 1               |
| 0 V battery detection voltage n<br>(n = 1, 2, 3, 4, 5)                                                                          | V <sub>0INHn</sub>                      | 0 V battery detection function<br>"available"                                                                                                   | 0.4                          | 0.7              | 1.1                          | V    | 1               |
| Delay Time Function <sup>*2</sup>                                                                                               | 1                                       | 1                                                                                                                                               |                              |                  |                              |      | 1               |
| Overcharge detection<br>delay time                                                                                              | t <sub>cu</sub>                         | C <sub>CCT</sub> = 0.1 μF                                                                                                                       | 0.67                         | 1.00             | 1.33                         | S    | 2               |
| Overdischarge detection<br>delay time                                                                                           | t <sub>DL</sub>                         | C <sub>CDT</sub> = 0.1 μF                                                                                                                       | 0.67                         | 1.00             | 1.33                         | S    | 2               |
| CCT pin voltage                                                                                                                 | V <sub>CCT</sub>                        | _                                                                                                                                               | -                            | 1.5              | 5.0                          | V    | 2               |
| CDT pin voltage                                                                                                                 | V <sub>CDT</sub>                        | _                                                                                                                                               | _                            | 1.5              | 5.0                          | V    | 2               |
| Input Voltage                                                                                                                   |                                         |                                                                                                                                                 |                              |                  | II                           |      |                 |
| Operation voltage between<br>VDD pin and VSS pin                                                                                | V <sub>DSOP</sub>                       | Fixed output voltage of CO pin and DO pin                                                                                                       | 4                            | _                | 26                           | V    | _               |
| CTLC pin voltage "H"                                                                                                            | VCTLCH                                  | _                                                                                                                                               | $V_{\text{DS}}-4.0$          | -                | $V_{\text{DS}}-0.5$          | V    | 3               |
| CTLC pin voltage "L"                                                                                                            | VCTLCL                                  | -                                                                                                                                               | 0.5                          | _                | 4.0                          | V    | 3               |
| CTLD pin voltage "H"                                                                                                            | VCTLDH                                  | _                                                                                                                                               | $V_{\text{DS}}-4.0$          | -                | $V_{\text{DS}}-0.5$          | V    | 3               |
| CTLD pin voltage "L"                                                                                                            | V <sub>CTLDL</sub>                      | -                                                                                                                                               | 0.5                          | _                | 4.0                          | V    | 3               |
| SEL1 pin voltage "H"                                                                                                            | V <sub>SELH1</sub>                      | _                                                                                                                                               | $V_{\text{DS}}\!\times\!0.8$ | -                | -                            | V    | 3               |
| SEL2 pin voltage "H"                                                                                                            | V <sub>SELH2</sub>                      | -                                                                                                                                               | $V_{\text{DS}}\!\times\!0.8$ | -                | -                            | V    | 3               |
| SEL1 pin voltage "L"                                                                                                            | V <sub>SELL1</sub>                      | _                                                                                                                                               | -                            | _                | $V_{\text{DS}} {\times} 0.2$ | V    | 3               |
| SEL2 pin voltage "L"                                                                                                            | V <sub>SELL2</sub>                      | _                                                                                                                                               | -                            | -                | $V_{\text{DS}}\!\times\!0.2$ | V    | 3               |
| Output Voltage                                                                                                                  | •                                       | _                                                                                                                                               |                              |                  |                              |      |                 |
| CO pin voltage "H"                                                                                                              | V <sub>COH</sub>                        | _                                                                                                                                               | 5.0                          | 8.0              | 12.0                         | V    | 4               |
| DO pin voltage "H"                                                                                                              | V <sub>DOH</sub>                        | -                                                                                                                                               | 5.0                          | 8.0              | 12.0                         | V    | 4               |
| Input Current                                                                                                                   | •                                       | -                                                                                                                                               | r                            | -                |                              |      |                 |
| Current consumption<br>during operation                                                                                         | I <sub>OPE</sub>                        | V1 = V2 = V3 = V4 = V5 = 3.4 V                                                                                                                  | -                            | 12               | 20                           | μA   | 5               |
| Current consumption<br>during power-down                                                                                        | I <sub>PDN</sub>                        | V1 = V2 = V3 = V4 = V5 = 1.6 V                                                                                                                  | -                            | 1.6              | 3.0                          | μA   | 5               |
| VC1 pin current                                                                                                                 | I <sub>VC1</sub>                        | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V6 = V7 = V <sub>DS</sub> , V8 = V9 = 0 V                                                                    | _                            | 0.4              | 0.8                          | μA   | 6               |
| VC2 to VC5 pins current                                                                                                         | I <sub>VC2</sub> to<br>I <sub>VC5</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V6 = V7 = V <sub>DS</sub> , V8 = V9 = 0 V                                                                    | -1.0                         | _                | 1.0                          | μA   | 6               |
| VC6 pin current                                                                                                                 | I <sub>VC6</sub>                        | V1 = V2 = V3 = V4 = V5 = $3.4 \text{ V}$ ,<br>V6 = V7 = V <sub>DS</sub> , V8 = V9 = $0 \text{ V}$<br>V1 = V2 = V3 = V4 = V5 = $3.4 \text{ V}$ , | -3.0                         | -1.0             | -                            | μA   | 6               |
| CTLC pin current "H"                                                                                                            | I <sub>CTLCH</sub>                      | V6 = V7 = V <sub>DS</sub> , V8 = V9 = 0 V                                                                                                       | _                            | _                | 0.1                          | μA   | 6               |
| CTLC pin current "L"                                                                                                            | I <sub>CTLCL</sub>                      | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V7 = V <sub>DS</sub> , V6 = V8 = V9 = 0 V                                                                    | -0.1                         | _                | -                            | μA   | 6               |

# Table 5 (1 / 2)

| (Ta = $+25^{\circ}$ C, V <sub>DS</sub> = V <sub>DD</sub> - V <sub>SS</sub> = V1 + V2 + V3 + V4 + V5 unless otherwise specific |                    |                                                                              |      |      |      | pecified) |                 |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------|------|------|------|-----------|-----------------|
| Item                                                                                                                          | Symbol             | Condition                                                                    | Min. | Тур. | Max. | Unit      | Test<br>Circuit |
| CTLD pin current "H"                                                                                                          | I <sub>CTLDH</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>$V6 = V7 = V_{DS}, V8 = V9 = 0 V$         | -    | _    | 0.1  | μA        | 6               |
| CTLD pin current "L"                                                                                                          | ICTLDL             | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V6 = V <sub>DS</sub> , V7 = V8 = V9 = 0 V | -0.1 | _    | -    | μΑ        | 6               |
| SEL1 pin current "H"                                                                                                          | I <sub>SELH1</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V6 = V7 = V8 = V <sub>DS</sub> , V9 = 0 V | -    | _    | 0.1  | μA        | 6               |
| SEL2 pin current "H"                                                                                                          | I <sub>SELH2</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>V6 = V7 = V9 = V <sub>DS</sub> , V8 = 0 V | -    | _    | 0.1  | μA        | 6               |
| SEL1 pin current "L"                                                                                                          | I <sub>SELL1</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>$V6 = V7 = V_{DS}, V8 = V9 = 0 V$         | -0.1 | _    | -    | μA        | 6               |
| SEL2 pin current "L"                                                                                                          | I <sub>SELL2</sub> | V1 = V2 = V3 = V4 = V5 = 3.4 V,<br>$V6 = V7 = V_{DS}, V8 = V9 = 0 V$         | -0.1 | _    | _    | μA        | 6               |
| Output Current (CO Pin Outpu                                                                                                  | it Logic Act       | ive "H")                                                                     |      |      |      |           |                 |
| CO pin source current                                                                                                         | I <sub>COH</sub>   | _                                                                            | -    | _    | -10  | μA        | 7               |
| CO pin sink current                                                                                                           | I <sub>COL</sub>   | _                                                                            | 10   | _    | -    | μA        | 7               |
| Output Current (CO Pin Outpu                                                                                                  | It Logic Act       | ive "L")                                                                     |      |      |      |           |                 |
| CO pin source current                                                                                                         | I <sub>сон</sub>   | _                                                                            | -    | -    | -10  | μA        | 7               |
| CO pin sink current                                                                                                           | I <sub>COL</sub>   | _                                                                            | 10   | -    | _    | μA        | 7               |
| Output Current (DO Pin Outpu                                                                                                  | t Logic Act        | ive "H")                                                                     |      |      |      |           |                 |
| DO pin source current                                                                                                         | IDOH               | -                                                                            | _    | _    | -10  | μA        | 7               |
| DO pin sink current                                                                                                           | I <sub>DOL</sub>   | _                                                                            | 10   | _    | _    | μA        | 7               |
| Output Current (DO Pin Outpu                                                                                                  | It Logic Act       | ive "L")                                                                     |      |      |      |           |                 |
| DO pin source current                                                                                                         | IDOH               | -                                                                            | -    | _    | -10  | μA        | 7               |
| DO pin sink current                                                                                                           | I <sub>DOL</sub>   | _                                                                            | 10   | -    | _    | μA        | 7               |

# Table 5 (2 / 2)

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

\*2. Refer to "6. Delay time setting" in "■ Operation" for details of the delay time function.

# Test Circuits

 Overcharge detection voltage (V<sub>CUn</sub>), Overcharge release voltage (V<sub>CLn</sub>), Overdischarge detection voltage (V<sub>DLn</sub>), Overdischarge release voltage (V<sub>DUn</sub>) (Test circuit 1)

 $V_{CU1}$  is defined as the voltage V1 when V1 is gradually increased and the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 =  $V_{CU} - 0.05$  V. After that,  $V_{CL1}$  is defined as the voltage V1 when V1 is gradually decreased and the CO pin output becomes release status after setting V2 = V3 = V4 = V5 = 3.2 V. Moreover,  $V_{DL1}$  is defined as the voltage V1 when V1 is gradually decreased and the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.5 V. After that,  $V_{DU1}$  is defined as the voltage V1 when V1 is gradually increased and the DO pin output becomes release status. Similarly,  $V_{CUn}$ ,  $V_{CLn}$ ,  $V_{DLn}$  and  $V_{DUn}$  can be defined by changing Vn (n = 2 to 5).

 0 V battery detection voltage (V<sub>0INHn</sub>) (0 V battery detection function "available") (Test circuit 1)

 $V_{0INH1}$  is defined as the voltage V1 when V1 is gradually decreased and the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V. Similarly,  $V_{0INHn}$  can be defined by changing Vn (n = 2 to 5).

# Overcharge detection delay time (t<sub>CU</sub>), overdischarge detection delay time (t<sub>DL</sub>) (Test circuit 2)

 $t_{CU}$  is defined as the time period from when V1 changes from 3.4 V to 4.5 V to when the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V.

Moreover,  $t_{DL}$  is defined as the time period from when V1 changes from 3.4 V to 1.6 V to when the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V.

# CCT pin voltage (V<sub>CCT</sub>), CDT pin voltage (V<sub>CDT</sub>) (Test circuit 2)

 $V_{CCT}$  is defined as the voltage between the CCT pin and the VSS pin during the time period when V1 changes from 3.4 V to 4.5 V to when the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V. Moreover, V<sub>CDT</sub> is defined as the voltage between the CDT pin and the VSS pin during the time period when V1 changes from 3.4 V to 1.6 V to when the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V.

# CTLC pin voltage "H" (V<sub>CTLCH</sub>), CTLC pin voltage "L" (V<sub>CTLCL</sub>), CTLD pin voltage "H" (V<sub>CTLDH</sub>), CTLD pin voltage "L" (V<sub>CTLDL</sub>) (Test circuit 3)

 $V_{CTLCL}$  is defined as the voltage V6 when V6 is gradually decreased and the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V7 = V\_{DS} (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that,  $V_{CTLCH}$  is defined as the voltage V6 when V6 is gradually increased and the CO pin output becomes release status. Moreover,  $V_{CTLDL}$  is defined as the voltage V7 when V7 is gradually decreased and the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V7 = V\_{DS} (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that,  $V_{CTLDL}$  is defined as the voltage V7 when V7 is gradually increased and the DO pin output becomes release status.

# SEL1 pin voltage "H" (V<sub>SELH1</sub>), SEL2 pin voltage "H" (V<sub>SELH2</sub>), SEL1 pin voltage "L" (V<sub>SELL1</sub>), SEL2 pin voltage "L" (V<sub>SELL2</sub>) (Test circuit 3)

 $V_{SELH1}$  is defined as the voltage V8 when V8 is gradually increased and the DO pin output becomes release status after setting V1 = V2 = V3 = V5 = 3.5 V, V4 = 0 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that, V<sub>SELL1</sub> is defined as the voltage V8 when V8 is gradually decreased and the DO pin output becomes detection status.

Moreover,  $V_{SELH2}$  is defined as the voltage V9 when V9 is gradually increased and the DO pin output becomes release status after setting V1 = V2 = V3 = V4 = 3.5 V, V5 = 0 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that,  $V_{SELL2}$  is defined as the voltage V9 when V9 is gradually decreased and the DO pin output becomes detection status.

# 7. CO pin voltage "H" ( $V_{COH}$ ), DO pin voltage "H" ( $V_{DOH}$ ) (Test circuit 4)

#### 7.1 CO pin output logic active "H"

 $V_{COH}$  is defined as the voltage between the CO pin and the VSS pin when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V.

#### 7.2 CO pin output logic active "L"

 $V_{COH}$  is defined as the voltage between the CO pin and the VSS pin when V1 = V2 = V3 = V4 = V5 = 3.4 V.

#### 7.3 DO pin output logic active "H"

 $V_{DOH}$  is defined as the voltage between the DO pin and the VSS pin when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V.

#### 7.4 DO pin output logic active "L"

 $V_{DOH}$  is defined as the voltage between the DO pin and the VSS pin when V1 = V2 = V3 = V4 = V5 = 3.4 V.

# CO pin source current (I<sub>COH</sub>), CO pin sink current (I<sub>COL</sub>), DO pin source current (I<sub>DOH</sub>), DO pin sink current (I<sub>DOL</sub>) (Test circuit 7)

#### 8.1 CO pin output logic active "H"

 $I_{COH}$  is defined as the CO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V6 = V\_{COH} - 0.5 V.  $I_{COL}$  is defined as the CO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = 0.5 V.

#### 8. 2 CO pin output logic active "L"

 $I_{COH}$  is defined as the CO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V\_{COH} - 0.5 V.  $I_{COL}$  is defined as the CO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V6 = 0.5 V.

#### 8.3 DO pin output logic active "H"

 $I_{DOH}$  is defined as the DO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V7 = V\_{DOH} - 0.5 V.  $I_{DOL}$  is defined as the DO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V7 = 0.5 V.

#### 8.4 DO pin output logic active "L"

 $I_{DOH}$  is defined as the DO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V7 = V\_{DOH} - 0.5 V.  $I_{DOL}$  is defined as the DO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V7 = 0.5 V.

# BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK S-8225B Series

Rev.1.2\_00



# Operation

**Remark** Refer to "
Connection Examples of Battery Monitoring IC".

# 1. Normal status

When all battery voltages are in the range from overcharge detection voltage ( $V_{CUn}$ ) to overdischarge detection voltage ( $V_{DLn}$ ), and the CTLC pin input voltage ( $V_{CTLC}$ ) and the CTLD pin input voltage ( $V_{CTLD}$ ) are higher than the CTLC pin voltage "H" ( $V_{CTLCH}$ ) and the CTLD pin voltage "H" ( $V_{CTLDH}$ ), respectively, the S-8225B Series defines the CO pin output voltage ( $V_{CO}$ ) and the DO pin output voltage ( $V_{DO}$ ) as "L" (output logic active "H") or "H" (output logic active "L"). This is called normal status.

 $V_{CO}$  is defined as the CO pin voltage "H" ( $V_{COH}$ ) when it is "H". Similarly,  $V_{DO}$  is defined as the DO pin voltage "H" ( $V_{DOH}$ ) when it is "H".

# 2. Overcharge status

When any one of the battery voltages becomes  $V_{CUn}$  or higher, the CO pin output inverts and the S-8225B Series becomes detection status. This is called overcharge status.

When all battery voltages become overcharge release voltage (V<sub>CLn</sub>) or lower, the overcharge status is released and the S-8225B Series returns to normal status.

# 3. Overdischarge status

When any one of the battery voltages becomes  $V_{DLn}$  or lower, the DO pin output inverts and the S-8225B Series becomes detection status. This is called overdischarge status.

When all battery voltages become overdischarge release voltage ( $V_{DUn}$ ) or higher, the overdischarge status is released and the S-8225B Series returns to normal status.

# 4. CTLC pin and CTLD pin

The S-8225B Series has two pins to control.

The CTLC pin controls the output voltage from the CO pin; the CTLD pin controls the output voltage from the DO pin. Thus it is possible for users to control the output voltages from the CO pin and DO pin, respectively. These controls precede the battery protection circuit.

| CTLC Pin          | CO Pin                      |
|-------------------|-----------------------------|
| "H" <sup>*1</sup> | Normal status <sup>*3</sup> |
| "L" <sup>*2</sup> | Detection status            |

Table 6 Status Set by CTLC Pin

\*1. "H": CTLC  $\geq$  V<sub>CTLCH</sub>

\*2. "L": CTLC  $\leq$  V<sub>CTLCL</sub>

\*3. The status is controlled by the voltage detection circuit.

Table 7 Status Set by CTLD Pin

| CTLD Pin          | DO Pin                      |
|-------------------|-----------------------------|
| "H" <sup>*1</sup> | Normal status <sup>*3</sup> |
| "L" <sup>*2</sup> | Detection status            |

\*1. "H": CTLD  $\geq$  V<sub>CTLDH</sub>

\*2. "L":  $CTLD \le V_{CTLDL}$ 

**\*3.** The status is controlled by the voltage detection circuit.

#### 5. 0 V battery detection function

In the S-8225B Series, users are able to select a 0 V battery detection "available" function. If this optional function is selected, the CO pin becomes detection status when any one of the battery voltages becomes 0 V battery detection voltage (V<sub>0INHn</sub>) or lower.

# 6. Delay time setting

When any one of the battery voltages becomes  $V_{CUn}$  or higher, the S-8225B Series charges the capacitor connected to the CCT pin rapidly up to the CCT pin voltage ( $V_{CCT}$ ). After that, The S-8225B Series discharges the capacitor with the constant current of 100 nA, and the CO pin output is defined as detection status at the time when the CCT pin voltage falls to a certain level or lower. The overcharge detection delay time ( $t_{CU}$ ) changes depending on the capacitor connected to the CCT pin.

 $t_{CU}$  is calculated by the following formula.

Similarly, the overdischarge detection delay time ( $t_{DL}$ ) changes depending on the capacitor connected to the CDT pin.  $t_{DL}$  is calculated by the following formula.

$$t_{DL}$$
 [s] = (6.7, 10, 13.3) ×  $C_{CDT}$  [µF]

Since the S-8225B Series charges the capacitor for delay rapidly, the voltage of the CCT pin and the CDT pin becomes large if the capacitance value is small. As a result, a variation between the calculated value of the delay time and the actual delay time is generated.

If the capacitance value is so large that the rapid charging can not be finished within the internal delay time, the output pin becomes detection status simultaneously with the end of internal delay time.

In addition, the charging current to the capacitor for delay passes through the VDD pin. Therefore, a large resistor connected to the VDD pin results in a big drop of the power supply voltage at the time of rapid charging which causes malfunction.

Regarding the recommended values for external components, refer to "Table 9 Constants for External Components".

# 7. SEL pin

In the S-8225B Series, switchable monitoring control between 3-cell to 5-cell is possible by using the SEL1 pin and the SEL2 pin. For example, since the overdischarge detection of V4 or V5 is prohibited and the overdischarge is not detected even if V4 or V5 is shorted when the SEL1 pin is "H" and the SEL2 pin is "L", the S-8225B Series can be used for 3-cell monitoring.

Be sure to use the SEL1 pin and the SEL2 pin at "H" or "L" potential.

| SEL1 pin          | SEL2 pin          | Setting           |
|-------------------|-------------------|-------------------|
| "H" <sup>*1</sup> | "H" <sup>*1</sup> | Prohibition       |
| "H" <sup>*1</sup> | "L" <sup>*2</sup> | 3-cell monitoring |
| "L" <sup>*2</sup> | "H" <sup>*1</sup> | 4-cell monitoring |
| "L" <sup>*2</sup> | "L" <sup>*2</sup> | 5-cell monitoring |

Table 8 Settings of SEL1 Pin and SEL2 Pin

\*1. "H": SEL1  $\ge$  V<sub>SELH1</sub> and SEL2  $\ge$  V<sub>SELH2</sub>

\*2. "L": SEL1  $\leq$  V<sub>SELL1</sub> and SEL2  $\leq$  V<sub>SELL2</sub>

# Timing Charts



1. Overcharge detection and overdischarge detection

\*1. (1): Normal status

(2): Overcharge status

(3): Overdischarge status

Figure 11

# 2. Overcharge detection delay



\*1. (1): Normal status

(2): Overcharge status

Figure 12

# 3. Overdischarge detection delay



\*1. (1): Normal status

(2): Overdischarge status

Figure 13

# Connection Examples of Battery Monitoring IC

# 1. 5-serial cell



Figure 14



#### Figure 15

Remark Regarding the recommended values for external components, refer to "Table 9 Constants for External Components".

# 3. 3-serial cell

Rev.1.2\_00



#### Figure 16

Remark Regarding the recommended values for external components, refer to "Table 9 Constants for External Components".

| Symbol                                | Min.  | Тур. | Max. | Unit |
|---------------------------------------|-------|------|------|------|
| R <sub>VDD</sub>                      | 50    | 100  | 1000 | Ω    |
| R <sub>VCn</sub>                      | 0.5   | 1    | 2    | kΩ   |
| C <sub>VDS</sub>                      | 0.01  | 0.1  | 1    | μF   |
| C <sub>VDD</sub>                      | _     | 0    | 1    | μF   |
| C <sub>VCn</sub>                      | 0.01  | 0.1  | 1    | μF   |
| C <sub>CCT</sub>                      | 0.001 | 0.1  | 0.22 | μF   |
| C <sub>CDT</sub>                      | 0.001 | 0.1  | 0.22 | μF   |
| R <sub>CTLC</sub> , R <sub>CTLD</sub> | _     | 1    | _    | kΩ   |
| R <sub>SEL1</sub> , R <sub>SEL2</sub> | 0.5   | 1    | _    | kΩ   |

#### Table 9 Constants for External Components

Caution 1. The above constants may be changed without notice.

- 2. The example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant.
- 3.  $R_{VC1}$  to  $R_{VC6}$  and  $C_{VC1}$  to  $C_{VC6}$  should be the same constant, respectively.
- 4. Set up  $R_{VCn}$  and  $C_{VCn}$  as  $R_{VCn} \times C_{VCn} \ge 50 \times 10^{-6}$ .
- 5. Set up  $R_{VDD}$  and  $C_{VDS}$  as  $5 \times 10^{-6} \le R_{VDD} \times C_{VDS} \le 100 \times 10^{-6}$ .
- 6. Set  $(R_{VDD} \times C_{VDS}) / (R_{VCn} \times C_{VCn}) = 0.1$ .

Remark n = 1 to 6

# Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- If both an overcharge battery and an overdischarge battery are included among the whole batteries, the condition is set in overcharge status and overdischarge status. Therefore either charging or discharging is impossible.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# Characteristics (Typical Data)

- 1. Detection voltage
  - 1. 1 V<sub>CU</sub> vs. Ta

1.3 V<sub>DL</sub> vs. Ta















# 2. Current consumption

2.1  $I_{OPE}$  vs. Ta



2. 3 IOPE VS. VDD



2. 2 I<sub>PDN</sub> vs. Ta



# 3. Delay time





# 4. Output current









# 5. Output voltage

#### 5.1 V<sub>COH</sub> vs. V<sub>DD</sub>

Ta =  $+25^{\circ}$ C, CO pin output logic active "L", V<sub>CU</sub> = 4.220 V 0 V battery detection function "unavailable"







4. 2 ICOH VS. VDD

Ta = +25°C



#### 5. 2 VDOH VS. VDD













- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, vehicle equipment, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment, without prior written permission of Seiko Instruments Inc.
- The products described herein are not designed to be radiation-proof.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.