# **S-8225B Series**

# **BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK**

Accuracy  $\pm 20$  mV (Ta =  $+25^{\circ}$ C),  $\pm 30$  mV (Ta = 0°C to  $+60^{\circ}$ C)

 $\circledcirc$  Seiko Instruments Inc., 2012-2013  $\bullet$ 

The S-8225B Series includes high-accuracy voltage detection circuits and delay circuits, and can monitor the status of 3-serial to 5-serial cell lithium-ion rechargeable battery in single use. By switching the voltage level which is applied to the SEL1 pin and SEL2 pin, users are able to use the S-8225B Series for 3-serial to 5-serial cell pack.

# ̈ **Features**

**www.sii-ic.com**

• High-accuracy voltage detection function for each cell Overcharge detection voltage n  $(n = 1 to 5)$  3.5 V to 4.4 V (50 mV step)

Overcharge release voltage n (n = 1 to 5)  $3.3 \text{ V}$  to 4.4  $\text{V}^1$  Accuracy  $\pm 50 \text{ mV}$ Overdischarge detection voltage n (n = 1 to 5) <br>  $2.2 \text{ V}$  to 3.2 V (100 mV step) Accuracy  $\pm 80$  mV<br>  $2.2 \text{ V}$  to 3.4 V<sup>\*2</sup> Accuracy  $\pm 100$  m Overdischarge release voltage n (n = 1 to 5) 2.2 V to 3.4 V<sup>\*2</sup> Accuracy ±100 mV

- Overcharge detection delay time and overdischarge detection delay time can be set by external capacitor.
- Switchable between 3-serial to 5-serial cell by using the SEL1 pin and the SEL2 pin
- The CO pin and the DO pin are controlled by the CTLC pin and the CTLD pin, respectively.
- Output voltage of the CO pin and the DO pin is limited to 12 V max.
- Output logic is selectable.  $\blacksquare$ • High-withstand voltage element **Absolute maximum rating: 28 V** • Wide operation voltage range 4 V to 26 V • Wide operation temperature range Ta = −40°C to +85°C • Low current consumption During operation (V1 = V2 = V3 = V4 = V5 = 3.4 V) 20 µA max. (Ta = +25°C) During power-down (V1 = V2 = V3 = V4 = V5 = 1.6 V) 3.0 µA max. (Ta = +25°C)
- Lead-free (Sn 100%), halogen-free
- **\*1.** Overcharge hysteresis voltage n (n = 1 to 5) is selectable in 0 V, or in 0.1 V to 0.4 V in 50 mV step. (Overcharge hysteresis voltage = Overcharge detection voltage − Overcharge release voltage)
- **\*2.** Overdischarge hysteresis voltage n (n = 1 to 5) is selectable in 0 V, or in 0.2 V to 0.7 V in 100 mV step. (Overdischarge hysteresis voltage = Overdischarge release voltage − Overdischarge detection voltage)

# ̈ **Application**

• Lithium-ion rechargeable battery pack

# ̈ **Package**

• 16-Pin TSSOP



# **BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK S-8225B Series** Rev.1.2<sub>\_00</sub>

■ Block Diagram



**Remark** Diodes in the figure are parasitic diodes.



# ̈ **Product Name Structure**

**1. Product name** 



- **\*1.** Refer to the tape drawing.
- **\*2.** Refer to "**3. Product name list**".

#### **2. Package**

#### **Table 1 Package Drawing Codes**



#### **3. Product name list**

**Table 2** 

| <b>Product Name</b> | Detection<br>Voltage<br>'V <sub>CU</sub> ] | Release<br>Voltage<br>$\mathsf{IV}_\mathsf{CL}$ $\mathsf{I}$ | Overcharge   Overcharge   Overdischarge   Overdischarge  <br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Release<br>Voltage<br>[V <sub>DU</sub> ] | CO Pin<br>Output<br>Logic | DO Pin<br>Output<br>Logic | 0 V Battery<br>Detection<br><b>Function</b> |
|---------------------|--------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|---------------------------|---------------------------------------------|
| S-8225BAA-TCT1U     | 4.220 V                                    | 4.170 V                                                      | 2.30V                                                                                                   | 2.30V                                    | Active "H"                | Active "L"                | Unavailable                                 |

**Remark** Please contact our sales office for products with detection voltage values other than those specified above.

# ̈ **Pin Configuration**

# **1. 16-Pin TSSOP**



**Figure 2** 

**Table 3** 



**\*1.** Refer to "**7. SEL pin**" in "̈ **Operation**" for setting of the SEL1 pin and the SEL2 pin.

# ̈ **Absolute Maximum Ratings**



**\*1.** When mounted on board

[Mounted board]<br>(1) Board size:

114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm

(2) Board name: JEDEC STANDARD51-7

**Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.** 



**Figure 3 Power Dissipation of Package (When Mounted on Board)** 

# ̈ **Electrical Characteristics**



**Table 5 (1 / 2)** 



#### **Table 5 (2 / 2)**

**\*1.** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

**\*2.** Refer to "**6. Delay time setting**" in "̈ **Operation**" for details of the delay time function.

# ̈ **Test Circuits**

**1. Overcharge detection voltage (VCUn), Overcharge release voltage (VCLn), Overdischarge detection voltage (V**<sub>DLn</sub>), Overdischarge release voltage (V<sub>DUn</sub>)  **(Test circuit 1)** 

 $V<sub>CU1</sub>$  is defined as the voltage V1 when V1 is gradually increased and the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = V<sub>CU</sub> – 0.05 V. After that, V<sub>CL1</sub> is defined as the voltage V1 when V1 is gradually decreased and the CO pin output becomes release status after setting V2 = V3 = V4 = V5 = 3.2 V. Moreover,  $V_{DL1}$  is defined as the voltage V1 when V1 is gradually decreased and the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.5 V. After that,  $V_{DU1}$  is defined as the voltage V1 when V1 is gradually increased and the DO pin output becomes release status. Similarly,  $V_{\text{CUn}}$ ,  $V_{\text{CLn}}$ ,  $V_{\text{DLn}}$  and  $V_{\text{DUn}}$  can be defined by changing Vn (n = 2 to 5).

**2. 0 V battery detection voltage (V0INHn) (0 V battery detection function "available") (Test circuit 1)** 

 $V<sub>0INH1</sub>$  is defined as the voltage V1 when V1 is gradually decreased and the CO pin output becomes detection status after setting  $V1 = V2 = V3 = V4 = V5 = 3.4 V$ . Similarly,  $V_{0INHn}$  can be defined by changing Vn (n = 2 to 5).

#### **3.** Overcharge detection delay time (t<sub>cu</sub>), overdischarge detection delay time (t<sub>DL</sub>)  **(Test circuit 2)**

 $t_{\text{CU}}$  is defined as the time period from when V1 changes from 3.4 V to 4.5 V to when the CO pin output becomes detection status after setting  $V1 = V2 = V3 = V4 = V5 = 3.4 V$ . Moreover,  $t_{DL}$  is defined as the time period from when V1 changes from 3.4 V to 1.6 V to when the DO pin output

becomes detection status after setting  $V1 = V2 = V3 = V4 = V5 = 3.4 V$ .

#### **4. CCT pin voltage (V<sub>CCT</sub>), CDT pin voltage (V<sub>CDT</sub>) (Test circuit 2)**

 $V_{\text{CCT}}$  is defined as the voltage between the CCT pin and the VSS pin during the time period when V1 changes from 3.4 V to 4.5 V to when the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V. Moreover, V<sub>CDT</sub> is defined as the voltage between the CDT pin and the VSS pin during the time period when V1 changes from 3.4 V to 1.6 V to when the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 =  $V5 = 3.4 V$ .

#### 5. CTLC pin voltage "H" (V<sub>CTLCH</sub>), CTLC pin voltage "L" (V<sub>CTLCL</sub>), CTLD pin voltage "H" (V<sub>CTLDH</sub>), CTLD **pin voltage "L" (V<sub>CTLDL</sub>) (Test circuit 3)**

V<sub>CTLCL</sub> is defined as the voltage V6 when V6 is gradually decreased and the CO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that, VCTLCH is defined as the voltage V6 when V6 is gradually increased and the CO pin output becomes release status. Moreover,  $V_{\text{C T L D L}}$  is defined as the voltage V7 when V7 is gradually decreased and the DO pin output becomes detection status after setting V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that, V<sub>CTLDH</sub> is defined as the voltage V7 when V7 is gradually increased and the DO pin output becomes release status.

#### **6. SEL1 pin voltage "H" (VSELH1), SEL2 pin voltage "H" (VSELH2), SEL1 pin voltage "L" (VSELL1), SEL2 pin voltage "L" (V<sub>SELL2</sub>) (Test circuit 3)**

V<sub>SELH1</sub> is defined as the voltage V8 when V8 is gradually increased and the DO pin output becomes release status after setting V1 = V2 = V3 = V5 = 3.5 V, V4 = 0 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that,  $V_{SELL1}$  is defined as the voltage V8 when V8 is gradually decreased and the DO pin output becomes detection status.

Moreover,  $V_{SELH2}$  is defined as the voltage V9 when V9 is gradually increased and the DO pin output becomes release status after setting V1 = V2 = V3 = V4 = 3.5 V, V5 = 0 V, V6 = V7 = V<sub>DS</sub> (= V1 + V2 + V3 + V4 + V5), V8 = V9 = 0 V. After that,  $V_{\text{SE12}}$  is defined as the voltage V9 when V9 is gradually decreased and the DO pin output becomes detection status.

### 7. CO pin voltage "H" (V<sub>COH</sub>), DO pin voltage "H" (V<sub>DOH</sub>)  **(Test circuit 4)**

#### **7. 1 CO pin output logic active "H"**

 $V_{\text{COH}}$  is defined as the voltage between the CO pin and the VSS pin when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V.

#### **7. 2 CO pin output logic active "L"**

 $V_{\text{COH}}$  is defined as the voltage between the CO pin and the VSS pin when V1 = V2 = V3 = V4 = V5 = 3.4 V.

#### **7. 3 DO pin output logic active "H"**

 $V_{\text{DOH}}$  is defined as the voltage between the DO pin and the VSS pin when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V.

#### **7. 4 DO pin output logic active "L"**

 $V_{\text{DOH}}$  is defined as the voltage between the DO pin and the VSS pin when V1 = V2 = V3 = V4 = V5 = 3.4 V.

#### 8. CO pin source current (I<sub>COH</sub>), CO pin sink current (I<sub>COL</sub>), DO pin source current (I<sub>DOH</sub>), DO pin sink current (I<sub>DOL</sub>)  **(Test circuit 7)**

#### **8. 1 CO pin output logic active "H"**

 $I_{COH}$  is defined as the CO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V6 = V<sub>COH</sub> − 0.5 V.  $I_{\text{COL}}$  is defined as the CO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = 0.5 V.

#### **8. 2 CO pin output logic active "L"**

 $I_{COH}$  is defined as the CO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V6 = V<sub>COH</sub> − 0.5 V.  $I_{\text{COL}}$  is defined as the CO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V6 = 0.5 V.

#### **8. 3 DO pin output logic active "H"**

I<sub>DOH</sub> is defined as the DO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V7 = V<sub>DOH</sub> − 0.5 V.  $I_{DOL}$  is defined as the DO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V7 = 0.5 V.

#### **8. 4 DO pin output logic active "L"**

 $I_{\text{DOH}}$  is defined as the DO pin current when V1 = V2 = V3 = V4 = V5 = 3.4 V, V7 = V<sub>DOH</sub> − 0.5 V.  $I_{\text{DOL}}$  is defined as the DO pin current when V1 = 6.8 V, V2 = 0 V, V3 = V4 = V5 = 3.4 V, V7 = 0.5 V.

# **BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK S-8225B Series** Rev.1.2<sub>\_00</sub>



# ̈ **Operation**

**Remark** Refer to "̈ **Connection Examples of Battery Monitoring IC**".

#### **1. Normal status**

When all battery voltages are in the range from overcharge detection voltage  $(V_{\text{CUn}})$  to overdischarge detection voltage (V<sub>DLn</sub>), and the CTLC pin input voltage (V<sub>CTLC</sub>) and the CTLD pin input voltage (V<sub>CTLD</sub>) are higher than the CTLC pin voltage "H" (V<sub>CTLCH</sub>) and the CTLD pin voltage "H" (V<sub>CTLDH</sub>), respectively, the S-8225B Series defines the CO pin output voltage (V<sub>CO</sub>) and the DO pin output voltage (V<sub>DO</sub>) as "L" (output logic active "H") or "H" (output logic active "L"). This is called normal status.

 $V_{CO}$  is defined as the CO pin voltage "H" ( $V_{COH}$ ) when it is "H". Similarly,  $V_{DO}$  is defined as the DO pin voltage "H"  $(V_{DOH})$  when it is "H".

#### **2. Overcharge status**

When any one of the battery voltages becomes  $V_{\text{CUD}}$  or higher, the CO pin output inverts and the S-8225B Series becomes detection status. This is called overcharge status.

When all battery voltages become overcharge release voltage ( $V_{CLn}$ ) or lower, the overcharge status is released and the S-8225B Series returns to normal status.

#### **3. Overdischarge status**

When any one of the battery voltages becomes  $V_{DLn}$  or lower, the DO pin output inverts and the S-8225B Series becomes detection status. This is called overdischarge status.

When all battery voltages become overdischarge release voltage ( $V_{\text{Dun}}$ ) or higher, the overdischarge status is released and the S-8225B Series returns to normal status.

#### **4. CTLC pin and CTLD pin**

The S-8225B Series has two pins to control.

The CTLC pin controls the output voltage from the CO pin; the CTLD pin controls the output voltage from the DO pin. Thus it is possible for users to control the output voltages from the CO pin and DO pin, respectively. These controls precede the battery protection circuit.

| CTI C Pin | $CO$ Pin                   |  |  |
|-----------|----------------------------|--|--|
| י⊔"י⊔"    | Normal status <sup>3</sup> |  |  |
| ու ո*2    | Detection status           |  |  |

**Table 6 Status Set by CTLC Pin** 

\***1.** "H": CTLC ≥ V<sub>CTLCH</sub>

**\*2.** "L": CTLC  $\leq$  V<sub>CTLCL</sub>

**\*3.** The status is controlled by the voltage detection circuit.

**Table 7 Status Set by CTLD Pin** 

| C.TI D Pin | DO Pin                      |  |
|------------|-----------------------------|--|
| יי⊔יי⊔     | Normal status <sup>*3</sup> |  |
| ้ "*2      | Detection status            |  |

 $*1.$  "H": CTLD  $\geq$  V<sub>CTLDH</sub>

**\*2.** "L":  $CTLD \leq V_{CTLD}$ 

**\*3.** The status is controlled by the voltage detection circuit.

#### **5. 0 V battery detection function**

In the S-8225B Series, users are able to select a 0 V battery detection "available" function. If this optional function is selected, the CO pin becomes detection status when any one of the battery voltages becomes 0 V battery detection voltage ( $V_{0INHn}$ ) or lower.

#### **6. Delay time setting**

When any one of the battery voltages becomes  $V_{\text{Cln}}$  or higher, the S-8225B Series charges the capacitor connected to the CCT pin rapidly up to the CCT pin voltage ( $V_{\text{CCT}}$ ). After that, The S-8225B Series discharges the capacitor with the constant current of 100 nA, and the CO pin output is defined as detection status at the time when the CCT pin voltage falls to a certain level or lower. The overcharge detection delay time  $(t<sub>CU</sub>)$  changes depending on the capacitor connected to the CCT pin.

 $t<sub>CU</sub>$  is calculated by the following formula.

Min. Typ. Max.  

$$
t_{CU}
$$
 [s] = (6.7, 10, 13.3) × C<sub>CCT</sub> [µF]

Similarly, the overdischarge detection delay time  $(t_{DL})$  changes depending on the capacitor connected to the CDT pin.  $t<sub>DL</sub>$  is calculated by the following formula.

#### Min. Typ. Max.

$$
t_{DL}
$$
 [s] = (6.7, 10, 13.3) × C<sub>CDT</sub> [µF]

Since the S-8225B Series charges the capacitor for delay rapidly, the voltage of the CCT pin and the CDT pin becomes large if the capacitance value is small. As a result, a variation between the calculated value of the delay time and the actual delay time is generated.

If the capacitance value is so large that the rapid charging can not be finished within the internal delay time, the output pin becomes detection status simultaneously with the end of internal delay time.

In addition, the charging current to the capacitor for delay passes through the VDD pin. Therefore, a large resistor connected to the VDD pin results in a big drop of the power supply voltage at the time of rapid charging which causes malfunction.

Regarding the recommended values for external components, refer to "**Table 9 Constants for External Components**".

#### **7. SEL pin**

In the S-8225B Series, switchable monitoring control between 3-cell to 5-cell is possible by using the SEL1 pin and the SEL2 pin. For example, since the overdischarge detection of V4 or V5 is prohibited and the overdischarge is not detected even if V4 or V5 is shorted when the SEL1 pin is "H" and the SEL2 pin is "L", the S-8225B Series can be used for 3-cell monitoring.

Be sure to use the SEL1 pin and the SEL2 pin at "H" or "L" potential.

| SEL1 pin | SEL2 pin          | Setting           |
|----------|-------------------|-------------------|
| "ו⊣"     | "H" <sup>*1</sup> | Prohibition       |
| י⊔"י⊔"   | $m_{1}$ $n^*$ 2   | 3-cell monitoring |
| $m n^*2$ | יו∟"              | 4-cell monitoring |
| ու ո*2   | $n_1 n^*2$        | 5-cell monitoring |

**Table 8 Settings of SEL1 Pin and SEL2 Pin** 

 $*1.$  "H": SEL1  $\geq$  V<sub>SELH1</sub> and SEL2  $\geq$  V<sub>SELH2</sub>

 $*2.$  "L": SEL1  $\leq$  V<sub>SELL1</sub> and SEL2  $\leq$  V<sub>SELL2</sub>

# ̈ **Timing Charts**



**1. Overcharge detection and overdischarge detection** 

**\*1.** (1): Normal status

(2): Overcharge status

(3): Overdischarge status

**Figure 11** 

## **2. Overcharge detection delay**



**\*1.** (1): Normal status

(2): Overcharge status

**Figure 12** 

## **3. Overdischarge detection delay**



**\*1.** (1): Normal status

(2): Overdischarge status

**Figure 13** 

# ̈ **Connection Examples of Battery Monitoring IC**

### **1. 5-serial cell**



**Figure 14**



#### **Figure 15**

**Remark** Regarding the recommended values for external components, refer to "**Table 9 Constants for External Components**".

### **3. 3-serial cell**



#### **Figure 16**

**Remark** Regarding the recommended values for external components, refer to "**Table 9 Constants for External Components**".



#### **Table 9 Constants for External Components**

**Caution 1. The above constants may be changed without notice.** 

- **2. The example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant.**
- **3. RVC1** to **RVC6 and CVC1** to **CVC6 should be the same constant, respectively.**
- **4.** Set up  $R_{Vcn}$  and  $C_{Vcn}$  as  $R_{Vcn} \times C_{Vcn} \ge 50 \times 10^{-6}$ .
- 5. Set up  $R_{VDD}$  and  $C_{VDS}$  as  $5 \times 10^{-6} \le R_{VDD} \times C_{VDS} \le 100 \times 10^{-6}$ .
- **6.** Set  $(R_{VDD} \times C_{VDS})$  /  $(R_{VCn} \times C_{VCn}) = 0.1$ .

**Remark** n = 1 to 6

## ̈ **Precautions**

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- If both an overcharge battery and an overdischarge battery are included among the whole batteries, the condition is set in overcharge status and overdischarge status. Therefore either charging or discharging is impossible.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ̈ **Characteristics (Typical Data)**

- **1. Detection voltage** 
	- **1. 1 VCU vs. Ta**

**1. 3 VDL vs. Ta** 















#### **2. Current consumption**

**2. 1 IOPE vs. Ta** 



**2. 3 IOPE vs. VDD**







Ta =  $+25^{\circ}$ C

## **3. Delay time**





#### **4. Output current**











#### **5. Output voltage**

#### 5. 1 V<sub>COH</sub> vs. V<sub>DD</sub>





5. 2  $V_{DOH}$  vs.  $V_{DD}$ 

−80

−60

IDOH [ বু

**4. 4 IDOH vs. VDD**

0

−20

−40



0 5 10 15 20 25 30 V<sub>DD</sub> [V]











- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, vehicle equipment, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment, without prior written permission of Seiko Instruments Inc.
- The products described herein are not designed to be radiation-proof.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.