## S-8230A/B Series BATTERY PROTECTION IC

WITH DISCHARGE CONTROL FUNCTION FOR 1-CELL PACK

#### www.sii-ic.com

The S-8230A/B Series is a protection IC for 1-cell lithium-ion / lithium polymer rechargeable batteries and includes high-accuracy voltage detection circuits and delay circuits.

The S-8230A/B Series is suitable for protecting 1-cell lithium-ion / lithium polymer rechargeable battery packs from overcharge, overdischarge, overcurrent, and controlling discharge by external signal.

## Features

| <ul> <li>High-accuracy voltage detection circuit</li> </ul> |                              |                        |                                                                                       |  |
|-------------------------------------------------------------|------------------------------|------------------------|---------------------------------------------------------------------------------------|--|
| Overcharge detection voltage                                | 3.5 V to 4.5 V (5 mV ste     | ep)                    | Accuracy $\pm 20 \text{ mV} (\text{Ta} = +25 ^{\circ}\text{C})$                       |  |
|                                                             |                              |                        | Accuracy $\pm 25 \text{ mV}$ (Ta = $-10 ^{\circ}\text{C}$ to $+60 ^{\circ}\text{C}$ ) |  |
| Overcharge release voltage                                  | 3.1 V to 4.5 V <sup>*1</sup> |                        | Accuracy ±30 mV                                                                       |  |
| Overdischarge detection voltage                             | 2.0 V to 3.4 V (10 mV s      | tep)                   | Accuracy ±35 mV                                                                       |  |
| Overdischarge release voltage                               | 2.0 V to 3.4 V <sup>*2</sup> |                        | Accuracy ±50 mV                                                                       |  |
| Discharge overcurrent detection voltage                     | 0.05 V to 0.20 V (10 m)      | √ step)                | Accuracy ±10 mV                                                                       |  |
| Load short-circuiting detection voltage                     | 0.5 V (fixed)                |                        | Accuracy ±100 mV                                                                      |  |
| Charge overcurrent detection voltage                        | -0.20 V to -0.05 V (25       | mV step)               | Accuracy ±15 mV                                                                       |  |
|                                                             | -0.16 V to -0.08 V (40       | mV step)               |                                                                                       |  |
| • Detection delay times are generated only                  | by an internal circuit (Ex   | ternal capa            | citors are unnecessary).                                                              |  |
|                                                             |                              |                        | Accuracy ±20%                                                                         |  |
| <ul> <li>Discharge control function</li> </ul>              |                              |                        |                                                                                       |  |
| CTL pin control logic is selectable:                        |                              | Active "H", active "L" |                                                                                       |  |
| CTL pin internal resistance connection is                   | selectable:                  | Pull-up, pull-down     |                                                                                       |  |
| CTL pin internal resistance value is sele                   | ctable:                      | 1.0 ΜΩ, 2.5 ΜΩ, 5.0 ΜΩ |                                                                                       |  |
| Discharge inhibition status latch function is               | s selectable:                | Available,             | unavailable                                                                           |  |
| • 0 V battery charge function is selectable:                |                              | Available,             | unavailable                                                                           |  |
| <ul> <li>Power-down function is selectable:</li> </ul>      |                              | Available,             | unavailable                                                                           |  |
| • Release condition of discharge overcurrent                | status is selectable:        | Load disc              | onnection, charger connection                                                         |  |
| • High-withstand voltage device is used for                 | charger connection pins      | : VM pin an            | nd CO pin: Absolute maximum rating 28 V                                               |  |
| <ul> <li>Wide operation temperature range:</li> </ul>       |                              | Ta = -40°              | ℃ to +85 ℃                                                                            |  |
| <ul> <li>Low current consumption</li> </ul>                 |                              |                        |                                                                                       |  |
| During operation:                                           |                              | 2.8 μA typ             | o., 5.5 μA max. (Ta = +25 ℃)                                                          |  |
| During power-down:                                          |                              | 0.1 μA ma              | ax. (Ta = +25℃)                                                                       |  |
|                                                             |                              |                        |                                                                                       |  |

- \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV step.)
- \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV step.)

## Applications

- Lithium-ion rechargeable battery pack
- Lithium polymer rechargeable battery pack

## Package

• SNT-6A



© Seiko Instruments Inc., 2013

### Rev.2.2 00

## BATTERY PROTECTION IC WITH DISCHARGE CONTROL FUNCTION FOR 1-CELL PACK S-8230A/B Series

Rev.2.2\_00

### Block Diagram



Remark All the diodes shown in the figure are parasitic diodes.

### Product Name Structure

1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

#### 2. Package

Table 1 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| SNT-6A       | PG006-A-P-SD | PG006-A-C-SD | PG006-A-R-SD | PG006-A-L-SD |

#### 3. Product name list

#### 3.1 SNT-6A

#### 3.1.1 S-8230A Series

| Table 2         |                                                          |                                                        |                                                                  |                                                                |                                                                          |                                                                       |                                         |                                       |  |  |
|-----------------|----------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------|---------------------------------------|--|--|
| Product Name    | Overcharge<br>Detection<br>Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>DIOV</sub> ] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>CIOV</sub> ] | Delay Time<br>Combination <sup>*1</sup> | Function<br>Combination <sup>*2</sup> |  |  |
| S-8230AAD-I6T1U | 4.425 V                                                  | 4.225 V                                                | 2.500 V                                                          | 2.500 V                                                        | 0.130 V                                                                  | –0.100 V                                                              | (3)                                     | (3)                                   |  |  |

\*1. Refer to Table 4 about the details of the delay time combinations.

\*2. Refer to Table 6 about the details of the function combinations.

**Remark** Please contact our sales office for the products with detection voltage value other than those specified above.

#### 3. 1. 2 S-8230B Series

| Table 3         |                                                          |                                                        |                                                                  |                                                                |                                                                          |                                                                       |                                         |                                       |  |
|-----------------|----------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------|---------------------------------------|--|
| Product Name    | Overcharge<br>Detection<br>Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>DIOV</sub> ] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>CIOV</sub> ] | Delay Time<br>Combination <sup>*1</sup> | Function<br>Combination <sup>*2</sup> |  |
| S-8230BAA-I6T1U | 4.280 V                                                  | 4.080 V                                                | 2.300 V                                                          | 2.300 V                                                        | 0.080 V                                                                  | –0.100 V                                                              | (1)                                     | (1)                                   |  |
| S-8230BAB-I6T1U | 4.280 V                                                  | 3.880 V                                                | 2.500 V                                                          | 3.000 V                                                        | 0.200 V                                                                  | –0.050 V                                                              | (2)                                     | (2)                                   |  |
| S-8230BAE-I6T1U | 4.280 V                                                  | 3.880 V                                                | 2.300 V                                                          | 2.300 V                                                        | 0.140 V                                                                  | –0.050 V                                                              | (4)                                     | (4)                                   |  |

\*1. Refer to Table 4 about the details of the delay time combinations.

\*2. Refer to **Table 6** about the details of the function combinations.

**Remark** Please contact our sales office for the products with detection voltage value other than those specified above.

Table 4

| Delay Time<br>Combination | Overcharge<br>Detection<br>Delay Time<br>[t <sub>Cu</sub> ] | Overdischarge<br>Detection<br>Delay Time<br>[t <sub>DL</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Delay Time<br>[t <sub>DIOV</sub> ] | Load<br>Short-circuiting<br>Detection<br>Delay Time<br>[t <sub>SHORT</sub> ] | Charge<br>Overcurrent<br>Detection<br>Delay Time<br>[t <sub>CIOV</sub> ] | Discharge<br>Inhibition<br>Delay Time<br>[tctl] |
|---------------------------|-------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------|
| (1)                       | 1.0 s                                                       | 128 ms                                                         | 16 ms                                                                       | 280 μs                                                                       | 8 ms                                                                     | 256 ms                                          |
| (2)                       | 1.0 s                                                       | 128 ms                                                         | 16 ms                                                                       | 1 ms                                                                         | 8 ms                                                                     | 256 ms                                          |
| (3)                       | 1.0 s                                                       | 32 ms                                                          | 8 ms                                                                        | 280 μs                                                                       | 8 ms                                                                     | 256 ms                                          |
| (4)                       | 1.0 s                                                       | 128 ms                                                         | 32 ms                                                                       | 1 ms                                                                         | 8 ms                                                                     | 256 ms                                          |

**Remark** The delay times can be changed within the range listed in **Table 5**. For details, please contact our sales office.

Table 5

| Delay Time                                 | Symbol             | Se                   | election Ran        | ige                  | Remark                        |
|--------------------------------------------|--------------------|----------------------|---------------------|----------------------|-------------------------------|
| Overcharge detection delay time            | t <sub>cu</sub>    | 256 ms               | 512 ms              | 1.0 s <sup>*1</sup>  | Select a value from the left. |
| Overdischarge detection delay time         | t <sub>DL</sub>    | 32 ms                | 64 ms <sup>*1</sup> | 128 ms               | Select a value from the left. |
| Discharge overcurrent detection delay time | t <sub>DIOV</sub>  | 4 ms                 | 8 ms <sup>*1</sup>  | 16 ms                | Select a value from the left. |
| Load short-circuiting detection delay time | t <sub>SHORT</sub> | 280 μs <sup>*1</sup> | 530 μs              | 1 ms                 | Select a value from the left. |
| Charge overcurrent detection delay time    | t <sub>CIOV</sub>  | 4 ms                 | 8 ms <sup>*1</sup>  | 16 ms                | Select a value from the left. |
| Discharge inhibition delay time            | t <sub>CTL</sub>   | 64 ms                | 128 ms              | 256 ms <sup>*1</sup> | Select a value from the left. |

\*1. This value is the delay time of the standard products.

|             | Table 6                        |                                                    |                                                                   |                          |                                  |                                |                                                     |  |  |  |
|-------------|--------------------------------|----------------------------------------------------|-------------------------------------------------------------------|--------------------------|----------------------------------|--------------------------------|-----------------------------------------------------|--|--|--|
| Function    |                                | CTL Pin                                            |                                                                   | Discharge Inhibition     | Discharge Inhibition             |                                | Release<br>Condition                                |  |  |  |
| Combination | Control<br>Logic <sup>*1</sup> | Internal<br>Resistance<br>Connection <sup>*2</sup> | Internal<br>Resistance Value <sup>*3</sup><br>[R <sub>CTL</sub> ] | Status Latch Function *4 | Charge<br>Function <sup>*5</sup> | down<br>Function <sup>*6</sup> | of Discharge<br>Overcurrent<br>Status <sup>*7</sup> |  |  |  |
| (1)         | Active "L"                     | Pull-down                                          | 1.0 MΩ                                                            | Available                | Available                        | Available                      | Load<br>disconnection                               |  |  |  |
| (2)         | Active "L"                     | Pull-up                                            | 1.0 MΩ                                                            | Available                | Unavailable                      | Available                      | Charger connection                                  |  |  |  |
| (3)         | Active "L"                     | Pull-up                                            | 5.0 MΩ                                                            | Unavailable              | Available                        | Available                      | Load<br>disconnection                               |  |  |  |
| (4)         | Active "L"                     | Pull-down                                          | 1.0 MΩ                                                            | Available                | Unavailable                      | Available                      | Charger connection                                  |  |  |  |

Caution The combination of CTL pin control logic active "H" and CTL pin internal resistance connection "pull-up" worsens the accuracy of overcharge detection voltage. Therefore, this combination can not be set up.

\*1. CTL pin control logic active "H" / active "L" is selectable.

\*2. CTL pin internal resistance connection "pull-up" / "pull-down" is selectable.

\*3. CTL pin internal resistance value 1.0 M $\Omega$  / 2.5 M $\Omega$  / 5.0 M $\Omega$  is selectable.

**\*4.** Discharge inhibition status latch function "available" / "unavailable" is selectable.

\*5. 0 V battery charge function "available" / "unavailable" is selectable.

**\*6.** Power-down function "available" / "unavailable" is selectable.

\*7. Release condition of discharge overcurrent status "load disconnection" / "charger connection" is selectable.

Remark Please contact our sales office for the products with function combinations other than those specified above.

## Pin Configuration

### 1. SNT-6A



|         | Table 7 |                                                                                        |  |  |  |  |  |  |  |
|---------|---------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin No. | Symbol  | Description                                                                            |  |  |  |  |  |  |  |
| 1       | CTL     | Discharge control pin                                                                  |  |  |  |  |  |  |  |
| 2       | СО      | Connection pin of charge control FET gate (CMOS output)                                |  |  |  |  |  |  |  |
| 3       | DO      | Connection pin of discharge control FET gate (CMOS output)                             |  |  |  |  |  |  |  |
| 4       | VSS     | Input pin for negative power supply                                                    |  |  |  |  |  |  |  |
| 5       | VDD     | Input pin for positive power supply                                                    |  |  |  |  |  |  |  |
| 6       | VM      | Voltage detection pin between VM pin and VSS pin (Overcurrent / charger detection pin) |  |  |  |  |  |  |  |

### Absolute Maximum Ratings

| Table 8                                   |                  |             |                                                |      |  |  |  |  |  |  |
|-------------------------------------------|------------------|-------------|------------------------------------------------|------|--|--|--|--|--|--|
| (Ta = +25℃ unless otherwise specifie      |                  |             |                                                |      |  |  |  |  |  |  |
| Item                                      | Symbol           | Applied pin | Absolute Maximum Rating                        | Unit |  |  |  |  |  |  |
| Input voltage between VDD pin and VSS pin | V <sub>DS</sub>  | VDD         | $V_{SS}$ – 0.3 to $V_{SS}$ + 12                | V    |  |  |  |  |  |  |
| VM pin input voltage                      | V <sub>VM</sub>  | VM          | $V_{DD} - 28$ to $V_{DD} + 0.3$                | V    |  |  |  |  |  |  |
| DO pin output voltage                     | V <sub>DO</sub>  | DO          | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V    |  |  |  |  |  |  |
| CO pin output voltage                     | V <sub>co</sub>  | СО          | $V_{\text{VM}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V    |  |  |  |  |  |  |
| CTL pin input voltage                     | V <sub>CTL</sub> | CTL         | $V_{SS}-0.3$ to $V_{DD}+0.3$                   | V    |  |  |  |  |  |  |
| Power dissipation                         | PD               | _           | 400*1                                          | mW   |  |  |  |  |  |  |
| Operation ambient temperature             | T <sub>opr</sub> | _           | -40 to +85                                     | °C   |  |  |  |  |  |  |
| Storage temperature                       | T <sub>stg</sub> | _           | -55 to +125                                    | °C   |  |  |  |  |  |  |

\*1. When mounted on board

[Mounted board]

(1) Board size: 114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm

(2) Board name: JEDEC STANDARD51-7

## Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 3 Power Dissipation of Package (When Mounted on Board)

### Electrical Characteristics

1. Ta = +25 ℃

Table 9

|                                                  |                    |                                              | (Ta = +                      | -25℃ ι           | unless otherwi            | se sp     | ecified)        |
|--------------------------------------------------|--------------------|----------------------------------------------|------------------------------|------------------|---------------------------|-----------|-----------------|
| ltem                                             | Symbol             | Condition                                    | Min.                         | Тур.             | 1                         | · · · ·   | Test<br>Circuit |
| Detection Voltage                                | ÷                  |                                              |                              |                  |                           |           |                 |
| Overcharge detection voltage                     | V <sub>CU</sub>    | -                                            | $V_{\text{CU}}-0.020$        | V <sub>CU</sub>  | $V_{CU} + 0.020$          | V         | 1               |
|                                                  | •00                | Ta = −10 °C to +60 °C <sup>*1</sup>          | $V_{\text{CU}}-0.025$        | V <sub>CU</sub>  | $V_{CU} + 0.025$          | V         | 1               |
| Overcharge release voltage                       | V <sub>CL</sub>    | V <sub>CL</sub> ≠ V <sub>CU</sub>            | $V_{\text{CL}}-0.030$        | V <sub>CL</sub>  | $V_{CL} + 0.030$          | V         | 1               |
|                                                  |                    | $V_{CL} = V_{CU}$                            | $V_{CL} - 0.025$             | V <sub>CL</sub>  | $V_{CL} + 0.020$          | V         | 1               |
| Overdischarge detection voltage                  | V <sub>DL</sub>    | —                                            | $V_{\text{DL}}-0.035$        | $V_{DL}$         | $V_{DL} + 0.035$          | V         | 2               |
| Overdischarge release voltage                    | V <sub>DU</sub>    | V <sub>DL</sub> ≠ V <sub>DU</sub>            | $V_{DU} - 0.050$             | V <sub>DU</sub>  | $V_{DU} + 0.050$          | V         | 2               |
|                                                  |                    | $V_{DL} = V_{DU}$                            | V <sub>DU</sub> - 0.035      | VDU              | V <sub>DU</sub> + 0.035   | V         | 2               |
| Discharge overcurrent detection voltage          |                    |                                              | V <sub>DIOV</sub> – 0.010    |                  | $V_{DIOV} + 0.010$        |           | 2               |
| Load short-circuiting detection voltage          | V <sub>SHORT</sub> | _                                            | 0.40                         | 0.50             | 0.60                      | V         | 2               |
| Charge overcurrent detection voltage             | VCIOV              | _                                            | $V_{\text{CIOV}}-0.015$      | VCIOV            | $V_{CIOV} + 0.015$        | V         | 2               |
| 0 V Battery Charge Function                      |                    |                                              |                              | 1                | 1                         |           | 1               |
| 0 V battery charge starting charger voltage      | V <sub>0CHA</sub>  | 0 V battery charge function<br>"available"   | 0.0                          | 0.7              | 1.0                       | V         | 2               |
| 0 V battery charge inhibition battery voltage    | V <sub>0INH</sub>  | 0 V battery charge function<br>"unavailable" | 1.0                          | 1.2              | 1.4                       | ۷         | 2               |
| Internal Resistance                              |                    |                                              |                              | •                |                           |           |                 |
| Resistance between VM pin and VDD pin            | RVMD               | _                                            | 100                          | 300              | 900                       | kΩ        | 3               |
| Resistance between VM pin and VSS pin            | R <sub>VMS</sub>   | _                                            | 10                           | 20               | 40                        | kΩ        | 3               |
| CTL pin internal resistance                      | RCTL               | _                                            | $R_{CTL} 	imes 0.45$         | R <sub>CTL</sub> | $R_{CTL} 	imes 1.75$      | $M\Omega$ | 3               |
| Input Voltage                                    |                    | •                                            |                              |                  | 1                         | i         |                 |
| Operation voltage between VDD pin and<br>VSS pin | V <sub>DSOP1</sub> | -                                            | 1.5                          | -                | 6.5                       | V         | -               |
| Operation voltage between VDD pin and<br>VM pin  | V <sub>DSOP2</sub> | _                                            | 1.5                          | -                | 28                        | V         | _               |
| CTL pin voltage "H"                              | V <sub>CTLH</sub>  | _                                            | _                            | -                | $V_{\text{DD}} 	imes 0.9$ | V         | 2               |
| CTL pin voltage "L"                              | VCTLL              | _                                            | $V_{\text{DD}} 	imes 0.1$    | -                | -                         | V         | 2               |
| Input Current                                    |                    |                                              |                              |                  |                           |           |                 |
| Current consumption during operation             | I <sub>OPE</sub>   | _                                            | 1.0                          | 2.8              | 5.5                       | μA        | 3               |
| Current consumption during power-down            | I <sub>PDN</sub>   | _                                            | _                            | -                | 0.1                       | μA        | 3               |
| Current consumption during overdischarge         | IOPED              | _                                            | _                            | -                | 4.0                       | μA        | 3               |
| Current consumption during discharge inhibition  | I <sub>OPEC</sub>  | -                                            | 1.0                          | 2.8              | 5.5                       | μA        | 3               |
| Output Resistance                                |                    |                                              |                              |                  |                           |           |                 |
| CO pin resistance "H"                            | RCOH               | -                                            | 5                            | 10               | 20                        | kΩ        | 4               |
| CO pin resistance "L"                            | R <sub>COL</sub>   | -                                            | 5                            | 10               | 20                        | kΩ        | 4               |
| DO pin resistance "H"                            | RDOH               | _                                            | 5                            | 10               | 20                        | kΩ        | 4               |
| DO pin resistance "L"                            | R <sub>DOL</sub>   | _                                            | 5                            | 10               | 20                        | kΩ        | 4               |
| Delay Time                                       |                    |                                              |                              |                  |                           |           |                 |
| Overcharge detection delay time                  | tcu                | -                                            | $t_{CU} 	imes 0.8$           | tcu              | $t_{CU} \times 1.2$       | -         | 5               |
| Overdischarge detection delay time               | t <sub>DL</sub>    | _                                            | $t_{\text{DL}} 	imes 0.8$    | t <sub>DL</sub>  | $t_{DL} \times 1.2$       | _         | 5               |
| Discharge overcurrent detection delay time       | tDIOV              | _                                            | $t_{\text{DIOV}} \times 0.8$ | tDIOV            | t <sub>DIOV</sub> × 1.2   | _         | 5               |
| Load short-circuiting detection delay time       | t <sub>SHORT</sub> | _                                            | t <sub>SHORT</sub> × 0.8     | tSHORT           |                           | _         | 5               |
| Charge overcurrent detection delay time          | tciov              | _                                            | $t_{CIOV} \times 0.8$        | tciov            | $t_{CIOV} \times 1.2$     | _         | 5               |
| Discharge inhibition delay time                  | t <sub>CTL</sub>   | _                                            | $t_{CTL} \times 0.8$         | t <sub>CTL</sub> | $t_{CTL} \times 1.2$      | _         | 5               |
| Biognarge minibilion delay lime                  | ULL                | _                                            | 101L A 0.0                   | i UIL            |                           | -         | 5               |

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### BATTERY PROTECTION IC WITH DISCHARGE CONTROL FUNCTION FOR 1-CELL PACK S-8230A/B Series

### Rev.2.2\_00

### 2. Ta = -40 °C to +85 °C<sup>\*1</sup>

| 2. $Ia = -40 ^{\circ}C$ to $+85 ^{\circ}C$      |                    | Table 10                                     | a = −40 °C to +8            | א5°℃ <sup>*1</sup> נ | unless otherwi             | se sp | ecified) |
|-------------------------------------------------|--------------------|----------------------------------------------|-----------------------------|----------------------|----------------------------|-------|----------|
| Item                                            | Symbol             |                                              | Min.                        | Тур.                 | Max.                       | Unit  | Test     |
| Detection Voltage                               |                    |                                              |                             | •                    |                            |       |          |
| Overcharge detection voltage                    | V <sub>CU</sub>    | -                                            | $V_{\text{CU}} - 0.045$     | V <sub>CU</sub>      | $V_{CU} + 0.030$           | V     | 1        |
|                                                 | V                  | V <sub>CL</sub> ≠ V <sub>CU</sub>            | $V_{\text{CL}}-0.070$       | V <sub>CL</sub>      | $V_{CL} + 0.040$           | V     | 1        |
| Overcharge release voltage                      | V <sub>CL</sub>    | $V_{CL} = V_{CU}$                            | $V_{\text{CL}}-0.050$       | $V_{CL}$             | $V_{CL} + 0.030$           | V     | 1        |
| Overdischarge detection voltage                 | V <sub>DL</sub>    | -                                            | $V_{\text{DL}}-0.070$       | $V_{\text{DL}}$      | $V_{DL} + 0.045$           | V     | 2        |
| Overdiasherra release valtare                   | V                  | $V_{DL} \neq V_{DU}$                         | $V_{\text{DU}}-0.090$       | $V_{\text{DU}}$      | $V_{DU} + 0.060$           | V     | 2        |
| Overdischarge release voltage                   | V <sub>DU</sub>    | $V_{DL} = V_{DU}$                            | $V_{\text{DU}}-0.070$       | $V_{\text{DU}}$      | $V_{DU} + 0.045$           | V     | 2        |
| Discharge overcurrent detection voltage         | VDIOV              | -                                            | $V_{\text{DIOV}}-0.010$     | VDIOV                | V <sub>DIOV</sub> + 0.010  | V     | 2        |
| Load short-circuiting detection voltage         | VSHORT             | -                                            | 0.40                        | 0.50                 | 0.60                       | V     | 2        |
| Charge overcurrent detection voltage            | VCIOV              | -                                            | $V_{\text{CIOV}} - 0.015$   | VCIOV                | V <sub>CIOV</sub> + 0.015  | V     | 2        |
| 0 V Battery Charge Function                     | •                  |                                              |                             |                      | •                          |       |          |
| 0 V battery charge starting charger voltage     | V <sub>OCHA</sub>  | 0 V battery charge function<br>"available"   | 0.0                         | 0.7                  | 1.5                        | v     | 2        |
| 0 V battery charge inhibition battery voltage   | Voinh              | 0 V battery charge function<br>"unavailable" | 0.9                         | 1.2                  | 1.5                        | v     | 2        |
| Internal Resistance                             |                    |                                              | -                           |                      |                            | -     |          |
| Resistance between VM pin and VDD pin           | R <sub>VMD</sub>   | -                                            | 78                          | 300                  | 1310                       | kΩ    | 3        |
| Resistance between VM pin and VSS pin           | R <sub>VMS</sub>   | -                                            | 7.2                         | 20                   | 44                         | kΩ    | 3        |
| CTL pin internal resistance                     | R <sub>CTL</sub>   | -                                            | $R_{\text{CTL}} 	imes 0.27$ | RCTL                 | $R_{CTL} \times 3.50$      | MΩ    | 3        |
| Input Voltage                                   |                    |                                              |                             |                      |                            |       |          |
| Operation voltage between VDD pin and VSS pin   | V <sub>DSOP1</sub> | _                                            | 1.5                         | -                    | 6.5                        | v     | -        |
| Operation voltage between VDD pin and VM pin    | V <sub>DSOP2</sub> | _                                            | 1.5                         | -                    | 28                         | v     | -        |
| CTL pin voltage "H"                             | V <sub>CTLH</sub>  | -                                            | _                           | -                    | $V_{\text{DD}} 	imes 0.95$ | V     | 2        |
| CTL pin voltage "L"                             | V <sub>CTLL</sub>  | -                                            | $V_{\text{DD}} 	imes 0.05$  | -                    | -                          | V     | 2        |
| Input Current                                   |                    | ·                                            |                             |                      |                            |       |          |
| Current consumption during operation            | I <sub>OPE</sub>   | -                                            | 0.7                         | 2.8                  | 6.0                        | μA    | 3        |
| Current consumption during power-down           | <b>I</b> PDN       | -                                            | _                           | -                    | 0.15                       | μA    | 3        |
| Current consumption during overdischarge        | IOPED              | -                                            |                             | -                    | 4.2                        | μA    | 3        |
| Current consumption during discharge inhibition | I <sub>OPEC</sub>  | _                                            | 0.7                         | 2.8                  | 6.0                        | μA    | 3        |
| Output Resistance                               |                    | ·                                            |                             |                      |                            |       |          |
| CO pin resistance "H"                           | RCOH               | -                                            | 2.4                         | 10                   | 30                         | kΩ    | 4        |
| CO pin resistance "L"                           | R <sub>COL</sub>   | _                                            | 2.4                         | 10                   | 30                         | kΩ    | 4        |
| DO pin resistance "H"                           | R <sub>DOH</sub>   | -                                            | 2.4                         | 10                   | 30                         | kΩ    | 4        |
| DO pin resistance "L"                           | R <sub>DOL</sub>   | -                                            | 2.4                         | 10                   | 30                         | kΩ    | 4        |
| Delay Time                                      |                    |                                              | -                           |                      | •                          |       |          |
| Overcharge detection delay time                 | tcu                | -                                            | $t_{CU} 	imes 0.6$          | tcu                  | $t_{CU} 	imes 1.6$         | _     | 5        |
| Overdischarge detection delay time              | t <sub>DL</sub>    | -                                            | $t_{DL} \times 0.6$         | t <sub>DL</sub>      | t <sub>DL</sub> × 1.6      | _     | 5        |
| Discharge overcurrent detection delay time      | t <sub>DIOV</sub>  | -                                            | $t_{DIOV} \times 0.6$       | t <sub>DIOV</sub>    | t <sub>DIOV</sub> × 1.6    | _     | 5        |
| Load short-circuiting detection delay time      | tSHORT             | -                                            | t <sub>SHORT</sub> × 0.6    | <b>t</b> SHORT       |                            | _     | 5        |
| Charge overcurrent detection delay time         | tciov              | -                                            | $t_{CIOV} \times 0.6$       | tciov                | tciov × 1.6                | _     | 5        |
| Discharge inhibition delay time                 | t <sub>CTL</sub>   | -                                            | $t_{CTL} 	imes 0.6$         | t <sub>CTL</sub>     | t <sub>CTL</sub> × 1.6     | _     | 5        |

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### Test Circuits

When CTL pin control logic is active "H", SW1 and SW3 are turned off, SW2 and SW4 are turned on. When CTL pin control logic is active "L", SW1 and SW3 are turned on, SW2 and SW4 are turned off.

# Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin ( $V_{CO}$ ) and DO pin ( $V_{DO}$ ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to $V_{VM}$ and the DO pin level with respect to $V_{SS}$ .

## 1. Overcharge detection voltage, overcharge release voltage (Test circuit 1)

Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.4 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between  $V_{CU}$  and  $V_{CL}$ .

## 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2)

Overdischarge detection voltage ( $V_{DL}$ ) is defined as the voltage V1 at which  $V_{DO}$  goes from "H" to "L" when the voltage V1 is gradually decreased from the starting conditions of V1 = 3.4 V, V2 = V5 = 0 V. Overdischarge release voltage ( $V_{DU}$ ) is defined as the voltage V1 at which  $V_{DO}$  goes from "L" to "H" when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage ( $V_{HD}$ ) is defined as the difference between  $V_{DU}$  and  $V_{DL}$ .

## 3. Discharge overcurrent detection voltage (Test circuit 2)

Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage V2 whose delay time for changing  $V_{DO}$  from "H" to "L" is discharge overcurrent detection delay time ( $t_{DIOV}$ ) when the voltage V2 is increased from the starting conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 4. Load short-circuiting detection voltage (Test circuit 2)

Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage V2 whose delay time for changing  $V_{DO}$  from "H" to "L" is load short-circuiting detection delay time ( $t_{SHORT}$ ) when the voltage V2 is increased from the starting conditions of V1 = 3.4 V, V2 = V5 = 0 V.

#### 5. Charge overcurrent detection voltage (Test circuit 2)

Charge overcurrent detection voltage ( $V_{CIOV}$ ) is defined as the voltage V2 whose delay time for changing  $V_{CO}$  from "H" to "L" is charge overcurrent detection delay time ( $t_{CIOV}$ ) when the voltage V2 is decreased from the starting conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 6. Current consumption during operation (Test circuit 3)

The current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 7. Current consumption during power-down, current consumption during overdischarge (Test circuit 3)

#### 7.1 With power-down function

The current consumption during power-down ( $I_{PDN}$ ) is  $I_{DD}$  under the set conditions of V1 = V2 = 1.5 V, V5 = 0 V.

#### 7.2 Without power-down function

The current consumption during overdischarge (I<sub>OPED</sub>) is I<sub>DD</sub> under the set conditions of V1 = V2 = 1.5 V, V5 = 0 V.

## 8. Current consumption during discharge inhibition (Test circuit 3)

#### 8.1 CTL pin control logic active "L" and CTL pin internal resistance connection "pull-up"

Current consumption during discharge inhibition ( $I_{OPEC}$ ) is the difference of absolute value between  $I_{DD}$  and  $I_{CTL}$  under the set conditions of V1 = V2 = V5 = 3.4 V.

#### 8. 2 Other function combinations

Current consumption during discharge inhibition ( $I_{OPEC}$ ) is  $I_{DD}$  under the set conditions of V1 = V2 = V5 = 3.4 V.

## 9. Resistance between VM pin and VDD pin (Test circuit 3)

Resistance between VM pin and VDD pin is  $R_{VMD}$  under the set conditions of V1 = 1.8 V, V2 = V5 = 0 V.

#### Resistance between VM pin and VSS pin (Release condition of discharge overcurrent status "load disconnection") (Test circuit 3)

Resistance between VM pin and VSS pin is  $R_{VMS}$  under the set conditions of V1 = 3.4 V, V2 = 1.0 V, V5 = 0 V.

## 11. CTL pin internal resistance (Test circuit 3)

#### 11. 1 CTL pin control logic active "H" and CTL pin internal resistance connection "pull-down"

Resistance between CTL pin and VSS pin is  $R_{CTL}$  under the set conditions of V1 = V5 = 3.4 V, V2 = 0 V.

11. 2 CTL pin control logic active "L" and CTL pin internal resistance connection "pull-up"

Resistance between CTL pin and VDD pin is  $R_{CTL}$  under the set conditions of V1 = V5 = 3.4 V, V2 = 0 V.

11.3 CTL pin control logic active "L" and CTL pin internal resistance connection "pull-down"

Resistance between CTL pin and VSS pin is  $R_{CTL}$  under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

#### 12. CO pin resistance "H" (Test circuit 4)

The CO pin resistance "H" ( $R_{COH}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 3.4 V, V2 = 0 V, V3 = 3.0 V.

#### 13. CO pin resistance "L" (Test Circuit 4)

The CO pin resistance "L" ( $R_{COL}$ ) is the resistance between VM pin and CO pin under the set conditions of V1 = 4.6 V, V2 = 0 V, V3 = 0.4 V.

#### 14. DO pin resistance "H" (Test circuit 4)

The DO pin resistance "H" ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = 3.4 V, V2 = 0 V, V4 = 3.0 V.

#### 15. DO pin resistance "L" (Test circuit 4)

The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance between VSS pin and DO pin under the set conditions of V1 = 1.8 V, V2 = 0 V, V4 = 0.4 V.

#### 16. CTL pin voltage "H", CTL pin voltage "L" (Test circuit 2)

#### 16.1 CTL pin control logic active "H"

The CTL pin voltage "H" ( $V_{CTLH}$ ) is defined as the voltage V5 at which  $V_{DO}$  goes from "H" to "L" when the voltage V5 is gradually increased under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V. After that, the CTL pin voltage "L" ( $V_{CTLL}$ ) is defined as the voltage V5 at which  $V_{DO}$  goes from "L" to "H" after V5 is gradually decreased.

#### 16. 2 CTL pin control logic active "L"

The CTL pin voltage "L" (V<sub>CTLL</sub>) is defined as the voltage difference between the voltage V5 and the voltage V1 (V1 – V5) at which V<sub>DO</sub> goes from "H" to "L" when the voltage V5 is gradually increased under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V. After that, the CTL pin voltage "H" (V<sub>CTLH</sub>) is defined as the voltage difference between V1 – V5 at which V<sub>DO</sub> goes from "L" to "H" after V5 is gradually decreased.

## 17. Overcharge detection delay time (Test circuit 5)

The overcharge detection delay time ( $t_{CU}$ ) is the time needed for  $V_{CO}$  to go to "L" after the voltage V1 increases and exceeds  $V_{CU}$  under the set condition of V1 = 3.4 V, V2 = V5 = 0 V.

## 18. Overdischarge detection delay time (Test circuit 5)

The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V1 decreases and falls below  $V_{DL}$  under the set condition of V1 = 3.4 V, V2 = V5 = 0 V.

## 19. Discharge overcurrent detection delay time (Test circuit 5)

 $t_{DIOV}$  is the time needed for V<sub>DO</sub> to go to "L" after the voltage V2 increases and exceeds V<sub>DIOV</sub> under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 20. Load short-circuiting detection delay time (Test circuit 5)

 $t_{SHORT}$  is the time needed for V<sub>DO</sub> to go to "L" after the voltage V2 increases and exceeds V<sub>SHORT</sub> under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 21. Charge overcurrent detection delay time (Test circuit 5)

 $t_{CIOV}$  is the time needed for V<sub>CO</sub> to go to "L" after the voltage V2 decreases and falls below V<sub>CIOV</sub> under the set condition of V1 = 3.4 V, V2 = V5 = 0 V.

## 22. Discharge inhibition delay time (Test circuit 5)

#### 22.1 CTL pin control logic active "H"

Discharge inhibition delay time ( $t_{CTL}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V5 increases and exceeds  $V_{CTLH}$  under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

#### 22. 2 CTL pin control logic active "L"

Discharge inhibition delay time ( $t_{CTL}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V5 increases and V1 – V5 falls below  $V_{CTLL}$  under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

## 23. 0 V battery charge starting charger voltage (0 V battery charge function "available") (Test circuit 2)

Rev.2.2\_00

The 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) is defined as absolute value of the voltage V2 at which  $V_{CO}$  goes to "H" ( $V_{CO} = V_{DD}$ ) when the voltage V2 is gradually decreased under the set condition of V1 = V2 = V5 = 0 V.

## 24. 0 V battery charge inhibition battery voltage (0 V battery charge function "unavailable") (Test circuit 2)

The 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes to "H" ( $V_{CO} = V_{DD}$ ) when the voltage V1 is gradually increased under the set condition of V1 = V5 = 0 V, V2 = -4.0 V.

## BATTERY PROTECTION IC WITH DISCHARGE CONTROL FUNCTION FOR 1-CELL PACK S-8230A/B Series











Figure 6 Test Circuit 3





Figure 7 Test Circuit 4

### Operation

**Remark** Refer to "
Battery Protection IC Connection Example".

#### 1. Normal status

The S-8230A/B Series monitors the voltage of the battery connected between the VDD pin and VSS pin, the voltage between the VM pin and VSS pin and the voltage between the CTL pin and VSS pin to control charging and discharging.

#### 1.1 CTL pin control logic active "H"

When the battery voltage is in the range from the overdischarge detection voltage ( $V_{DL}$ ) to the overcharge detection voltage ( $V_{CU}$ ), and the VM pin voltage is in the range from the charge overcurrent detection voltage ( $V_{CIOV}$ ) to the discharge overcurrent detection voltage ( $V_{DIOV}$ ), the S-8230A/B Series turns both the charge and discharge control FETs on if the CTL pin voltage is equal to or lower than the CTL pin voltage "L" ( $V_{CTLL}$ ). This condition is called the normal status, and in this condition charging and discharging can be carried out freely. The resistance between the VM pin and VDD pin ( $R_{VMD}$ ) and the resistance between the VM pin and VSS pin ( $R_{VMS}$ ) are not connected in the normal status.

#### 1. 2 CTL pin control logic active "L"

When the battery voltage is in the range from the overdischarge detection voltage ( $V_{DL}$ ) to the overcharge detection voltage ( $V_{CU}$ ), and the VM pin voltage is in the range from the charge overcurrent detection voltage ( $V_{CIOV}$ ) to the discharge overcurrent detection voltage ( $V_{DIOV}$ ), the S-8230A/B Series turns both the charge and discharge control FETs on if the CTL pin voltage is equal to or higher than the CTL pin voltage "H" ( $V_{CTLH}$ ). This condition is called the normal status, and in this condition charging and discharging can be carried out freely. The resistance between the VM pin and VDD pin ( $R_{VMD}$ ) and the resistance between the VM pin and VSS pin ( $R_{VMS}$ ) are not connected in the normal status.

Caution When the battery is connected for the first time, the S-8230A/B Series may not be in the normal status. In this case, short the VM pin and VSS pin, or set the VM pin voltage at the level of V<sub>CIOV</sub> or more and at the level of V<sub>DIOV</sub> or less by connecting the charger. The S-8230A/B Series then becomes the normal status.

#### 2. Overcharge status

#### 2. 1 V<sub>CL</sub> ≠ V<sub>CU</sub> (Product in which overcharge release voltage differs from overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and detection continues for the overcharge detection delay time (t<sub>CU</sub>) or longer, the S-8230A/B Series turns the charge control FET off to stop charging. This condition is called the overcharge status.

 $R_{\text{VMD}}$  and  $R_{\text{VMS}}$  are not connected in the overcharge status.

The overcharge status is released in the following two cases.

- (1) In the case that the VM pin voltage is lower than  $V_{DIOV}$ , the S-8230A/B Series releases the overcharge status when the battery voltage falls below overcharge release voltage ( $V_{CL}$ ).
- (2) In the case that the VM pin voltage is equal to or higher than  $V_{DIOV}$ , the S-8230A/B Series releases the overcharge status when the battery voltage falls below  $V_{CU}$ .

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises by the V<sub>f</sub> voltage of the parasitic diode than the VSS pin voltage, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or higher than V<sub>DIOV</sub>, the S-8230A/B Series releases the overcharge status when the battery voltage is equal to or lower than V<sub>CU</sub>.

Caution If the battery is charged to a voltage higher than  $V_{CU}$  and the battery voltage does not fall below  $V_{CU}$  even when a heavy load is connected, discharge overcurrent detection and load short-circuiting detection do not function until the battery voltage falls below  $V_{CU}$ . Since an actual battery has an internal impedance of tens of m $\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function.

#### 2. 2 $V_{CL} = V_{CU}$ (Product in which overcharge release voltage is the same as overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and detection continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the S-8230A/B Series turns the charge control FET off to stop charging. This condition is called the overcharge status.

 $R_{\text{VMD}}$  and  $R_{\text{VMS}}$  are not connected in the overcharge status.

The overcharge status is released in the following two cases.

- (1) In the case that the VM pin voltage is equal to or higher than V<sub>CIOV</sub>, and is lower than V<sub>DIOV</sub>, the S-8230A/B Series releases the overcharge status when the battery voltage falls below overcharge release voltage (V<sub>CL</sub>).
- (2) In the case that the VM pin voltage is equal to or higher than V<sub>DIOV</sub>, the S-8230A/B Series releases the overcharge status when the battery voltage falls below V<sub>CU</sub>.

The discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises more than the VSS pin voltage due to the V<sub>f</sub> voltage of the parasitic diode, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or higher than  $V_{DIOV}$ , the S-8230A/B Series releases the overcharge status when the battery voltage is equal to or lower than  $V_{CU}$ .

- Caution 1. If the battery is charged to a voltage higher than  $V_{CU}$  and the battery voltage does not fall below  $V_{CU}$  even when a heavy load is connected, discharge overcurrent detection and load shortcircuiting detection do not function until the battery voltage falls below  $V_{CU}$ . Since an actual battery has an internal impedance of tens of m $\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function.
  - 2. When a charger is connected after overcharge detection, the overcharge status is not released even if the battery voltage is below V<sub>CL</sub>. The overcharge status is released when the VM pin voltage goes over V<sub>CIOV</sub> by removing the charger.

#### 3. Overdischarge status

When the battery voltage falls below  $V_{DL}$  during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8230A/B Series turns the discharge control FET off to stop discharging. This condition is called the overdischarge status.

In the overdischarge status, the VM pin and VDD pin are shorted by  $R_{VMD}$  in the S-8230A/B Series. The VM pin voltage is pulled up by  $R_{VMD}$ .

When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than -0.7 V typ., the S-8230A/B Series releases the overdischarge status when the battery voltage reaches V<sub>DL</sub> or higher.

When VM pin voltage is not lower than -0.7 V typ., the S-8230A/B Series releases the overdischarge status when the battery voltage reaches overdischarge release voltage (V<sub>DU</sub>) or higher.

 $R_{\text{VMS}}$  is not connected in the overdischarge status.

#### 3.1 With power-down function

Under the overdischarge status, when voltage between the VDD pin and VM pin is 0.8 V typ. or lower, the power-down function works and the current consumption is reduced to the current consumption during power-down ( $I_{PDN}$ ). By connecting a charger, the power-down function is released when the VM pin voltage is 0.7 V typ. or lower.

#### 4. Discharge overcurrent status (Discharge overcurrent, load short-circuiting)

When a battery in the normal status is in the status where the VM pin voltage is equal to or higher than  $V_{DIOV}$  because the discharge current is equal to or higher than the specified value and the status lasts for the discharge overcurrent detection delay time ( $t_{DIOV}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status.

#### 4.1 Release condition of discharge overcurrent status "load disconnection"

In the discharge overcurrent status, the VM pin and VSS pin are shorted by  $R_{VMS}$  in the S-8230A/B Series. However, the VM pin voltage is the VDD pin voltage due to the load as long as the load is connected. When the load is disconnected, the VM pin voltage returns to the VSS pin voltage. If the VM pin voltage returns to  $V_{DIOV}$  or lower, the S-8230A/B Series releases the discharge overcurrent status.

 $R_{\text{VMD}}$  is not connected in the discharge overcurrent status.

#### 4. 2 Release condition of discharge overcurrent status "charger connection"

In the discharge overcurrent status, the VM pin and VDD pin are shorted by  $R_{VMD}$  in the S-8230A/B Series. If the VM pin voltage returns to  $V_{DIOV}$  or lower by connecting a battery charger, the S-8230A/B Series releases the discharge overcurrent status.

R<sub>VMS</sub> is not connected in the discharge overcurrent status.

#### 5. Charge overcurrent status

When a battery in the normal status is in the status where the VM pin voltage is equal to or lower than  $V_{CIOV}$  because the charge current is equal to or higher than the specified value and the status lasts for the charge overcurrent detection delay time ( $t_{CIOV}$ ) or longer, the charge control FET is turned off and charging is stopped. This status is called the charge overcurrent status.

The S-8230A/B Series releases the charge overcurrent status when the VM pin voltage returns to  $V_{CIOV}$  or higher by removing the charger.

The charge overcurrent detection does not function in the overdischarge status and the discharge inhibition status.  $R_{VMD}$  and  $R_{VMS}$  are not connected in the charge overcurrent status.

#### 6. Discharge inhibition status

#### 6.1 CTL pin control logic active "H"

When a battery in the normal status is in the status where CTL pin voltage is equal to or higher than CTL pin voltage "H" ( $V_{CTLH}$ ) and the status lasts for discharge inhibition delay time ( $t_{CTL}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge inhibition status.

#### 6. 1. 1 Discharge inhibition status latch function "available"

If CTL pin voltage is equal to or lower than CTL pin voltage "L" ( $V_{CTLL}$ ), the S-8230A/B Series releases discharge inhibition status when the VM pin voltage becomes equal to or lower than  $V_{DIOV}$  by connecting a charger.

#### 6. 1. 2 Discharge inhibition status latch function "unavailable"

The S-8230A/B Series releases discharge inhibition status when the CTL pin voltage becomes equal to or lower than  $V_{\text{CTLL}}$ .

#### 6. 2 CTL pin control logic active "L"

When a battery in the normal status is in the status where CTL pin voltage is equal to or lower than CTL pin voltage "L" ( $V_{CTLL}$ ) and the status lasts for discharge inhibition delay time ( $t_{CTL}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge inhibition status.

#### 6. 2. 1 Discharge inhibition status latch function "available"

If CTL pin voltage is equal to or higher than CTL pin voltage "H" ( $V_{CTLH}$ ), the S-8230A/B Series releases discharge inhibition status when the VM pin voltage becomes equal to or lower than  $V_{DIOV}$  by connecting a charger.

#### 6. 2. 2 Discharge inhibition status latch function "unavailable"

The S-8230A/B Series releases discharge inhibition status when the CTL pin voltage becomes equal to or higher than  $V_{\text{CTLH}}$ .

In discharge inhibition status, if the battery voltage exceeds  $V_{CU}$  by connecting a charger, the S-8230A/B Series releases discharge inhibition status.

The CTL pin is shorted to the VDD pin or VSS pin by the CTL pin internal resistance ( $R_{CTL}$ ) in the S-8230A/B Series. When the voltage between the VDD pin and VM pin is 0.8 V typ. or lower in the overdischarge status,  $R_{CTL}$  is disconnected and the input and output current to the CTL pin is cut off.

The discharge control by the CTL pin does not function in the overcharge status and the charge overcurrent status.

In the discharge inhibition status, the VM pin and VDD pin are shorted by  $R_{VMD}$  in the S-8230A/B Series.

#### 7. 0 V battery charge function "available"

This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ pin and EB- pin by connecting a charger, the charge control FET gate is fixed to the VDD pin voltage. When the voltage between the gate and source of the charge control FET becomes equal to or higher than the threshold voltage due to the charger voltage, the charge control FET is turned on to start charging. At this time, the discharge control FET is off and the charge current flows through the internal parasitic diode in the discharge control FET. When the battery voltage becomes equal to or higher than  $V_{DU}$ , the S-8230A/B Series enters the normal status.

- Caution 1. Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function.
  - 2. The 0 V battery charge function has higher priority than the charge overcurrent detection function. Consequently, a product in which use of the 0 V battery charge function is enabled charges a battery forcibly and the charge overcurrent cannot be detected when the battery voltage is lower than V<sub>DL</sub>.

#### 8. 0 V battery charge function "unavailable"

This function inhibits recharging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) or lower, the charge control FET gate is fixed to the EB- pin voltage to inhibit charging. When the battery voltage is  $V_{0INH}$  or higher, charging can be performed.

Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function.

#### 9. Delay circuit

Rev.2.2\_00

The detection delay times are determined by dividing a clock of approximately 4 kHz by the counter.

**Remark**  $t_{DIOV}$  and  $t_{SHORT}$  start when  $V_{DIOV}$  is detected. When  $V_{SHORT}$  is detected over  $t_{SHORT}$  after  $V_{DIOV}$ , the S-8230A/B Series turns the discharge control FET off within  $t_{SHORT}$  from the time of detecting  $V_{SHORT}$ .



Figure 9

### Timing Chart



1. Overcharge detection, overdischarge detection

\*1. (1): Normal status

(2): Overcharge status

(3): Overdischarge status

Remark The charger is assumed to charge with a constant current.

### 2. Discharge overcurrent detection



#### 2.1 Release condition of discharge overcurrent status "load disconnection"

\*1. (1): Normal status

(2): Discharge overcurrent status

**Remark** The charger is assumed to charge with a constant current.



### 2. 2 Release condition of discharge overcurrent status "charger connection"

\*1. (1): Normal status

(2): Discharge overcurrent status

Remark The charger is assumed to charge with a constant current.



#### 3. Charge overcurrent detection

Rev.2.2\_00

\*1. (1): Normal status

(2): Charge overcurrent status

(3): Overdischarge status

**Remark** The charger is assumed to charge with a constant current.

Figure 13

### **BATTERY PROTECTION IC WITH DISCHARGE CONTROL FUNCTION FOR 1-CELL PACK** S-8230A/B Series

Rev.2.2\_00



#### 4. Discharge inhibition operation

\*1. (1): Normal status

(2): Discharge inhibition status

(3): Overcharge status

Remark The charger is assumed to charge with a constant current.



#### 4.2 Discharge inhibition status latch function "unavailable"

Rev.2.2\_00

\*1. (1): Normal status

(2): Discharge inhibition status

(3): Overcharge status

Remark The charger is assumed to charge with a constant current.

### Battery Protection IC Connection Example



Figure 16

Table 11 Constants for External Components

| Symbol | Part                 | Purpose                                              | Min.     | Тур.   | Max.   | Remark                                                                                                                                          |
|--------|----------------------|------------------------------------------------------|----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| FET1   | N-channel<br>MOS FET | Discharge control                                    | _        | _      | _      | Threshold voltage $\leq$ Overdischarge detection voltage <sup>*1</sup><br>Gate to source withstand voltage $\geq$ Charger voltage <sup>*2</sup> |
| FET2   | N-channel<br>MOS FET | Charge control                                       | _        | _      | _      | Threshold voltage $\leq$ Overdischarge detection voltage <sup>*1</sup><br>Gate to source withstand voltage $\geq$ Charger voltage <sup>*2</sup> |
| R1     | Resistor             | ESD protection,<br>For power fluctuation             | 150 Ω    | 330 Ω  | 1 kΩ   | Resistance should be as small as possible to avoid worsening the overcharge detection accuracy due to current consumption. <sup>*3</sup>        |
| C1     | Capacitor            | For power fluctuation                                | 0.068 μF | 0.1 μF | 1.0 μF | Connect a capacitor of 0.068 $\mu F$ or higher between VDD pin and VSS pin. $^{^{\star 4}}$                                                     |
| R2     | Resistor             | Protection for reverse<br>connection of a<br>charger | 300 Ω    | 2 kΩ   | 4 kΩ   | Select as large a resistance as possible to prevent current when a charger is connected in reverse. <sup>*5</sup>                               |
| R3     | Resistor             | ESD protection                                       | 1 kΩ     | _      | 10 kΩ  | Connect a resistor of 1 k $\Omega$ or more to R3 for ESD protection. <sup>*6</sup>                                                              |

\*1. If the threshold voltage of an FET is low, the FET may not cut the charge current. If an FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected.

\*2. If the withstand voltage between the gate and source is lower than the charger voltage, the FET may be destroyed.

\*3. An accuracy of overcharge detection voltage is guaranteed by R1 = 330  $\Omega$ . Connecting resistors with other values worsen the accuracy. In case of connecting a larger resistor to R1, the voltage between the VDD pin and VSS pin may exceed the absolute maximum rating because the current flows to the S-8230A/B Series from the charger due to reverse connection of charger. Connect a resistor of 150  $\Omega$  or more to R1 for ESD protection.

- \*4. When connecting a resistor less than 150 Ω to R1 or a capacitor less than 0.068 µF to C1, the S-8230A/B Series may malfunction when power dissipation is largely fluctuated.
- \*5. When a resistor more than 4 k $\Omega$  is connected to R2, the charge current may not be cut.
- \*6. If the resistance of R3 is too large, the conditions of  $V_{CTL} \ge V_{CTLH}$ ,  $V_{CTL} \le V_{CTLL}$  may not be met.

Caution 1. The above constants may be changed without notice.

2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant.

### Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### ■ Characteristics (Typical Data)

### 1. Current consumption





1.3 I<sub>PDN</sub> vs. Ta



### 2. Detection voltage





2.3  $V_{DL}$  vs. Ta



2. 2 V<sub>CL</sub> vs. Ta









#### 3. Delay time





### Marking Specification

1. SNT-6A



(1) to (3): (4) to (6): Product code (refer to **Product name vs. Product code**) Lot number

#### Product name vs. Product code

#### 1.1 S-8230A Series

| Product Name    | Product Code |     |     |
|-----------------|--------------|-----|-----|
| 1 Toddet Mame   | (1)          | (2) | (3) |
| S-8230AAD-I6T1U | Y            | 8   | D   |

#### 1.2 S-8230B Series

| Product Name    | Product Code |     |     |
|-----------------|--------------|-----|-----|
| FIODUCEName     | (1)          | (2) | (3) |
| S-8230BAA-I6T1U | Y            | 9   | А   |
| S-8230BAB-I6T1U | Y            | 9   | В   |
| S-8230BAE-I6T1U | Y            | 9   | D   |



No. PG006-A-P-SD-2.0

| TITLE                  | SNT-6A-A-PKG Dimensions |  |
|------------------------|-------------------------|--|
| No.                    | PG006-A-P-SD-2.0        |  |
| SCALE                  |                         |  |
| UNIT                   | mm                      |  |
|                        |                         |  |
|                        |                         |  |
|                        |                         |  |
|                        |                         |  |
| Seiko Instruments Inc. |                         |  |



Seiko Instruments Inc.





※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。
 ※2. パッケージ中央にランドパターンを広げないでください (1.30 mm ~ 1.40 mm)。

- 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
  - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。
  - マスク開ロサイズと開口位置はランドパターンと合わせてください。 詳細は "SNTパッケージ活用の手引き"を参照してください。 3.
  - 4

%1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.). ※2. Do not widen the land pattern to the center of the package (1.30 mm ~ 1.40 mm).

Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package.

- 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface.
- 3. Match the mask aperture size and aperture position with the land pattern.
- 4. Refer to "SNT Package User's Guide" for details.

※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。

※2. 请勿向封装中间扩展焊盘模式 (1.30 mm~1.40 mm)。

注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。

- 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在0.03 mm以下。
- 3. 掩膜的开口尺寸和开口位置请与焊盘模式对齐。
- 4. 详细内容请参阅 "SNT封装的应用指南"。

| TITLE                  | SNT-6A-A-Land Recommendation |  |
|------------------------|------------------------------|--|
| No.                    | PG006-A-L-SD-4.0             |  |
| SCALE                  |                              |  |
| UNIT                   | mm                           |  |
|                        |                              |  |
|                        |                              |  |
|                        |                              |  |
| Seiko Instruments Inc. |                              |  |
|                        | No.<br>SCALE<br>UNIT         |  |

No. PG006-A-L-SD-4.0



- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, vehicle equipment, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment, without prior written permission of Seiko Instruments Inc.
- The products described herein are not designed to be radiation-proof.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.