# **S-8426A Series**

# **RATTERY BACKUP SWITCHING IC**

SII<sup>o</sup>

© Seiko Instruments Inc., 2006-2010 Rev.2.0\_00

The S-8426A Series is a CMOS IC designed for use in the switching circuits of primary and backup power supplies on a single chip. It consists of two voltage regulators, three voltage detectors, a power supply switch and its controller, as well as other functions.

In addition to the switching function between the primary and backup power supply, the S-8426A Series can provide the micro controllers with three types of voltage detection output signals corresponding to the power supply voltage.

Moreover adopting a special sequence for switch control enables the effective use of the backup power supply, making this IC ideal for configuring a backup system.

# ̈ **Features**

- Low power consumption Normal operation:  $15 \mu A$  Max. (V<sub>IN</sub> = 6 V)<br>Backup:  $4.5 \mu A$  Max. Backup: 4.5 μA Max.
- Voltage regulator
	- Output voltage tolerance : ±2%
		- Output voltage: Independently selectable in 0.1 V steps in the range of 2.3 to 5.4 V
- Three built-in voltage detectors (CS, PREEND , RESET )
	- Detection voltage precision: ±2%

Detection voltage: Selectable in 0.1 V steps in the range of 2.4 to 5.3 V (CS voltage detector)

Selectable in 0.1 V steps in the range of 1.7 to 3.4 V (PREEND , RESET voltage detector)

- Switching circuit for primary power supply and backup power supply configurable on one chip
- Efficient use of backup power supply possible
- Special sequence

Backup voltage is not output when the primary power supply voltage does not reach the initial voltage at which the switch unit operates.

- Lead-free, Sn 100%, halogen-free**\*1**
- **\*1.** Refer to "̈ **Product Name Structure**" for details.

# ̈ **Applications**

- Video camera recorders
- Still video cameras
- Memory cards
- SRAM backup equipment

# ̈ **Packages**

- 8-Pin TSSOP
- 8-Pin SOP(JEDEC)

# **BATTERY BACKUP SWITCHING IC S-8426A Series** Rev.2.0<sub>\_00</sub>

# ̈ **Block Diagram**



**Figure 1** 

# ■ Product Name Structure

#### **1. Product Name**



- **\*1.** Refer to the taping specifications.
- **\*2.** Refer to the "**3. Product Name List**".

#### **2. Package**



### **3. Product Name List**

**Table 1**



**\*1.** +V<sub>DET4</sub> can be calculated by  $-V_{DET1}$  with the following equation.  $+V_{\text{DET4}} = (+V_{\text{DET1}}) + 15 \times \{(-V_{\text{DET1}}) - 0.8\} \div 372$ 

Caution Set the CS voltage so that the switch voltage (V<sub>SW1</sub>) is equal to or greater than the RESET detection **voltage (−V<sub>DET2</sub>).** 

- **Remark 1.** The selection range is as follows.
	- $V_{RO}$ ,  $V_{OUT}$ : 2.3 to 5.4 V (0.1 V steps)  $-V_{\text{DET1}}$ : 2.4 to 5.3 V (0.1 V steps)  $-V_{DET2}$ : 1.7 to 3.4 V (0.1 V steps )  $-V_{DET3}$ : 1.7 to 3.4 V (0.1 V steps)
	- **2.**  $V_{SW1}: +V_{DET1} \times 0.85$  or  $+V_{DET1} \times 0.77$ When  $V_{SW2}$  > +V<sub>DET1</sub>, +V<sub>DET4</sub>  $\times$  0.85 or +V<sub>DET4</sub>  $\times$  0.77
	- **3.** If a product with a voltage other than above is required, contact our sales representative.
	- **4.** x: G or U
	- **5.** Please select products of environmental code = U for Sn 100%, halogen-free products.

# ̈ **Pin Configurations**





**\*1.** Mount capacitors between VSS (GND pin) and the VIN, VBAT, VOUT, and VRO pins. (Refer to the **"**̈ **Standard Circuit"**)





**\*1.** Mount capacitors between VSS (GND pin) and the VIN, VBAT, VOUT, and VRO pins. (Refer to the **"**̈ **Standard Circuit"**)

# ̈ **Absolute Maximum Ratings**



**\*1.** At mounted on printed circuit board

[Mounted board]

(1) Board size: 114.3 mm × 76.2 mm × t1.6 mm

(2) Board name: JEDEC STANDARD51-7

#### **Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.**



**Figure 4 Power Dissipation of Package (Mounted on Printed Circuit Board)**

# ̈ **Electrical Characteristics**

# **1. S-8426AAA**





| Item                                                                                                                                                                        |                                                      | Symbol                                          | Conditions                                                    |                     | Min.                                | Typ.                        | Max.                                                                                | Unit                 | Test<br>Circuit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------|---------------------|-------------------------------------|-----------------------------|-------------------------------------------------------------------------------------|----------------------|-----------------|
| unit<br>Switch                                                                                                                                                              | Switch voltage                                       | $V_{SW1}$                                       | $V_{BAT} = 2.8 V$ , $V_{IN}$ voltage detection                |                     | $+V_{\text{DET4}}$<br>$\times$ 0.75 | $\times$ 0.77               | $+V_{\text{DET4}}$ <sup>*1</sup> + $V_{\text{DET4}}$ <sup>*1</sup><br>$\times$ 0.79 | $\vee$               | 4               |
|                                                                                                                                                                             | CS output inhibit voltage                            | $V_{SW2}$                                       | $V_{BAT}$ = 3.0 V, $V_{OUT}$ voltage detection                |                     | $V_{OUT}$<br>$\times$ 0.93          | $V_{OIII}$<br>$\times$ 0.95 | $V_{OUT}$<br>$\times$ 0.97                                                          | $\vee$               | 5               |
|                                                                                                                                                                             | $V_{BAT}$ switch<br>leakage current                  | $I_{LEAK}$                                      | $V_{IN}$ = 6 V, $V_{BAT}$ = 0 V                               |                     |                                     | $\qquad \qquad -$           | 0.1                                                                                 | μA                   | 6               |
|                                                                                                                                                                             | $V_{BAT}$ switch resistance                          | $R_{SW}$                                        | $V_{IN}$ = Open,<br>$V_{BAT} = 3.0 V, I_{OUT} = 10$ to 500 µA |                     |                                     | 30                          | 60                                                                                  | $\Omega$             | $\overline{7}$  |
|                                                                                                                                                                             | Switch voltage<br>temperature coefficient            | $\Delta$ Vsw1<br>$\Delta$ Ta • Vsw1             | Ta = $-40$ to $+85^{\circ}$ C                                 |                     |                                     | ±100                        |                                                                                     | ppm/<br>$^{\circ}C$  | 4               |
|                                                                                                                                                                             | CS output inhibit voltage<br>temperature coefficient | $\Delta$ Vsw <sub>2</sub><br>$\Delta$ Ta • Vsw2 | Ta = $-40$ to $+85^{\circ}$ C                                 |                     |                                     | ±100                        |                                                                                     | ppm/<br>$^{\circ}$ C | 5               |
| a<br>$\ddot{5}$<br>$\vdash$                                                                                                                                                 | Current consumption                                  | $I_{SS1}$                                       | $V_{IN} = 6 V$ , $V_{BAT} = 3.0 V$ , no load                  |                     |                                     | 6                           | 15                                                                                  | μA                   | 8               |
|                                                                                                                                                                             |                                                      | $I_{SS2}$                                       | $V_{IN}$ = 16 V, $V_{BAT}$ = 3.0 V, no load                   |                     |                                     | $\overline{7}$              | 20                                                                                  | $\mu$ A              | 8               |
|                                                                                                                                                                             |                                                      | I <sub>BAT1</sub>                               | $V_{IN} = 6 V$ , $V_{BAT} = 3.0 V$ , no load                  |                     |                                     | 0.5                         | 3.5                                                                                 | μA                   | 8               |
|                                                                                                                                                                             |                                                      | I <sub>BAT2</sub>                               | $V_{IN}$ = Open,                                              | Ta = $25^{\circ}$ C | $\overline{\phantom{0}}$            | 1.5                         | 4.5                                                                                 | μA                   | 8               |
|                                                                                                                                                                             |                                                      |                                                 | $V_{BAT} = 3.0 V$ , no load   Ta = 85 °C                      |                     |                                     | $\overline{\phantom{0}}$    | 5.0                                                                                 | μA                   | 8               |
|                                                                                                                                                                             | Backup power supply<br>input voltage                 | $V_{\text{BAT}}$                                |                                                               |                     | 1.7                                 | —                           | 4.0                                                                                 | $\vee$               | 7               |
| *1. + $V_{DET4}$ can be calculated by $-V_{DET1}$ with the following equation.<br>$+V_{\text{DET4}} = (+V_{\text{DET1}}) + 15 \times \{(-V_{\text{DET1}}) - 0.8\} \div 372$ |                                                      |                                                 |                                                               |                     |                                     |                             |                                                                                     |                      |                 |
| Remark The number in the Test Circuit column corresponds to the circuit number in the "" Test Circuits" section.                                                            |                                                      |                                                 |                                                               |                     |                                     |                             |                                                                                     |                      |                 |

**Table 5 (2 / 2)** 

# ̈ **Test Circuits**



#### **Figure 5 Test Circuit 1 Figure 6 Test Circuit 2**







Leave open and measure the value after applying 6 V to VIN.





To measure  $V_{DET3}$ , apply 6 V to VIN.



Measure the value after applying 6 V to VIN.

**Figure 7 Test Circuit 3 <b>Figure 8 Test Circuit 4** 





To measure  $I<sub>BAT2</sub>$ , apply 6 V to VIN and then leave VIN open and measure IBAT.

# ̈ **Operation**

The internal configuration of the S-8426A Series is as follows.

- Voltage regulator 1, which stabilizes input voltage  $(V_{\text{IN}})$  and outputs it to  $V_{\text{RO}}$
- Voltage regulator 2, which stabilizes input voltage  $(V_{\text{IN}})$  and outputs it to  $V_{\text{OUT}}$
- CS voltage detector, which monitors input voltage  $(V_{\text{IN}})$
- PREEND voltage detector, which monitors output voltage ( $V_{BAT}$ )
- $\overline{\text{REST}}$  voltage detector, which monitors output voltage ( $V_{\text{OUT}}$ )
- Switch unit

The functions and operations of the above-listed elements are described below.

#### **1. Voltage Regulators**

The S-8426A Series features on-chip voltage regulators with a small dropout voltage. The voltage of the VRO and VOUT pins (the output pins of the voltage regulator) can separately be selected for the output voltage in 0.1 V steps between the range of 2.3 to 5.4 V.

#### **1. 1 Dropout voltage Vdrop1, Vdrop2**

Assume that the voltage output from the VRO pin is  $V_{RO(E)}$  under the conditions of output voltage 1 described in the electrical characteristics table.  $V_{IN1}$  is defined as the input voltage at which output voltage from the VRO pin becomes 98% of  $V_{RO(E)}$  when the input voltage  $V_{IN}$  is decreased. Then, the dropout voltage  $V_{drop1}$  is calculated by the following expression.

 $V_{\text{dron1}} = V_{\text{IN1}} - V_{\text{RO}(F)} \times 0.98$ 

Similarly, assume that the voltage of the VOUT pin is  $V_{\text{OUT/E}}$  under the conditions of output voltage 2 described in the electrical characteristics table.  $V_{IN2}$  is defined as the input voltage at which the output voltage from the VOUT pin becomes 98% of  $V_{\text{OUT/E}}$ . Then, the dropout voltage  $V_{\text{drop2}}$  is calculated by the following expression.  $V_{\text{drop2}} = V_{\text{IN2}} - V_{\text{OUT/E}} \times 0.98$ 

#### **2. Voltage Detector**

The S-8426A Series incorporates three high-precision, low power consuming voltage detectors with hysteresis characteristics. The power of the CS voltage detector is supplied from the VIN and VBAT pins. Therefore, the output is stable as long as the primary or backup power supplies are within the operating voltage range (1.7 to 16 V). All outputs are Nch open-drain, and need pull-up resistors of about 100 kΩ.

#### **2. 1 CS Voltage Detector**

The CS voltage detector monitors the input voltage  $(V_{IN})$  (VIN pin voltage). The detection voltage can be selected from between 2.4 and 5.3 V in 0.1 V steps. The result of detection is output at the CS pin: "Low" for lower voltage than the detection level and "High" for higher voltage than the release level (however, when the VOUT pin voltage is the CS output inhibit voltage  $(V_{SW2})$ , a low level is output).



**Figure 13 Definition of Detection and Release Voltages** 

### **2. 2 PREEND Voltage Detector**

The  $\overline{\mathsf{PREEND}}$  voltage detector monitors input voltage (V<sub>BAT</sub>) (VBAT pin voltage). The detection voltage can be selected in the range of 1.7 to 3.4 V in 0.1 V step. By using this function, IC notifies if the backup battery is scarce. The result of detection is output at the PREEND pin: "Low" for lower voltages than the detection level and "High" for higher voltages than the release level.

#### **2. 3 RESET Voltage Detector**

The RESET voltage detector monitors output voltage ( $V_{OUT}$ ) (VOUT pin voltage). The detection voltage can be selected in the range of 1.7 to 3.4 V in 0.1 V step. The result of detection is output at the RESET pin: "Low" for lower voltages than the detection level and "High" for higher voltages than the release level. RESET outputs the normal logic if the VOUT pin voltage is 1.0 V or more.

### **Caution The PREEND and RESET voltage detectors use the different pins, respectively. Practically, the current is taken from the VBAT side, and consider the I/O voltage difference (Vdif) of M1 when M1 is ON.**

#### **3. Switch Unit**

The switch unit consists of the  $V_{SW1}$  and  $V_{SW2}$  detectors, a switch controller, voltage regulator 2, and switch transistor M1 (Refer to **Figure 14**).



**Figure 14** 

#### **3. 1 VSW1 Detector**

The  $V_{SW1}$  detector monitors the power supply voltage  $V_{IN}$  and sends the results of detection to the switch controller. The detection voltage ( $V_{SW1}$ ) can be set to 77  $\pm$ 2% or 85  $\pm$ 2% of the CS release voltage (+ $V_{DEF1}$ ). In the products  $V_{SW2}$  > +V<sub>DET1</sub>, the setting value is 77 ±2% or 85 ±2% of +V<sub>DET4</sub> which is calculated with the following equation.

 $+V_{\text{DFT4}} = (-V_{\text{DFT1}}) + 15 \times \{ (-V_{\text{DFT1}}) - 0.8 \} \div 372$ 

#### **3. 2 VSW2 Detector**

The V<sub>SW2</sub> detector monitors the VOUT pin voltage and keeps the CS release voltage output low until the V<sub>OUT</sub> pin voltage rises to  $V_{SW2}$  voltage. The CS pin output then changes from low to high if the VIN pin voltage is more than the CS release voltage  $(+V_{DET1})$  when the VOUT pin voltage rises to 95 ±2% of the output voltage of voltage regulator 2 ( $V_{\text{OUT}}$ ). The CS pin output changes from high to low regardless of the  $V_{SW2}$  voltage when the VIN pin voltage drops to less than the CS detection voltage  $(-V_{\text{DFT1}})$ .

The CS pin output remains high if the VIN pin voltage stays higher than the CS detection voltage  $(-V_{\text{DET}})$ when the VOUT pin voltage drops to less than the  $V_{SW2}$  voltage due to an undershoot.

#### **3. 3 Switch Controller**

The switch controller controls voltage regulator 2 and switch transistor M1. There are two statuses corresponding to the power supply voltage  $(V_{N})$  (or power supply voltage  $(V_{BAT})$ ) sequence: a special sequence status and a normal sequence status. When the power supply voltage  $(V_{\text{IN}})$  rises and becomes equal to or exceeds the CS release voltage  $(+V_{DET1})$ , the normal sequence status is entered, but until then the special sequence status is maintained.

#### **(1) Special sequence status**

The switch controller sets voltage regulator 2 ON and switch transistor M1 OFF from the initial status until the primary power supply voltage  $(V_{\text{IN}})$  is connected and reaches more than the CS release voltage  $(+V<sub>DET1</sub>)$  in order to prevent consumption of the backup power supply regardless of the V<sub>SW1</sub> detector status. This status is called the special sequence status.

#### **(2) Normal sequence status**

The switch controller enters the normal sequence status from the special sequence status once the primary power supply voltage  $(V_{\text{IN}})$  reaches more than the CS release voltage  $(+V_{\text{DET}})$ .

Once the normal sequence is entered, the switch controller switches voltage regulator 2 and switch transistor M1 ON/OFF as shown in Table 6 according to the power supply voltage V<sub>IN</sub>. The time required for voltage regulator 2 to be switched from OFF to ON is a few hundred μs at most. During this interval, voltage regulator 2 and switch transistor M1 may both switch OFF and the VOUT pin voltage may drop. To prevent this, connect a capacitor of 10 μF or more to the VOUT pin.

When the VOUT pin voltage becomes lower than the RESET detection voltage, the status returns to the special sequence status.





#### **3. 4 Switch Transistor M1**

Voltage regulator 2 is also used to switch from VIN pin to VOUT pin. Therefore, no reverse current flows from VOUT pin to VIN pin when voltage regulator 2 is OFF. The output voltage of voltage regulator 2 can be selected from between 2.3 V and 5.4 V in 0.1 V steps.

The on-resistance of switch transistor M1 is 60  $\Omega$  or lower ( $I_{\text{OUT}}$  = 10 to 500  $\mu$ A).

Therefore, when M1 is switched ON and VOUT pin is connected to VBAT pin, the voltage drop ( $V_{\text{dif}}$ ) caused by M1 is 60  $\times$   $I_{OUT}$  (output current) at maximum., and  $V_{BAT} - V_{dif}$  (max.) is output to the VOUT pin at minimum.

When voltage regulator 2 is ON and M1 is OFF, the leakage current of M1 is kept below 0.1  $\mu$ A max. (V<sub>IN</sub> = 6 V, Ta =  $25 \text{ C}$ ) with the VBAT pin grounded (VSS pin).



**Figure 15 Definition of V<sub>dif</sub>** 

# ̈ **Timing Chart**





**Figure 16 Operation Timing Chart**

# ̈ **Standard Circuit**



**Figure 17** 

- **Caution 1. Be sure to add a 10** μ**F or more capacitor to the VOUT and VRO pins.** 
	- **2. The above connections and values will not guarantee correct operation. Before setting these values, perform sufficient evaluation on the application to be actually used.**

# ■ Precautions

- In applications with small  $I_{RO}$  or  $I_{OUT}$ , the output voltages  $V_{RO}$  and  $V_{OUT}$  may rise, causing the load stability to exceed standard levels. Set  $I_{RO}$  and  $I_{OUT}$  to 10  $\mu$ A or more.
- Attach the proper capacitor to the VOUT pin to prevent the RESET voltage detector (which monitors the VOUT pin) from coming active due to undershoot.
- Watch for overshoot and ensure it does not exceed the ratings of the IC chips and/or capacitors attached to the VRO and VOUT pins.
- Add a 10 μF or more capacitor to the VOUT and VRO pins.
- When  $V_{IN}$  rises from the voltage more than  $V_{SW1}$ , a low pulse of less than 4 ms flows through the PREEND pin even when V<sub>BAT</sub> is more than the PREEND release voltage. Thus when monitoring the PREEND pin, make sure to take the 4 ms interval or more after the rise of  $V_{\text{IN}}$ .
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ̈ **Application Circuits**

**1. When Using Timer Micro controllers for Backup to display PREEND in the primary CPU** 



**Figure 18 Application Circuit 1** 



### **2. When Using Secondary Battery as Backup Battery**



#### **3. Memory Card**



#### **Figure 20 Application Circuit 3**

**Caution The above connections and values will not guarantee correct operation. Before setting these values, perform sufficient evaluation on the application to be actually used.** 

# ̈ **Transient Response**

### **1. Line Transient Response Against Input Voltage Variation**

The input voltage variation differs depending on whether the power supply input (0 to 10 V square wave) is applied or the power supply variation (6 V and 10 V square waves) is applied. This section describes the ringing waveforms and parameter dependency of each type. The test circuit is shown for reference.

#### **1. 1 Power supply application: 0 to 10 V Square wave**











#### **1. 2 Power supply variation: 6 V and 10 V square waves**







t (100 μs/div)

**Figure 27 Ringing Waveform of Power Supply Variation (VOUT Pin)** 

#### **VRO pin**







**Figure 28 Ringing Waveform of Power Supply Variation (VRO Pin)** 

#### **1. 3 Reference data: Dependency of output current (IOUT), load capacitance (COUT), input variation width (**Δ**VIN), temperature (Ta)**

For reference, the following pages describe the results of measuring the ringing amounts at the VOUT and VRO pins using the output current ( $I_{OUT}$ ), load capacitance ( $C_{OUT}$ ), input variation width ( $\Delta V_{IN}$ ), and temperature (Ta) as parameters.

#### **(1) IOUT Dependency**

#### **(a) VOUT pin (b) VRO pin**







#### **(2) COUT Dependency**



Seiko Instruments Inc. 19

Undershoot

#### **(3)** Δ**VIN Dependency**

 $\Delta V_{\text{IN}}$  shows the difference between the low voltage fixed to 6 V and the high voltage. For example,  $\Delta V_{\text{IN}} = 2$  V means the difference between 6 V and 8 V.

#### **(a) VOUT pin (b) VRO pin**





#### **(4) Temperature Dependency**

**(a) VOUT pin (b) VRO pin** 





#### **2. Load Transient Response Based on Output Current Fluctuation**

The overshoot and undershoot are caused in the output voltage if the output current fluctuates between 10  $\mu$ A and 50 mA (VRO is between 10 μA and 30 mA) while the input voltage is constant. **Figure 37** shows the output voltage variation due to the output current. **Figure 38** shows the test circuit for reference. The latter half of this section describes ringing waveform and parameter dependency.



**Figure 37 Output Voltage Variation due to Output Current** 

**Figure 38 Test Circuit** 

#### **2. 1 Load Variation**

**Figure 39** shows the ringing waveforms at the VOUT pin and **Figure 40** shows the ringing waveforms at the VRO pin due to the load variation, respectively.

#### **VOUT pin**



 $V_{IN}$  = 6.0 V,  $C_{OUT}$  = 22 μF, Ta = 25 °C





**Figure 39 Ringing Waveform due to Load Variation (VOUT Pin)** 

**VRO pin** 



 $V_{IN}$  = 6.0 V, C<sub>RO</sub> = 22 μF, Ta = 25 °C



**Figure 40 Ringing Waveform due to Load Variation (VRO Pin)** 

Seiko Instruments Inc. 21

# **BATTERY BACKUP SWITCHING IC S-8426A Series** Rev.2.0<sub>\_00</sub>

2. 2 Reference data: Dependency of input voltage (V<sub>IN</sub>), load capacitance (C<sub>OUT</sub>), output variation width **(**Δ**IOUT), and temperature (Ta)** 

#### **(1) VIN Dependency**

#### **(a) VOUT pin (b) VRO pin**





### **(2) COUT Dependency**



**(a) VOUT pin (b) VRO pin** 



### **(3)** Δ**IOUT Dependency**

 $ΔI<sub>OUT</sub>$  and  $ΔI<sub>RO</sub>$  show the fluctuation between the low current stabilized at 10 μA and the high current. For example,  $\Delta I_{\text{OUT}} = 10$  mA means a fluctuation between 10  $\mu$ A and 10 mA.

#### **(a) VOUT pin (b) VRO pin**





# Undershoot

#### **(4) Temperature Dependency**

#### **(a) VOUT pin (b) VRO pin**

 $V_{IN}$  = 6.0 V,  $I_{OUT}$  = 50 mA  $\leftrightarrow$  10  $\mu$ A,  $C_{OUT}$  = 22  $\mu$ F



 $V_{IN}$  = 6.0 V,  $I_{RO}$  = 30 mA  $\leftrightarrow$  10  $\mu$ A,  $C_{RO}$  = 22  $\mu$ F



- **Caution 1. Be sure to add a 10** μ**F or more capacitor to the VOUT and VRO pins.** 
	- **2. The above connections and values will not guarantee correct operation. Before setting these values, perform sufficient evaluation on the application to be actually used.**

# ■ Characteristics (Typical Data)

- 1. Voltage Regulator Unit (V<sub>RO</sub> = V<sub>OUT</sub> = 3.0 V)
	- 1. 1 Input Voltage (V<sub>IN</sub>) vs. Output Voltage (V<sub>RO</sub>) Characteristics (REG1)
		-









1. 2 Input Voltage (V<sub>IN</sub>) vs. Output Voltage (V<sub>OUT</sub>) Characteristics (REG2)

**(1) Ta** = **85** °**C (2) Ta** = **25** °**C** 



**(3) Ta** = −**40** °**C** 





1. 5 Output Current (I<sub>RO</sub>) vs. Output Voltage (V<sub>RO</sub>) Characteristics 1. 6 Output Current (I<sub>OUT</sub>) vs. Output Voltage (V<sub>OUT</sub>) Characteristics

IRO [A]

 $Ta = 85 °C$ Ta = 25 °C Ta = −40 °C

















1. 9 Input Stability (V<sub>RO</sub>) Temperature Characteristics 1. 10 Input Stability (V<sub>OUT</sub>) Temperature Characteristics



Vdrop1 [V]

0.8 1.0

0.6 0.4 0.2 0

1. 3 Output Current (I<sub>RO</sub>) vs. Dropout Voltage (V<sub>drop1</sub>) Characteristics 1. 4 Output Current (I<sub>OUT</sub>) vs. Dropout Voltage (V<sub>drop2</sub>) Characteristics 0 0.02 0.06 0.04 0 0.02 0.06 Vdrop2 [V] 0.8 1.0 0.6 0.4 0.2 0 IOUT [A] 0.04  $Ta = 85 °C$ Ta =  $25 °C$  $Ta = -40$ 



#### 1. 11 Load Stability (V<sub>RO</sub>) Temperature Characteristics 1. 12 Load Stability (V<sub>RO</sub>) Temperature Characteristics



### **2. Voltage Detector**

ΔVRO1 [mV]

30

40

20

10

0

#### **2. 1 CS Voltage Detector (-** $V_{DET1}$  **= 4.5 V)**



−40 −25 0 25 50 75 85

Ta [°C]

#### **(3) Output current (ISINK) temperature characteristics**





### 2. 2 RESET Voltage Detector  $(-V_{DET2} = 2.9 V)$

**(1) Detection voltage (**−**VDET2) temperature characteristics (2) Output current (ISINK) characteristics** 



#### **(3) Output current (ISINK) temperature characteristics**



# **2. 3 PREEND Voltage Detector (**−**VDET3** = **2.1 V)**

#### **(1) Detection voltage (**−**VDET3) temperature characteristics (2) Output current (ISINK) characteristics**



### **(3) Output current (ISINK) temperature characteristics**







#### **3. Switch Unit**



**3. 3 Input Voltage (VBAT) vs. VBAT Switch Resistance (RSW) Characteristics 3. 4 VBAT Switch Resistance (RSW) Temperature Characteristics** 





## **3. 5 VBAT Switch Leakage Current (ILEAK) Temperature Characteristics**



#### **4. Consumption Current**





 $V_{IN}$  = 6.0 V,  $V_{BAT}$  = 3.0 V



28 Seiko Instruments Inc.

 $3.00^{+0.3}_{-0.2}$  $\frac{5}{\Box}$  $\bf 8$ H 44±02 64±02  $\begin{array}{c} \end{array}$  $\begin{array}{c} \n\begin{array}{c} \n\end{array} \\
\begin{array}{c} \n\end{array} \\
\begin{array}{c} \n\end{array} \\
\begin{array}{c} \n\end{array} \\
\end{array}$  $\begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \end{array} \end{array} \end{array} \end{array} \end{array}$  $\begin{array}{c} \boxed{} \phantom{} \ \boxed{1} \\ 4 \end{array}$ 





No. FT008-A-P-SD-1.1











Seiko Instruments Inc.









Seiko Instruments Inc. **www.sii-ic.com**

- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- The products described herein are not designed to be radiation-proof.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.