## S-5470 Series

## **ULTRA-LOW CURRENT CONSUMPTION** PHOTOCURRENT DETECTION IC

© Seiko Instruments Inc., 2012

The S-5470 Series, developed by CMOS technology, is a photocurrent detection IC with an ultra-low current consumption. It detects 0.7 nA typ. photocurrent generated by an external photodiode (PD) or LED. It also has a function to detect the difference of photocurrent level between two external photodiodes (PDs) or LEDs.

Due to its ultra-low current consumption and low-voltage operation, the S-5470 Series is suitable for battery-operated small mobile device applications.

## Features

www.sii-ic.com

- Ultra-low current consumption:
- Micro-photocurrent detection:
- Wide operation voltage range:
- Detection of certain photocurrent level:
- External parts:
- Lead-free (Sn 100%), halogen-free<sup>\*2</sup>

(PD) or LED • Detection of photocurrent level difference: Detects the difference of photocurrent level between external photodiodes (PDs) or LEDs One or two external photodiodes (PDs) or LEDs<sup>\*1</sup>

- \*1. The required number of PDs or LEDs changes with operation. Regarding selection of PD and LED, refer to "3. Selection of PD or LED" in "■ Application Circuits".
- \*2. Refer to "
  Product Name Structure" for details.

## Applications

- Shading detection
- Light and darkness detection
- · Non-contact switch for portable and wireless device

## Package

• SOT-23-5



Rev.1.2\_00

 $I_{DD} \leq 0.1$  nA typ.

 $I_{DET} = 0.7 \text{ nA typ.}$ 

 $V_{DD} = 0.9 V$  to 5.5 V

Detects certain level of photocurrent generated by external photodiode

## Block Diagrams

## 1. CMOS output product



Figure 1

#### 2. Nch open-drain output product



\*1. Parasitic diode

Figure 2

## Product Name Structure

Users can select the output form and output logic for the S-5470 Series. Refer to "1. **Product name**" regarding the contents of the product name, "2. **Package**" regarding the package drawings, "3. **Product name list**" regarding details of the product name.

#### 1. Product name



\*1. Refer to the tape drawing.

#### 2. Package

 Table 1
 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         |
|--------------|--------------|--------------|--------------|
| SOT-23-5     | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD |

#### 3. Product name list

#### Table 2

| Product Name     | Output Form           | Output Logic | Detection Mode                                           |
|------------------|-----------------------|--------------|----------------------------------------------------------|
| S-5470A21I-M5T1U | CMOS output           | Active "H"   | Current amplifier current amplification ratio $\times 2$ |
| S-5470B21I-M5T1U | CMOS output           | Active "L"   | Current amplifier current amplification ratio $\times$ 2 |
| S-5470C21I-M5T1U | Nch open-drain output | Active "H"   | Current amplifier current amplification ratio $\times$ 2 |
| S-5470D21I-M5T1U | Nch open-drain output | Active "L"   | Current amplifier current amplification ratio $\times$ 2 |

**Remark** Please contact our sales office for products other than the above.

## Pin Configuration

### 1. SOT-23-5



| Н |   | Н  |
|---|---|----|
|   |   |    |
|   |   |    |
| Ħ | П | Тľ |
| 1 | 2 | 2  |
|   | 2 | 5  |

| Pin No. | Symbol | Description                 |
|---------|--------|-----------------------------|
| 1       | VDD    | Power supply pin            |
| 2       | VSS    | GND pin                     |
| 3       | INM    | Reference current input pin |
| 4       | INP    | Detection current input pin |
| 5       | OUT    | Output pin                  |

Table 3

Figure 3

## Absolute Maximum Ratings

#### Table 4

|                               |                               |                                     | (Ta = +25 ℃ unless other                   | wise specified) |
|-------------------------------|-------------------------------|-------------------------------------|--------------------------------------------|-----------------|
| Item                          |                               | Symbol                              | Absolute Maximum Rating                    | Unit            |
| Power supply vol              | tage                          | V <sub>DD</sub>                     | $V_{SS}$ – 0.3 to $V_{SS}$ + 7.0           | V               |
| Input voltage                 |                               | V <sub>INP</sub> , V <sub>INM</sub> | $V_{\rm SS}-0.3$ to $V_{\rm SS}+7.0$       | V               |
|                               | CMOS output product           | Vout                                | $V_{\text{SS}}-0.3$ to $V_{\text{DD}}+0.3$ | V               |
| Output voltage                | Nch open-drain output product | VOUT                                | $V_{\text{SS}}-0.3$ to $V_{\text{SS}}+7.0$ | V               |
| Output pin current            |                               | ISOURCE                             | 20                                         | mA              |
|                               |                               | I <sub>SINK</sub>                   | 20                                         | mA              |
| Power dissipation             |                               | PD                                  | 600 <sup>*1</sup>                          | mW              |
| Operation ambient temperature |                               | T <sub>opr</sub>                    | -40 to +85                                 | °C              |
| Storage temperature           |                               | T <sub>stq</sub>                    | -55 to +125                                | °C              |

**\*1.** When mounted on board

[Mounted board]

(1) Board size: 114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm

(2) Name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 4 Power Dissipation of Package (When Mounted on Board)

# ULTRA-LOW CURRENT CONSUMPTION PHOTOCURRENT DETECTION IC S-5470 Series

Rev.1.2\_00

## Electrical Characteristics

#### Table 5

|                                                          |                   |                                                                  | (Ta = +25        | ℃, V <sub>DD</sub> = | = 3.0 V u                 | nless oth                 | nerwise sp | pecified)       |
|----------------------------------------------------------|-------------------|------------------------------------------------------------------|------------------|----------------------|---------------------------|---------------------------|------------|-----------------|
| ltem                                                     | Symbol            | Condition                                                        |                  | Min.                 | Тур.                      | Max.                      | Unit       | Test<br>Circuit |
| Power supply voltage                                     | V <sub>DD</sub>   | Ta = −40 °C to +85 °C                                            |                  | 0.9                  | -                         | 5.5                       | V          | -               |
| Current concumption                                      | 1                 | $V_{\text{INP}} = V_{\text{SS}}, V_{\text{INM}} = V_{\text{SS}}$ |                  | _                    | 0.01                      | 10                        | nA         | 1               |
| Current consumption                                      | I <sub>DD</sub>   | $V_{INP} = 1.0 V, V_{INM} = V_{SS}$                              | 8                | _                    | 0.02                      | 10                        | nA         | 1               |
| Detection current                                        | IDET              | _                                                                |                  | 0.52                 | 0.7                       | 0.88                      | nA         | 2               |
| Release current                                          | I <sub>REL</sub>  | _                                                                | -                |                      | Ι <sub>DET</sub> ×<br>0.8 | Ι <sub>DET</sub> ×<br>0.9 | nA         | 2               |
| Detection current<br>temperature coefficient             | I <sub>tc</sub>   | Ta = −40 °C to +85 °C                                            |                  | _                    | ±0.5                      | Ι                         | %/°C       | _               |
| I IINP                                                   |                   | $V_{INP} = 1.0 V$                                                |                  | 20                   | ١                         | I                         | μA         | 3               |
| Input current                                            | I <sub>INM</sub>  | $V_{INM} = 1.0 V$                                                |                  | 10                   | ١                         | I                         | μA         | 3               |
| Current amplifier current amplification ratio $\times$ 2 | G <sub>INM</sub>  | -                                                                |                  | 1.8                  | 2.0                       | 2.2                       | Times      | 4               |
| Course oursent                                           |                   | CMOS output product                                              | $V_{DD} = 0.9 V$ | 0.01                 | 0.4                       | -                         | mA         | 5               |
| Source current                                           | ISOURCE           | $V_{OUT} = V_{DD} - 0.3 V$                                       | $V_{DD} = 3.0 V$ | 3.5                  | 4.8                       | -                         | mA         | 5               |
| Sink current                                             |                   | <u> </u>                                                         | $V_{DD} = 0.9 V$ | 0.5                  | 1.7                       | -                         | mA         | 6               |
|                                                          | I <sub>SINK</sub> | V <sub>OUT</sub> = 0.3 V                                         | $V_{DD} = 3.0 V$ | 7.0                  | 9.2                       | I                         | mA         | 6               |
| Output response time                                     | t <sub>OD</sub>   |                                                                  |                  | _                    | -                         | 15                        | ms         | _               |

## Test Circuits



\*1. Resistor (R) is unnecessary for the CMOS output product. \*1. Resistor (R) is unnecessary for the CMOS output product.





#### Figure 7 Test Circuit 3



Figure 9 Test Circuit 5

Resistor (R) is unnecessary for the CMOS output produ Figure 6 Test Circuit 2



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 8 Test Circuit 4



Figure 10 Test Circuit 6

## Standard Circuits

1. Certain photocurrent level detector



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 11

2. Photocurrent level difference detector



\*1. Resistor (R) is unnecessary for the CMOS output product.

Figure 12

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

## Operation

The S-5470 Series detects either certain photocurrent level or the difference of photocurrent level. The operation of the S-5470 Series is described below, using CMOS output and active "H" products as examples.

#### 1. Basic operation when detecting certain photocurrent level (INM pin = $V_{SS}$ )

The S-5470 Series operates as follows when the INM pin is connected to VSS pin.

- (1) If  $I_{INP}$  is lower than  $I_{DET}$ , an "L" level signal is output from the OUT pin.
- (2) If I<sub>INP</sub> increases and becomes equal to or higher than I<sub>DET</sub>, an "H" level signal is output from the OUT pin (point A in Figure 14). Even if I<sub>INP</sub> decreases and falls below I<sub>DET</sub>, as long as I<sub>INP</sub> is higher than I<sub>REL</sub>, an "H" level signal is output from the OUT pin.
- (3) If I<sub>INP</sub> then decreases further and becomes equal to or lower than I<sub>REL</sub>, an "L" level signal is output from the OUT pin (point B in **Figure 14**).
- Remark
   I<sub>INP</sub>:
   Current input to the INP pin

   IDET:
   Detection current (refer to "4.1
   Detection current (IDET)")

   IREL:
   Release current (refer to "4.2
   Release current (IREL)")
- Caution 1. There are internal diodes at the INP pin and the INM pin. Therefore, in order to input a current to the INP pin and the INM pin, an input voltage of at least the forward voltage of these diodes is required.
  - 2. Feed-through current (I<sub>PEAK</sub> = 100 nA) flows around the time when the OUT pin voltage switches, as shown in Figure 14. Therefore, if the input current is fixed around this time, the current consumption will increase.



\*1. Parasitic diode Figure 13 Diagram of the Operation when Detecting Photocurrent Level



Figure 14 Operation when Detecting Certain Photocurrent Level Seiko Instruments Inc.

## 2. Basic operation when detecting the difference of photocurrent level (Current amplifier current amplification ratio $\times G_{INM}$ )

The S-5470 Series operates as follows when current (I<sub>INM</sub>) is applied to the INM pin.

- (1) If  $I_{INP}$  is lower than  $I_{DET} + G_{INM} \times I_{INM}$ , an "L" level signal is output from the OUT pin.
- (2) If  $I_{INP}$  increases and becomes equal to or higher than  $I_{DET} + G_{INM} \times I_{INM}$ , an "H" level signal is output from the OUT pin (point A in **Figure 16**). Even if  $I_{INP}$  decreases and falls below  $I_{DET} + G_{INM} \times I_{INM}$ , as long as  $I_{INP}$  is higher than  $I_{REL} + G_{INM} \times I_{INM}$ , an "H" level signal is output from the OUT pin.
- (3) If  $I_{INP}$  then decreases further and becomes equal to or lower than  $I_{REL} + G_{INM} \times I_{INM}$ , an "L" level signal is output from the OUT pin (point B in **Figure 16**).

Remark I<sub>INP</sub>: Current input to the INP pin

I<sub>INM</sub>: Current input to the INM pin

IDET: Detection current (refer to "4. 1 Detection current (IDET)")

- I<sub>REL</sub>: Release current (refer to "4. 2 Release current (I<sub>REL</sub>)")
- Caution 1. There are internal diodes at the INP pin and the INM pin. Therefore, in order to input a current to the INP pin and the INM pin, an input voltage of at least the forward voltage of these diodes is required.
  - Feed-through current (I<sub>PEAK</sub> = 100 nA) flows around the time when the OUT pin voltage switches, as shown in Figure 16. Therefore, if the input current is fixed around this time, the current consumption will increase.



\*1. Parasitic diode

Figure 15 Diagram of the Operation when Detecting the Difference of Photocurrent Level



Figure 16 Operation when Detecting the Difference of Photocurrent Level

#### 3. Temperature characteristics of detection current

The shaded area in **Figure 17** shows the temperature characteristics of the detection voltage in the operation temperature range.



<sup>\*1.</sup>  $I_{DET25}$ : Detection current value at Ta = +25 °C



#### 4. Explanation of terms

#### 4.1 Detection current (IDET)

The detection current  $(I_{DET})$  is the current at which the output switches to "H".

The detection current varies slightly even among products with the same specification. The variation in detection current from the minimum detection current ( $I_{DET}$  min.) to the maximum detection current ( $I_{DET}$  max.) is called the detection current range (refer to **Figure 18**).



Figure 18 Detection Current

#### 4. 2 Release current (I<sub>REL</sub>)

The release current (I<sub>REL</sub>) is the current at which the output switches to "L".

The release current varies slightly even among products with the same specification. The variation in release current from the minimum release current ( $I_{REL}$  min.) to the maximum release current ( $I_{REL}$  max.) is called the release current range (refer to **Figure 19**).

The range is calculated from the actual detection current (I<sub>DET</sub>) of a product and is in the range of I<sub>DET</sub>  $\times$  0.7  $\leq$  I<sub>REL</sub>  $\leq$  I<sub>DET</sub>  $\times$  0.9.





#### 4.3 Hysteresis width

The hysteresis width is the current difference between the detection current and the release current (current at point B – current at point A in "Figure 14 Operation when Detecting Certain Photocurrent Level" and "Figure 16 Operation when Detecting the Difference of Photocurrent Level").

The hysteresis width between the detection current and the release current prevents malfunction caused by noise in the input current.

## Application Circuits

#### 1. Certain photocurrent level detector

If PD or LED exceeds a certain value, the output signal inverts.



Figure 20 Example Certain Photocurrent Level Detector (CMOS Output Product)



Figure 21 Example Certain Photocurrent Level Detector (Nch Open-drain Output Product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

#### 2. Photocurrent level difference detector

If the difference in the photocurrent generated by the two PDs or the two LEDs exceeds a certain value, the output signal inverts.



Figure 22 Example Photocurrent Level Difference Detector (CMOS Output Product)



Figure 23 Example Photocurrent Level Difference Detector (Nch Open-drain Output Product)

Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant.

#### 3. Selection of PD or LED

Use PD or LED whose generation voltage is 1.0 V or more under usable light quantity. Moreover, as for the test circuit shown in **Figure 24**, select PD or LED that satisfies the conditions below with detection or measurement of the quantity of light incidence in usage environment.

Certain photocurrent level detector

 $I_{\text{DET}} \leq I$ 

- Photocurrent level difference detector 1 nA  $\leq$  I  $\leq$  20  $\mu A$ 





- Caution 1. Select PD and LED after thorough evaluation with actual application. Sll shall not take responsibility for operation and characteristics of PD and LED.
  - 2. As for the circuit of detecting photocurrent difference, shown in Figure 22 and Figure 23, use the two PDs or the two LEDs that have the same characteristics in generation voltage and in generation current, respectively.

## Precautions

- Use the S-5470 Series with the output current of 20 mA or less.
- The S-5470 Series may malfunction if the power supply voltage changes suddenly.
- As for the detecting circuit of the photocurrent difference (Refer to "Figure 22, Figure 23 Example Photocurrent Level Difference Detector"), use the S-5470 Series when input current of INP pin is 20 μA or less and input current of INM pin is 10 μA or less. In case of input current excess, note that the S-5470 Series might malfunction.
- The output in the S-5470 Series is unstable in lower voltage than the minimum operation voltage. At the time of power-on, use the S-5470 Series after output stabilization.
- Set a capacitor of 0.1  $\mu$ F or more between the VDD pin and VSS pin for stabilization.
- Since INP pin and INM pin is easy to be affected by disturbance noise, perform countermeasures such as mounting external parts to ICs as close as possible.
- If power impedance is high, the S-5470 Series may malfunction due to voltage drop caused by feed-through current. Set wire patterns carefully for lower power impedance.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

## ■ Characteristics (Typical Data)

## 1. Detection current vs. Temperature



#### 3. Release current vs. Temperature



#### 5. Current consumption vs. Temperature



#### 2. Detection current vs. Power supply voltage



4. Release current vs. Power supply voltage



# ULTRA-LOW CURRENT CONSUMPTION PHOTOCURRENT DETECTION IC S-5470 Series

Rev.1.2\_00







## 7. Current amplifier current amplication ratio vs. Temperature





VDD [V]

#### S-5470A21I Ta = +25°C 1.25 1.00 → 0 V VINP = 1 V top [ms] 0.75 0.50 $V_{INP} = 0 V \rightarrow 1 V$ 0.25 0 0 1 2 3 4 5 6 VDD [V]



#### 9. Source current vs. Power supply voltage







10. Sink current vs. Power supply voltage



## Marking Specification

### 1. SOT-23-5

Top view



(1) to (3): (4):

Product code (Refer to **Product name vs. Product code**) Lot number

#### Product name vs. Product code

| Product Name     | Product Code |     |     |  |
|------------------|--------------|-----|-----|--|
| i loddet Mallie  | (1)          | (2) | (3) |  |
| S-5470A21I-M5T1U | Y            | Н   | Α   |  |
| S-5470B21I-M5T1U | Y            | H   | I   |  |
| S-5470C21I-M5T1U | Y            | Н   | Q   |  |
| S-5470D21I-M5T1U | Y            | Н   | Y   |  |







## No. MP005-A-P-SD-1.2

| TITLE                  | SOT235-A-PKG Dimensions |  |
|------------------------|-------------------------|--|
| No.                    | MP005-A-P-SD-1.2        |  |
| SCALE                  |                         |  |
| UNIT                   | mm                      |  |
|                        |                         |  |
|                        |                         |  |
|                        |                         |  |
| Seiko Instruments Inc. |                         |  |







- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, vehicle equipment, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment, without prior written permission of Seiko Instruments Inc.
- The products described herein are not designed to be radiation-proof.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.