# S-5724 Series # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH www.sii-ic.com © Seiko Instruments Inc., 2012 Rev.1.0 00 The S-5724 Series, developed by CMOS technology, is a high-accuracy Hall IC that operates at a low voltage with a high-sensitivity, a high-speed detection and low current consumption. The output voltage changes when the S-5724 Series detects the intensity level of flux density and a polarity change. Using the S-5724 Series with a magnet makes it possible to detect the rotation state in various devices. High-density mounting is possible by using the small SOT-23-3 or the super-small SNT-4A packages. Due to its high-accuracy magnetic characteristics, the S-5724 Series can make operation's dispersion in the system combined with magnet smaller. Caution This product is intended to use in general electronic devices such as consumer electronics, office equipment, and communications devices. Before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, contact to SII is indispensable. #### ■ Features Pole detection: Bipolar latch • Detection logic for magnetism\*1: $V_{OUT} = L$ at S pole detection $V_{OUT}$ = "H" at S pole detection • Output form\*1: Nch open drain output CMOS output • Magnetic sensitivity: $B_{OP} = 3.0 \text{ mT typ.}$ • Operating cycle (current consumption) $^{-1}$ : 50 $\mu s$ (640 $\mu A$ ) typ. 1.25 ms (26 $\mu$ A) typ. 6.05 ms (6 $\mu$ A) typ. • Power supply voltage range: 1.6 V to 3.5 V • Operating temperature range: $Ta = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ • Built-in power-down circuit: Extends battery life (only SNT-4A) • Lead-free (Sn 100%), halogen-free\*2 \*1. The Option can be selected. \*2. Refer to "■ Product Name Structure" for details. #### Applications - Digital still camera - Plaything, portable game - Home appliance #### ■ Packages - SOT-23-3 - SNT-4A # Rev.1.0\_00 # **■** Block Diagrams # 1. Nch open drain output product #### 1. 1 Without power-down function \*1. Parasitic diode Figure 1 #### 1. 2 With power-down function \*1. Parasitic diode Figure 2 # 2. CMOS output product # 2. 1 Without power-down function \*1. Parasitic diode Figure 3 # 2. 2 With power-down function \*1. Parasitic diode Figure 4 #### **■ Product Name Structure** #### 1. Product name <sup>\*1.</sup> Refer to the tape drawing. #### 2. Packages Table 1 Package Drawing Codes | Package Name | Dimension | Tape | Reel | Land | |--------------|--------------|--------------|--------------|--------------| | SOT-23-3 | MP003-C-P-SD | MP003-C-C-SD | MP003-Z-R-SD | _ | | SNT-4A | PF004-A-P-SD | PF004-A-C-SD | PF004-A-R-SD | PF004-A-L-SD | Seiko Instruments Inc. #### 3. Product name list #### 3.1 SNT-4A # 3. 1. 1 CMOS output product Table 2 | Product Name | Operating Cycle (t <sub>CYCLE</sub> ) | Power-down<br>Function | Output Form | Pole<br>Detection | Detection Logic for Magnetism | Magnetic<br>Sensitivity<br>(B <sub>OP</sub> ) | |-------------------|---------------------------------------|------------------------|-------------|-------------------|--------------------------------------------|-----------------------------------------------| | S-5724HCBL1-I4T1U | 6.05 ms | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724HCBH1-I4T1U | 6.05 ms | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | | S-5724ICBL1-I4T1U | 1.25 ms | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724ICBH1-I4T1U | 1.25 ms | Available | CMOS output | Bipolar<br>latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | | S-5724JCBL1-I4T1U | 50 μs | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "L" at S pole detection | 3.0 mT typ. | | S-5724JCBH1-I4T1U | 50 μs | Available | CMOS output | Bipolar latch | V <sub>OUT</sub> = "H" at S pole detection | 3.0 mT typ. | **Remark** Please contact our sales office for products other than the above. # **■** Pin Configurations # 1. SOT-23-3 Top view Table 3 | Pin No. | Symbol | Description | |---------|--------|------------------| | 1 | VSS | GND pin | | 2 | VDD | Power supply pin | | 3 | OUT | Output pin | Figure 5 # 2. SNT-4A Top view Figure 6 Table 4 | Pin No. | Symbol | Description | |---------|--------|-----------------------------------------------------| | 1 | VDD | Power supply pin | | 2 | VSS | GND pin | | 3 | CE | Enabling pin "H : Enables operation "L": Power-down | | 4 | OUT | Output pin | # ■ Absolute Maximum Ratings Table 5 (Ta = +25°C unless otherwise specified) | | Item | Symbol | Absolute Maximum Rating | Unit | |-------------------------------|-------------------------------|------------------|----------------------------------|------| | Power supply voltage | | $V_{DD}$ | $V_{SS} - 0.3$ to $V_{SS} + 7.0$ | V | | Input voltage | | $V_{CE}$ | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V | | Output current | | I <sub>OUT</sub> | ±1.0 | mA | | Output voltage | Nch open drain output product | V | $V_{SS} - 0.3$ to $V_{SS} + 7.0$ | V | | Output voltage | CMOS output product | V <sub>OUT</sub> | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V | | Power | SOT-23-3 | P <sub>D</sub> | 430 <sup>*1</sup> | mW | | dissipation | SNT-4A | r <sub>D</sub> | 300 <sup>*1</sup> | mW | | Operating ambient temperature | | T <sub>opr</sub> | -40 to +85 | °C | | Storage temperat | ure | T <sub>stg</sub> | -40 to +125 | °C | <sup>\*1.</sup> When mounted on board #### [Mounted board] (1) Board size: $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ (2) Name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 7 Power Dissipation of Package (When Mounted on Board) # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH S-5724 Series Rev.1.0\_00 # **■** Electrical Characteristics #### 1. Without power-down function #### 1. 1 S-5724CxBxx #### Table 6 $(Ta = +25^{\circ}C, V_{DD} = 1.85 \text{ V}, V_{SS} = 0 \text{ V} \text{ unless otherwise specified})$ | Item | Symbol | Cor | Condition | | | Max. | Unit | Test<br>Circuit | |----------------------|--------------------|-------------------------------------------------------------------|-------------------------------------------------------|-----------------------|------|-------|------|-----------------| | Power supply voltage | $V_{DD}$ | | _ | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 6.0 | 11.0 | μΑ | 1 | | Output voltage | | Nch open drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | > | 2 | | | V <sub>OUT</sub> | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | > | 2 | | | | CiviOS output product | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> - 0.4 | - | - | > | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output pr<br>Output transistor Nch, V <sub>c</sub> | | - | - | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | - | _ | 0.05 | _ | ms | _ | | Sleep mode time | t <sub>SL</sub> | | _ | 6.00 | _ | ms | _ | | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | | _ | 6.05 | 12.00 | ms | _ | #### 1. 2 S-5724DxBxx #### Table 7 (Ta = $\pm 25$ °C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | ltem | Symbol | Cor | Condition | | | Max. | Unit | Test<br>Circuit | |----------------------|--------------------|-------------------------------------------------------------------|-------------------------------------------------------|-----------------------|------|------|------|-----------------| | Power supply voltage | $V_{DD}$ | | _ | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 26.0 | 45.0 | μΑ | 1 | | Output voltage | | Nch open drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | ٧ | 2 | | | V <sub>OUT</sub> | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | | | 0.4 | ٧ | 2 | | | | CiviOS output product | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | _ | _ | ٧ | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output pr<br>Output transistor Nch, V <sub>c</sub> | | - | - | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | - | _ | 0.05 | _ | ms | - | | Sleep mode time | t <sub>SL</sub> | | _ | 1.20 | _ | ms | _ | | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | | _ | 1.25 | 2.50 | ms | _ | #### 1. 3 S-5724ExBxx #### Table 8 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | Item | Symbol | Cor | ndition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |----------------------|--------------------|-------------------------------------------------------|-------------------------------------------------------|-----------------------|-------|--------|------|-----------------| | Power supply voltage | $V_{DD}$ | | _ | 1.60 | 1.85 | 3.50 | ٧ | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 640.0 | 1000.0 | μΑ | 1 | | Output voltage | V <sub>OUT</sub> | Nch open drain output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | - | _ | 0.4 | ٧ | 2 | | | | CMOS output product | Output transistor Nch,<br>I <sub>OUT</sub> = 0.5 mA | _ | _ | 0.4 | ٧ | 2 | | | | CMOS output product | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | _ | - | ٧ | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output pr<br>Output transistor Nch, Vo | | _ | _ | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | | - | | | _ | μs | _ | | Sleep mode time | t <sub>SL</sub> | <del>-</del> | | _ | 0 | _ | μs | _ | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | taw + t <sub>SL</sub> | | | 100 | μs | _ | # 2. With power-down function # 2. 1 S-5724HxBxx #### Table 9 $(Ta = +25^{\circ}C, V_{DD} = 1.85 \text{ V}, V_{SS} = 0 \text{ V} \text{ unless otherwise specified})$ | | | \ | $1a = +25^{\circ}C$ , $V_{DD} = 1.85$ | , <b>v</b> ss – | o v uili | CSS Office | I WISC S | pccilica) | |---------------------------------------------------------|--------------------|----------------------------------------------------|----------------------------------------------------|-----------------------|----------|---------------------|----------|-----------------| | Item | Symbol | Con | dition | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Power supply voltage | $V_{DD}$ | | _ | 1.60 | 1.85 | 3.50 | ٧ | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 6.0 | 11.0 | μΑ | 1 | | Current consumption at power-down | I <sub>DD2</sub> | $V_{CE} = V_{SS}$ | | _ | - | 1 | μΑ | 6 | | Output voltage | | Nch open drain output product | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | _ | - | 0.4 | > | 2 | | | | CMOS output product | Output transistor Nch, $I_{OUT} = 0.5 \text{ mA}$ | _ | _ | 0.4 | > | 2 | | | | GMOS output product | Output transistor Pch, $I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> - 0.4 | _ | - | > | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output<br>Output transistor Nch, | _ | _ | 1 | μΑ | 4 | | | Awake mode time | t <sub>AW</sub> | | _ | _ | 0.05 | - | ms | _ | | Sleep mode time | t <sub>SL</sub> | | _ | _ | 6.00 | - | ms | _ | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | | _ | 6.05 | 12.00 | ms | _ | | Enabling pin input voltage "L" | V <sub>CEL</sub> | | _ | - | - | $V_{DD} \times 0.3$ | ٧ | - | | Enabling pin input voltage "H" | V <sub>CEH</sub> | | _ | V <sub>DD</sub> × 0.7 | - | - | ٧ | - | | Enabling pin input current "L" | I <sub>CEL</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 0 \text{ V}$ | V | -1 | - | 1 | μΑ | 7 | | Enabling pin input current "H" | I <sub>CEH</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 1.85 \text{ V}$ | 85 V | -1 | _ | 1 | μΑ | 8 | | Power-down transition time | t <sub>OFF</sub> | | _ | - | _ | 100 | μs | - | | Enable transition time | t <sub>ON</sub> | | _ | _ | _ | 100 | μs | _ | | Time for update output logic after input "H" enable pin | t <sub>OE</sub> | | _ | _ | _ | 200 | μs | - | #### 2. 2 S-5724IxBxx # Table 10 $(Ta = +25^{\circ}C, V_{DD} = 1.85 \text{ V}, V_{SS} = 0 \text{ V} \text{ unless otherwise specified})$ | ltem | Symbol | Cond | dition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |---------------------------------------------------------|--------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|------|---------------------|------|-----------------| | Power supply voltage | $V_{DD}$ | - | _ | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 26.0 | 45.0 | μΑ | 1 | | Current consumption at power-down | I <sub>DD2</sub> | $V_{CE} = V_{SS}$ | | - | ı | 1 | μΑ | 6 | | Output voltage | V <sub>OUT</sub> | Nch open drain output product | Output transistor Nch, $I_{OUT} = 0.5 \text{ mA}$ | - | ı | 0.4 | V | 2 | | | | CMOS output product | Output transistor Nch, I <sub>OUT</sub> = 0.5 mA | - | - | 0.4 | V | 2 | | | | | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | 1 | - | V | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | - | 1 | 1 | μА | 4 | | Awake mode time | t <sub>AW</sub> | _ | | _ | 0.05 | _ | ms | _ | | Sleep mode time | t <sub>SL</sub> | | _ | - | 1.20 | - | ms | _ | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | | - | 1.25 | 2.50 | ms | _ | | Enabling pin input voltage "L" | V <sub>CEL</sub> | - | _ | - | - | $V_{DD} \times 0.3$ | V | - | | Enabling pin input voltage "H" | V <sub>CEH</sub> | - | _ | $V_{DD} \times 0.7$ | - | - | V | - | | Enabling pin input current "L" | I <sub>CEL</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 0 \text{ V}$ | / | -1 | _ | 1 | μΑ | 7 | | Enabling pin input current "H" | I <sub>CEH</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 1.85 \text{ V}$ | 85 V | -1 | - | 1 | μΑ | 8 | | Power-down transition time | t <sub>OFF</sub> | - | | - | - | 100 | μs | - | | Enable transition time | t <sub>ON</sub> | - | | _ | - | 100 | μs | _ | | Time for update output logic after input "H" enable pin | t <sub>OE</sub> | - | _ | _ | - | 200 | μs | _ | #### 2. 3 S-5724JxBxx # Table 11 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | ltem | Symbol | Cond | dition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |---------------------------------------------------------|--------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-------|---------------------|----------|-----------------| | Power supply voltage | $V_{DD}$ | - | - | 1.60 | 1.85 | 3.50 | V | _ | | Current consumption | $I_{DD}$ | Average value | | _ | 640.0 | 1000.0 | μΑ | 1 | | Current consumption at power-down | I <sub>DD2</sub> | $V_{CE} = V_{SS}$ | | ı | - | 1 | μΑ | 6 | | Output voltage | V <sub>OUT</sub> | Nch open drain output product | Output transistor Nch, $I_{OUT} = 0.5 \text{ mA}$ | 1 | - | 0.4 | <b>V</b> | 2 | | | | CNACC and transfer and transfer | Output transistor Nch, $I_{OUT} = 0.5 \text{ mA}$ | 1 | - | 0.4 | ٧ | 2 | | | | CMOS output product | Output transistor Pch,<br>$I_{OUT} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.4 | _ | - | ٧ | 3 | | Leakage current | I <sub>LEAK</sub> | Nch open drain output product Output transistor Nch, V <sub>OUT</sub> = 3.5 V | | - | _ | 1 | μΑ | 4 | | Awake mode time | t <sub>AW</sub> | _ | | I | 50 | _ | μs | _ | | Sleep mode time | t <sub>SL</sub> | | _ | ı | 0 | _ | μs | _ | | Operating cycle | t <sub>CYCLE</sub> | $t_{AW} + t_{SL}$ | | ı | 50 | 100 | μs | _ | | Enabling pin input voltage "L" | V <sub>CEL</sub> | - | | 1 | - | $V_{DD} \times 0.3$ | ٧ | - | | Enabling pin input voltage "H" | $V_{CEH}$ | - | | $V_{DD} \times 0.7$ | - | 1 | ٧ | - | | Enabling pin input current "L" | I <sub>CEL</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 0$ | V | -1 | _ | 1 | μΑ | 7 | | Enabling pin input current "H" | I <sub>CEH</sub> | $V_{DD} = 1.85 \text{ V}, V_{CE} = 1.85 \text{ V}$ | 85 V | -1 | _ | 1 | μΑ | 8 | | Power-down transition time | t <sub>OFF</sub> | - | | 1 | _ | 100 | μs | _ | | Enable transition time | t <sub>ON</sub> | - | _ | _ | _ | 100 | μs | _ | | Time for update output logic after input "H" enable pin | t <sub>OE</sub> | - | - | - | _ | 200 | μs | _ | 12 # ■ Magnetic Characteristics #### Table 12 (Ta = +25°C, V<sub>DD</sub> = 1.85 V, V<sub>SS</sub> = 0 V unless otherwise specified) | | | | | , , | , 00 | | | | |--------------------|--------|------------------|-----------------------------|------|------|------|------|--------------| | Item | | Symbol | Condition | Min. | Тур. | Max. | Unit | Test Circuit | | Operating point*1 | S pole | B <sub>OP</sub> | _ | 1.4 | 3.0 | 4.0 | mT | 5 | | Release point*2 | N pole | B <sub>RP</sub> | _ | -4.0 | -3.0 | -1.4 | mT | 5 | | Hysteresis width*3 | | B <sub>HYS</sub> | $B_{HYS} = B_{OP} - B_{RP}$ | _ | 6.0 | _ | mT | 5 | #### \*1. B<sub>OP</sub>: Operating point The operating point is the value of magnetic flux density when the detection logic for magnetism is "L" when the S pole is detected, and when the output voltage (V<sub>OUT</sub>) is inverted from "H" to "L" after the magnetic flux density applied to the S-5724 Series by the magnet (south pole) is increased (by moving the magnet closer). V<sub>OUT</sub> retains the state until a magnetic flux density of the N pole higher than B<sub>RP</sub> is applied. #### \*2. B<sub>RP</sub>: Release point The release point is the value of magnetic flux density when the detection logic for magnetism is "L" when the S pole is detected, and when the output voltage ( $V_{OUT}$ ) is inverted from "L" to "H" after the magnetic flux density applied to the S-5724 Series by the magnet (north pole) is increased (by moving the magnet closer). V<sub>OUT</sub> retains the state until a magnetic flux density of the S pole higher than B<sub>OP</sub> is applied. #### \*3. B<sub>HYS</sub>: Hysteresis width $B_{HYS}$ is the difference between $B_{OP}$ and $B_{RP}$ . **Remark** The unit of magnetic density mT can be converted by using the formula 1 mT = 10 Gauss. # **■ Test Circuits** #### 1. Without power-down function \*1. Resistor (R) is unnecessary for the CMOS output product. VDD S-5724 Series OUT VSS Figure 8 Test Circuit 1 rigure o Test Circuit I Figure 10 Test Circuit 3 Figure 9 Test Circuit 2 Figure 11 Test Circuit 4 \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 12 Test Circuit 5 #### 2. With power-down function **\*1.** Resistor (R) is unnecessary for the CMOS output product. Figure 13 Test Circuit 1 Figure 14 Test Circuit 2 Figure 15 Test Circuit 3 Figure 16 Test Circuit 4 **\*1.** Resistor (R) is unnecessary for the CMOS output product. Figure 17 Test Circuit 5 Resistor (R) is unnecessary for the CMOS output product. Figure 18 Test Circuit 6 Figure 19 Test Circuit 7 Figure 20 Test Circuit 8 # **■ Standard Circuits** #### 1. Without power-down function \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 21 #### 2. With power-down function \*1. Resistor (R) is unnecessary for the CMOS output product. Figure 22 Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. S-5724 Series Rev.1.0\_00 # ■ Operation ### 1. Direction of applied magnetic flux The S-5724 Series detects the flux density which is vertical to the marking surface. Figure 23 and Figure 24 show the direction in which magnetic flux is being applied. Figure 24 ### 2. Position of Hall sensor Figure 25 and Figure 26 show the position of Hall sensor. The center of this Hall sensor is located in the area indicated by a circle, which is in the center of a package as described below. The following also shows the distance (typ. value) between the marking surface and the chip surface of a package. #### 2. 1 SOT-23-3 2. 2 SNT-4A Figure 26 Rev.1.0\_00 S-5724 Series #### 3. Basic operation The S-5724 Series changes the output voltage ( $V_{OUT}$ ) according to the level of the magnetic flux density and a polarity change (N or S pole) applied by a magnet. Definition of the magnetic field is performed every operating cycle indicated in " Electrical Characteristics". #### 3. 1 Product with V<sub>OUT</sub> = "L" at S pole detection When the magnetic flux density of the S pole perpendicular to the marking surface exceeds $B_{OP}$ after the S pole of a magnet is moved closer to the marking surface of the S-5724 Series, $V_{OUT}$ changes from "H" to "L". When the N pole of a magnet is moved closer to the marking surface of the S-5724 Series and the magnetic flux density of the N pole is higher than $B_{RP}$ , $V_{OUT}$ changes from "L" to "H". While the magnetic field is not applied, $V_{OUT}$ retains the state. Figure 27 shows the relationship between the magnetic flux density and $V_{\text{OUT}}$ . Figure 27 #### 3. 2 Product with V<sub>OUT</sub> = "H" at S pole detection When the magnetic flux density of the S pole perpendicular to the marking surface exceeds $B_{OP}$ after the S pole of a magnet is moved closer to the marking surface of the S-5724 Series, $V_{OUT}$ changes from "L" to "H". When the N pole of a magnet is moved closer to the marking surface of the S-5724 Series and the magnetic flux density of the N pole is higher than $B_{RP}$ , $V_{OUT}$ changes from "H" to "L". While the magnetic field is not applied, $V_{OUT}$ retains the state. Figure 28 shows the relationship between the magnetic flux density and V<sub>OUT</sub>. Figure 28 Seiko Instruments Inc. # LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH S-5724 Series Rev.1.0\_00 #### ■ Precautions - If the impedance of the power supply is high, the IC may malfunction due to a supply voltage drop caused by throughtype current. Take care with the pattern wiring to ensure that the impedance of the power supply is low. - Note that the IC may malfunction if the power supply voltage rapidly changes. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - Large stress on this IC may affect on the magnetic characteristics. Avoid large stress which is caused by bend and distortion during mounting the IC on a board or handle after mounting. - SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. # ■ Marking Specification # 1. SNT-4A Top view 1 (1) (2) (3) 3 (1) to (3): Product code (Refer to **Product name vs. Product code**.) #### Product name vs. Product code #### 1.1 CMOS output product | Product Name | Product Code | | | |-------------------|--------------|-----|-----| | Floddel Name | (1) | (2) | (3) | | S-5724HCBL1-I4T1U | Х | Х | Z | | S-5724HCBH1-I4T1U | Χ | Χ | 6 | | S-5724ICBL1-I4T1U | Χ | Υ | J | | S-5724ICBH1-I4T1U | Χ | Υ | Ν | | S-5724JCBL1-I4T1U | Χ | Υ | Z | | S-5724JCBH1-I4T1U | Х | Υ | 6 | # No. MP003-C-P-SD-1.0 | TITLE | SOT233-C-PKG Dimensions | | |------------------------|-------------------------|--| | No. | MP003-C-P-SD-1.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | # No. MP003-C-C-SD-2.0 | TITLE | SOT233-C-Carrier Tape | |------------------------|-----------------------| | No. | MP003-C-C-SD-2.0 | | SCALE | | | UNIT | mm | | | | | | | | | | | Seiko Instruments Inc. | | # No. MP003-Z-R-SD-1.0 | TITLE | SOT233-C-Reel | | | |------------------------|------------------|------|-------| | No. | MP003-Z-R-SD-1.0 | | | | SCALE | | QTY. | 3,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | # No. PF004-A-P-SD-4.0 | TITLE | SNT-4A-A-PKG Dimensions | | |------------------------|-------------------------|--| | No. | PF004-A-P-SD-4.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | # No. PF004-A-C-SD-1.0 | TITLE | SNT-4A-A-Carrier Tape | | |------------------------|-----------------------|--| | No. | PF004-A-C-SD-1.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | TITLE | SNT-4A-A-Reel | | | |------------------------|------------------|------|-------| | No. | PF004-A-R-SD-1.0 | | | | SCALE | | QTY. | 5,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | - ※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 ※2. パッケージ中央にランドパターンを広げないでください (1.10 mm ~ 1.20 mm)。 - 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。 - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。 マスク開ロサイズと開口位置はランドパターンと合わせてください。 詳細は "SNTパッケージ活用の手引き"を参照してください。 - ※1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.). - X2. Do not widen the land pattern to the center of the package (1.10 mm to 1.20 mm). - Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package. - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface. - 3. Match the mask aperture size and aperture position with the land pattern. - 4. Refer to "SNT Package User's Guide" for details. - ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。 - ※2. 请请勿向封装中间扩展焊盘模式 (1.10 mm~1.20 mm)。 - 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。 - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在0.03 mm以下。 - 3. 掩膜的开口尺寸和开口位置请与焊盘模式对齐。 - 4. 详细内容请参阅 "SNT封装的应用指南"。 No. PF004-A-L-SD-4.0 | TITLE | SNT-4A-A-Land Recommendation | | |----------|------------------------------|--| | No. | PF004-A-L-SD-4.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | <u> </u> | <u> </u> | | | I S | l Seiko Instruments Inc. | | # SII Seiko Instruments Inc. www.sii-ic.com - The information described herein is subject to change without notice. - Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design. - When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority. - Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited. - The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, vehicle equipment, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment, without prior written permission of Seiko Instruments Inc. - The products described herein are not designed to be radiation-proof. - Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.