# **Arria V Device Datasheet** 101 Innovation Drive San Jose, CA 95134 www.altera.com © 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. # Arria V GX, GT, SX, and ST Device **Datasheet** AV-51002-3.7 This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices. Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades. For more information about the densities and packages of devices in the Arria V family, refer to the Arria V Device Overview. # **Electrical Characteristics** The following sections describe the operating conditions and power consumption of Arria V devices. # **Operating Conditions** Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section. © 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty the regist to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. Page 2 Electrical Characteristics # **Absolute Maximum Ratings** This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions outside the range listed in Table 1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 1. Absolute Maximum Ratings for Arria V Devices | Symbol | Description | Minimum | Maximum | Unit | |----------------------------|-------------------------------------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Core voltage power supply | -0.50 | 1.43 | V | | V <sub>CCP</sub> | Periphery circuitry, PCIe® hard IP block, and transceiver physical coding sublayer (PCS) power supply | -0.50 | 1.43 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | -0.50 | 3.90 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | -0.50 | 3.25 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.50 | 3.90 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.50 | 3.90 | V | | V <sub>CCIO</sub> | I/O power supply | -0.50 | 3.90 | V | | V <sub>CCD_FPLL</sub> | Phase-locked loop (PLL) digital power supply | -0.50 | 1.80 | V | | V <sub>CCA_FPLL</sub> | PLL analog power supply | -0.50 | 3.25 | V | | V <sub>CCA_GXB</sub> | Transceiver high voltage power | -0.50 | 3.25 | V | | V <sub>CCH_GXB</sub> | Transmitter output buffer power | -0.50 | 1.80 | V | | V <sub>CCR_GXB</sub> | Receiver power | -0.50 | 1.50 | V | | V <sub>CCT_GXB</sub> | Transmitter power | -0.50 | 1.50 | V | | V <sub>CCL_GXB</sub> | Transceiver clock network power | -0.50 | 1.50 | V | | V <sub>I</sub> | DC input voltage | -0.50 | 3.80 | V | | V <sub>CC_HPS</sub> | HPS core voltage and periphery circuitry power supply | -0.50 | 1.43 | V | | V <sub>CCPD_HPS</sub> | HPS I/O pre-driver power supply | -0.50 | 3.90 | V | | V <sub>CCIO_HPS</sub> | HPS I/O power supply | -0.50 | 3.90 | V | | V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply | -0.50 | 3.90 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog power supply | -0.50 | 3.25 | V | | V <sub>CC_AUX_SHARED</sub> | HPS and FPGA shared auxiliary power supply | -0.50 | 3.25 | V | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | | T <sub>J</sub> | Operating junction temperature | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (No bias) | -65 | 150 | °C | Electrical Characteristics Page 3 #### **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in Table 2 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.00~V can only be at 4.00~V for $\sim 15\%$ over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years. Table 2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. Table 2. Maximum Allowed Overshoot During Transitions for Arria V Devices | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|------------------|---------------|--------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | | 4.15 | 9 | % | | Vi (AC) | AC input voltage | 4.2 | 8 | % | | | voitage | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | | 4.5 | 0.6 | % | | | | 4.55 | 0.4 | % | | | | 4.6 | 0.2 | % | Page 4 Electrical Characteristics # **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for Arria V devices. Table 3 lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 3. Recommended Operating Conditions for Arria V Devices (Part 1 of 2) | Symbol | Description | Condition | Minimum | Typical | Maximum | Unit | |------------------------|--------------------------------------------------------------------------|--------------------|---------|---------|-------------------|------| | V | Core voltage power cupply | -C4, -I5, -C5, -C6 | 1.07 | 1.1 | 1.13 | V | | $V_{CC}$ | Core voltage power supply | -13 | 1.12 | 1.15 | 1.18 | V | | M | Periphery circuitry, PCIe hard IP block, and | -C4, -I5, -C5, -C6 | 1.07 | 1.1 | 1.13 | V | | $V_{CCP}$ | transceiver PCS power supply | -l3 | 1.12 | 1.15 | 1.18 | V | | | Configuration pins (3.3 V) power supply | _ | 3.135 | 3.3 | 3.465 | V | | M | Configuration pins (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCBAT</sub> (1) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | | I/O pre-driver (3.3 V) power supply | <del>_</del> | 3.135 | 3.3 | 3.465 | V | | V <sub>CCPD</sub> (2) | I/O pre-driver (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | ٧ | | | I/O pre-driver (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.3 V) power supply | _ | 3.135 | 3.3 | 3.465 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | V | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIO</sub> | I/O buffers (1.5 V) power supply | <del>_</del> | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | _ | 1.283 | 1.35 | 1.418 | V | | | I/O buffers (1.25 V) power supply | _ | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | _ | 1.425 | 1.5 | 1.575 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | $T_J$ | Operating junction temperature | Industrial | -40 | _ | 100 | °C | Electrical Characteristics Page 5 Table 3. Recommended Operating Conditions for Arria V Devices (Part 2 of 2) | Symbol | Description | Condition | Minimum | Typical | Maximum | Unit | |-----------------------|------------------------|--------------|---------|---------|---------|------| | t <sub>RAMP</sub> (3) | Power cumply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | LRAMP (*) | Power supply ramp time | Fast POR | 200 μs | _ | 4 ms | _ | #### Notes to Table 3: - (1) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up. - (2) V<sub>CCPD</sub> must be 2.5 V when V<sub>CCIO</sub> is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. V<sub>CCPD</sub> must be 3.0 V when V<sub>CCIO</sub> is 3.0 V. V<sub>CCPD</sub> must be 3.3 V when V<sub>CCIO</sub> is 3.3 V. - (3) This is also applicable to HPS power supply. For HPS power supply, refer to $t_{RAMP}$ specifications for standard POR when HPS\_PORSEL = 0 and $t_{RAMP}$ specifications for fast POR when HPS\_PORSEL = 1. Table 4 lists recommended operating conditions for Arria V transceiver power supplies. Table 4. Transceiver Power Supply Operating Conditions for Arria V Devices | Symbol | Description | Minimum | Typical | Maximum | Unit | |-----------------------|---------------------------------------------------------|-----------|-------------------------|--------------|------| | V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side) | 2.375 | 2.500 | 2.625 | V | | V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side) | 2.373 | 2.500 | 2.020 | V | | V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side) | 1.08/1.12 | 1.1/1.15 <sup>(1)</sup> | 1 1 // 1 1 0 | V | | V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side) | 1.00/1.12 | 1.1/1.1317 | 1.14/1.18 | V | | V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side) | 1.17 | 1.20 | 1.23 | V | | V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side) | 1.17 | 1.20 | 1.23 | V | | V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side) | 1.08/1.12 | 1.1/1.15 <sup>(1)</sup> | 1.14/1.18 | V | | V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.00/1.12 | 1.1/1.13**/ | 1.14/1.10 | V | | V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side) | 1.17 | 1.20 | 1.23 | V | | V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17 | 1.20 | 1.23 | V | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side) | 1.425 | 1.500 | 1.575 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side) | 1.423 | 1.500 | 1.373 | V | | V <sub>CCL_GXBL</sub> | GX and SX speed grades—clock network power (left side) | 1.08/1.12 | 1.1/1.15 <sup>(1)</sup> | 1 1//1 10 | V | | V <sub>CCL_GXBR</sub> | GX and SX speed grades—clock network power (right side) | 1.00/1.12 | 1.1/1.1317 | 1.14/1.18 | V | | V <sub>CCL_GXBL</sub> | GT and ST speed grades—clock network power (left side) | 1 17 | 1.20 | 1.23 | V | | V <sub>CCL_GXBR</sub> | GT and ST speed grades—clock network power (right side) | 1.17 | 1.20 | 1.23 | V | #### Note to Table 4: <sup>(1)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub>, to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the *Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines*. Page 6 Electrical Characteristics Table 5 lists the steady-state voltage and current values expected from Arria V system-on-a-chip (SoC) devices with ARM®-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Table 5. HPS Power Supply Operating Conditions for Arria V SX and ST Devices (1) | Symbol | Description | Minimum | Typical | Maximum | Unit | |----------------------------|-------------------------------------------------------|---------|---------|---------|------| | V <sub>CC_HPS</sub> | HPS Core voltage and periphery circuitry power supply | 1.07 | 1.1 | 1.13 | V | | | HPS I/O pre-driver (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | V <sub>CCPD_HPS</sub> (2) | HPS I/O pre-driver (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | | HPS I/O pre-driver (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | | HPS I/O buffers (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | | HPS I/O buffers (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | | HPS I/O buffers (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | V <sub>CCIO_HPS</sub> | HPS I/O buffers (1.8 V) power supply | 1.71 | 1.8 | 1.89 | V | | | HPS I/O buffers (1.5 V) power supply | 1.425 | 1.5 | 1.575 | V | | | HPS I/O buffers (1.35 V) power supply (3) | 1.283 | 1.35 | 1.418 | V | | | HPS I/O buffers (1.2 V) power supply | 1.14 | 1.2 | 1.26 | V | | | HPS reset and clock input pins (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | l v | HPS reset and clock input pins (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | | HPS reset and clock input pins (1.8 V) power supply | 1.71 | 1.8 | 1.89 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog voltage regulator power supply | 2.375 | 2.5 | 2.625 | V | | V <sub>CC_AUX_SHARED</sub> | HPS and FPGA shared auxiliary power supply | 2.375 | 2.5 | 2.625 | V | #### Notes to Table 5: <sup>(1)</sup> Refer to Table 3 for the steady-state voltage values expected from the FPGA portion of the Arria V SoC devices. <sup>(2)</sup> $V_{CCPD\_HPS}$ must be 2.5 V when $V_{CCIO\_HPS}$ is 2.5, 1.8, 1.5, or 1.2 V. $V_{CCPD\_HPS}$ must be 3.0 V when $V_{CCIO\_HPS}$ is 3.0 V. $V_{CCPD\_HPS}$ must be 3.3 V when $V_{CCIO\_HPS}$ is 3.3 V. <sup>(3)</sup> $V_{\text{CCIO\_HPS}}$ 1.35 V is supported for HPS row I/O bank only. Electrical Characteristics Page 7 #### **DC** Characteristics This section lists the following specifications: - Supply Current and Power Consumption - I/O Pin Leakage Current - Bus Hold Specifications - OCT Specifications - Pin Capacitance - Hot Socketing ### **Supply Current and Power Consumption** Standby current is the current drawn from the respective power rails used for power budgeting. Altera offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Use the Excel-based Early Power Estimator (EPE) before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. #### I/O Pin Leakage Current Table 6 lists the Arria V I/O pin leakage current specifications. Table 6. I/O Pin Leakage Current for Arria V Devices | Symbol | Description | ption Conditions | | Тур | Max | Unit | |-----------------|--------------------|--------------------------------------------|-----|-----|-----|------| | I | Input pin | $V_I = 0 V to V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$ | -30 | _ | 30 | μΑ | Page 8 Electrical Characteristics ### **Bus Hold Specifications** Table 7 lists the Arria V device bus hold specifications. The bus-hold trip points are based on calculated input voltages from the JEDEC standard. Table 7. Bus Hold Parameters for Arria V Devices | | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | | |---------------------------------------------|-------------------|------------------------------------------|-----------------------|------|-------|-------|------|------|-----|------|-----|------|-----|------|------| | Parameter | Symbol | Conditions | 1 | .2 | 1. | .5 | 1. | .8 | 2 | .5 | 3. | .0 | 3. | .3 | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold,<br>low,<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub> (max.) | 8 | _ | 12 | _ | 30 | _ | 50 | _ | 70 | _ | 70 | _ | μА | | Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub> (min.) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μА | | Bus-hold,<br>low,<br>overdrive<br>current | I <sub>ODL</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | _ | 500 | μА | | Bus-hold,<br>high,<br>overdrive<br>current | I <sub>ODH</sub> | OV < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | _ | -500 | μА | | Bus-hold<br>trip point | V <sub>TRIP</sub> | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | Electrical Characteristics Page 9 ### **OCT Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. Table 8 lists the Arria V OCT termination calibration accuracy specifications. The OCT calibration accuracy is valid at the time of calibration only. Table 8. OCT Calibration Accuracy Specifications for Arria V Devices | Combal | Description | Conditions (II) | Cali | Unit | | | |---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|------| | Symbol | Description | Description Conditions (V) | | 15, C5 | C6 | Unit | | 25-ΩR <sub>S</sub> | Internal series termination with calibration (25-Ω setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 50-ΩR <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 | ±15 | ±15 | ±15 | % | | $48\text{-}\Omega$ $60\text{-}\Omega$ and $80\text{-}\Omega\text{R}_\text{S}$ | Internal series termination with calibration (48- $\Omega$ 60- $\Omega$ and 80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50-Ω setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration $(20-\Omega, 30-\Omega, 40-\Omega, 60-\Omega, and 120-\Omega)$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60-Ω and 120-Ω setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 25-Ω R <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. Page 10 Electrical Characteristics Table 9 lists the Arria V OCT without calibration resistance tolerance to PVT changes. Table 9. OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices | Combal | Description | Conditions (II) | Resis | nce | Unit | | |----------------------|------------------------------------------------------------------------|---------------------------------|--------|--------|------|------| | Symbol | Description Conditions (V) | | 13, C4 | 15, C5 | C6 | Unit | | 25-ΩR <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 | ±35 | ±50 | ±50 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting) | V <sub>CCIO</sub> = 2.5 | ±25 | ±40 | ±40 | % | Use Table 10 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration. Equation 1. OCT Variation Without Recalibration (1), (2), (3), (4), (5), (6) $$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \ \frac{dR}{dT} \times \Delta T \rangle \pm \langle \ \frac{dR}{dV} \times \Delta V \rangle \bigg)$$ #### Notes to Equation 1: - (1) The R<sub>OCT</sub> value calculated from Equation 1 shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>. - (2) $\ensuremath{\,\text{R}_{\text{SCAL}}}$ is the OCT resistance value at power-up. - (3) $\Delta T$ is the variation of temperature with respect to the temperature at power up. - (4) $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power up. - (5) dR/dT is the percentage change of $R_{\text{SCAL}}$ with temperature. - (6) dR/dV is the percentage change of $R_{SCAL}$ with voltage. Electrical Characteristics Page 11 Table 10 lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a $V_{\rm CCIO}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ \rm C$ . Table 10. OCT Variation after Power-Up Calibration for Arria V Devices | Symbol | Description | V <sub>CCIO</sub> (V) | Value | Unit | |--------|------------------------------------------------------|-----------------------|-------|------| | | | 3.0 | 0.100 | | | | | 2.5 | 0.100 | | | | 007 | 1.8 | 0.100 | | | dR/dV | OCT variation with voltage without recalibration | 1.5 | 0.100 | %/mV | | | - Todaiis attori | 1.35 | 0.150 | | | | | 1.25 | 0.150 | | | | | 1.2 | 0.150 | | | | | 3.0 | 0.189 | | | | | 2.5 | 0.208 | | | | 007 | 1.8 | 0.266 | | | dR/dT | OCT variation with temperature without recalibration | 1.5 | 0.273 | %/°C | | | Without recambration | 1.35 | 0.200 | | | | | 1.25 | 0.200 | | | | | 1.2 | 0.317 | | ## **Pin Capacitance** Table 11 lists the Arria V pin capacitance. **Table 11. Pin Capacitance for Arria V Devices** | Symbol | Description | Value | Unit | |---------------------|--------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on top/bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on left/right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output/feedback pins | 6 | pF | | C <sub>IOVREF</sub> | Input capacitance on V <sub>REF</sub> pins | 48 | pF | #### **Hot Socketing** Table 12 lists the hot socketing specifications for Arria V devices. **Table 12. Hot Socketing Specifications for Arria V Devices** | Symbol | Description | Maximum | |---------------------------|-------------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50 mA | #### Note to Table 12: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |I<sub>IOPIN</sub>| = C dv/dt, in which C is the I/O pin capacitance and dv/dt is the slew rate. Page 12 Electrical Characteristics # **Internal Weak Pull-Up Resistor** Table 13 lists the weak pull-up resistor values for Arria V devices. All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. For more information about the pins that support internal weak pull-up and internal weak pull-down features, refer to the *Arria V GT*, *GX*, *ST*, and *SX Device Family Pin Connection Guidelines*. Table 13. Internal Weak Pull-Up Resistor Values for Arria V Devices | Symbol | Description | Conditions (V) <sup>(1)</sup> | Value <sup>(2)</sup> | Unit | |-----------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|------| | | | $V_{CCIO} = 3.3 \pm 5\%$ | 25 | kΩ | | | | V <sub>CCIO</sub> = 3.0 ±5% | 25 | kΩ | | | | $V_{CCIO} = 2.5 \pm 5\%$ | 25 | kΩ | | R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the | $V_{CCIO} = 1.8 \pm 5\%$ | 25 | kΩ | | търи | programmable pull-up resistor option. | $V_{CCIO} = 1.5 \pm 5\%$ | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.35 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.25 ±5% | 25 | kΩ | | | | $V_{CCIO} = 1.2 \pm 5\%$ | 25 | kΩ | #### Notes to Table 13: # I/O Standard Specifications Table 14 through Table 19 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Arria V devices. For an explanation of terms used in Table 14 through Table 19, refer to "Glossary" on page 1–64. Table 14. Single-Ended I/O Standards for Arria V Devices (Part 1 of 2) | I/O Standard | , | V <sub>CCIO</sub> (V | ) | | V <sub>IL</sub> (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(1)</sup> | I <sub>OH</sub> (1) | |-----------------|-------|----------------------|-------|------|--------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|--------------------------------|---------------------| | i/U Stailuaru | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 3.3-V LVTTL | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V<br>LVCMOS | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | 3.0-V<br>LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 3.0-V PCI | 2.85 | 3 | 3.15 | _ | 0.3 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | | 3.0-V PCI-X | 2.85 | 3 | 3.15 | _ | 0.35 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2 | -2 | <sup>(1)</sup> Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . <sup>(2)</sup> Valid with ±10% tolerances to cover changes over PVT. Electrical Characteristics Page 13 Table 14. Single-Ended I/O Standards for Arria V Devices (Part 2 of 2) | I/O Standard | V <sub>CCIO</sub> (V) | | ) | | V <sub>IL</sub> (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(1)</sup> | I <sub>OH</sub> <sup>(1)</sup> | |--------------|-----------------------|-----|------|------|--------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|--------------------------------|--------------------------------| | i/O Stanuaru | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2 | -2 | #### Note to Table 14: Table 15. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V Devices | I/O Ctondond | | V <sub>CCIO</sub> (V) | | | $V_{REF}(V)$ | | | $V_{TT}(V)$ | | |-------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------| | I/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCI0</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.53 x V <sub>CCIO</sub> | _ | V <sub>CCI0</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | _ | _ | _ | Table 16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V Devices (Part 1 of 2) | I/O Standard | V <sub>IL(DC</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> <sup>(1)</sup> | l <sub>oh</sub> <sup>(1)</sup> | |---------------------|--------------------|----------------------------|--------------------------|-------------------------|-----------------------------|--------------------------|-------------------------|-------------------------|--------------------------------|--------------------------------| | i/U Stanuaru | Min | Max | Min Max Max Min | | Min | Max | Min | (mA) | (mA) | | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub><br>-0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> − 0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub><br>-0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub><br>-0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub><br>-0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> -0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | 8 | -8 | | SSTL-15<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | 16 | -16 | <sup>(1)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the **3.3-V LVTTL** specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the handbook. Page 14 Electrical Characteristics Table 16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V Devices (Part 2 of 2) | I/O Standard | V <sub>IL(DC</sub> | ; <sub>)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> (1) | I <sub>oh</sub> (1) | |---------------------|--------------------|--------------------------|-------------------------|--------------------------|----------------------------|-------------------------|--------------------------|--------------------------|---------------------|---------------------| | i/U Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-135 | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> – 0.16 | V <sub>REF</sub> + 0.16 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | _ | _ | | SSTL-125 | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | _ | _ | | HSTL-18<br>Class I | _ | V <sub>REF</sub><br>-0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> -0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> –<br>0.22 | V <sub>REF</sub> + 0.22 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | _ | _ | #### Note to Table 16: Table 17. Differential SSTL I/O Standards for Arria V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(AC)</sub> (V) | | | |---------------------|-------|-----------------------|-------|-------------------|-------------------------|------------------------------|------------------------|------------------------------|-----------------------------------------------|--------------------------------------------|--| | i/O Stanuaru | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2 Class I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | | SSTL-18 Class I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | | SSTL-15 Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> – V <sub>REF</sub> ) | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> – V <sub>REF</sub> ) | | | SSTL-125 | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> – V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> – V <sub>REF</sub> ) | | #### Note to Table 17: <sup>(1)</sup> To meet the $I_{0L}$ and $I_{0H}$ specifications, you must set the current strength settings accordingly. For example, to meet the **SSTL15CI** specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{0L}$ and $I_{0H}$ specifications in the handbook. <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)}$ ). Electrical Characteristics Page 15 Table 18. Differential HSTL and HSUL I/O Standards for Arria V Devices | I/O | , | V <sub>CCIO</sub> (V) V <sub>DIF(I</sub> | | <sub>DC)</sub> (V) | 1 | / <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V | ) | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|------------------------------------------|-------|--------------------|-------------------------|-----------------------------------|----------------------------|-------------------------------------|------------------------|---------|----------------------------|------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | | 0.9 | 0.68 | _ | 0.9 | 0.4 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | 0.5 x<br>V <sub>CCIO</sub> | _ | 0.4 x V | 0.5 x V | 0.6 x<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5 x V <sub>CCIO</sub><br>- 0.12 | 0.5 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub><br>+0.12 | 0.4 x V | 0.5 x V | 0.6 x<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 19. Differential I/O Standard Specifications for Arria V Devices | I/O Ctondord | \ \ | / <sub>ccio</sub> (\ | <b>(</b> ) | V <sub>ID</sub> (mV) <sup>(1)</sup> | | V <sub>ICM(DC)</sub> (V) | | | V <sub>OD</sub> (V) <sup>(2)</sup> | | | V <sub>OCM</sub> (V) <sup>(2), (7)</sup> | | | | |-----------------------------------|---------------------------|----------------------|------------|-------------------------------------|--------------------------|---------------------------------|-------|---------------------------------------|------------------------------------|-------|------|------------------------------------------|-------|------|-------| | I/O Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Tr | ansmi | | | | | | ns of high-speed<br>I/O pin specifica | | | | | | | or | | 2.5 V LVDS | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub><br>≤1.25 Gbps | 1.80 | 0.247 | | 0.6 | 1.125 | 1.25 | 1.375 | | (3) | 2.373 | 2.5 | 2.025 | 100 | 1.25 V | — 1.05 D <sub>MAX</sub> 1.55 0. | 0.247 | | 0.0 | 1.120 | 1.20 | 1.373 | | | | | RSDS (HIO) | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.25 | _ | 1.45 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS<br>(HIO) <sup>(5)</sup> | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.300 | _ | 1.425 | 0.25 | | 0.6 | 1 | 1.2 | 1.4 | | IVDECI (6) | 2 275 | 2.5 | 2 625 | 300 | | | 0.60 | D <sub>MAX</sub><br>≤700 Mbps | 1.80 | | | | | | | | LVPECL (6) 2.3 | 2.375 2.5 2.625 300 | | _ _ | | 1.00 | D <sub>MAX</sub><br>>700 Mbps | 1.60 | | | | _ | _ | | | | #### Notes to Table 19: - (1) The minimum $V_{\text{ID}}$ value is applicable over the entire common mode range, $V_{\text{CM}}$ . - (2) $R_L$ range: $90 \le R_L \le 110 \Omega$ - (3) For optimized **LVDS** receiver performance, the receiver voltage input range must be within 1.0V to 1.6V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps. - (4) For optimized **RSDS** receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. - (5) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V. - (6) For optimized **LVPECL** receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps. - (7) This applies to default pre-emphasis setting only. Page 16 Switching Characteristics # **Switching Characteristics** This section provides performance characteristics of Arria V core and periphery blocks for commercial grade devices. # **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 20 and Table 21 list the Arria V transceiver specifications. Table 20. Transceiver Specifications for Arria V GX and SX Devices (Part 1 of 4) | Symbol/ | 0 1'1' | Transc | eiver Speed | d Grade 4 | Transo | 11 | | | |--------------------------------------------|------------------------------------------------------|----------|-----------------|-----------------------------|------------|-----------------|-----------------------------|-----------------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | Reference Clock | | • | | • | | | | | | Supported I/O Standards | 1.2 V PCML, 1.4 V | PCML, 1 | .5 V PCML, | 2.5 V PCI<br>LVDS | /IL, Diffe | rential LVP | ECL <sup>(2)</sup> , HC | <b>SL</b> , and | | Input frequency from REFCLK input pins | _ | 27 | _ | 710 | 27 | _ | 710 | MHz | | Rise time | 20% to 80% of rising clock edge | _ | _ | 400 | _ | _ | 400 | ps | | Fall time | 80% to 20% of falling clock edge | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | Peak-to-peak differential input voltage | _ | 200 | _ | 300/<br>2000 <sup>(3)</sup> | 200 | _ | 300/<br>2000 <sup>(3)</sup> | mV | | Spread-spectrum modulating clock frequency | PCI Express <sup>®</sup><br>(PCIe <sup>®</sup> ) | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PCIe | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | | On-chip termination resistors | <del>_</del> | _ | 100 | _ | _ | 100 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | _ | _ | 1.1/1.15<br>(4) | _ | _ | 1.1/1.15<br>(4) | _ | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard<br>for the PCIe<br>reference clock | 250 | _ | 550 | 250 | _ | 550 | mV | | | 10 Hz | _ | _ | -50 | _ | _ | -50 | dBc/Hz | | T BE-2: | 100 Hz | <u> </u> | _ | -80 | _ | _ | -80 | dBc/Hz | | Transmitter REFCLK Phase Noise (1) | 1 KHz | _ | _ | -110 | | _ | -110 | dBc/Hz | | TWO IOU - 7 | 10 KHz | _ | _ | -120 | _ | _ | -120 | dBc/Hz | | | 100 KHz | _ | _ | -120 | _ | _ | -120 | dBc/Hz | | | ≥1 MHz | _ | _ | -130 | _ | _ | -130 | dBc/Hz | | R <sub>REF</sub> | _ | _ | 2000<br>±1% | _ | _ | 2000<br>±1% | _ | Ω | Table 20. Transceiver Specifications for Arria V GX and SX Devices (Part 2 of 4) | Symbol/ | 0 | Transc | eiver Speed | d Grade 4 | Transo | eiver Spee | d Grade 6 | Unit | |-----------------------------------------------------------------------------------------------------------------|--------------------------------|---------|---------------------|-------------|----------|----------------|-----------|------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | UNIT | | Transceiver Clocks | | | | | | | | | | fixedclk clock frequency | PCIe<br>Receiver Detect | _ | 125 | _ | _ | 125 | _ | MHz | | Transceiver Reconfiguration Controller IP (mgmt_clk_clk) clock frequency | _ | 75 | _ | 125 | 75 | _ | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O Standards | | 1.5 V F | PCML, 2.5 V | PCML, L | /PECL, a | nd <b>LVDS</b> | | | | Data rate (14) | _ | 611 | _ | 6553.6 | 611 | _ | 3125 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(5)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak<br>differential input voltage V <sub>ID</sub><br>(diff p-p) before device<br>configuration | _ | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-to-peak<br>differential input voltage V <sub>ID</sub><br>(diff p-p) after device<br>configuration | _ | _ | _ | 2.2 | _ | _ | 2.2 | V | | Minimum differential eye opening at the receiver serial input pins (6) | _ | 85 | _ | _ | 85 | _ | _ | mV | | V <sub>ICM</sub> (AC coupled) | _ | - | 650/800<br>(7) | _ | _ | 650/800<br>(7) | _ | mV | | V <sub>ICM</sub> (DC coupled) | $\leq$ 3.2 Gbps <sup>(8)</sup> | 670 | 700 | 730 | 670 | 700 | 730 | mV | | | 85- $\Omega$ setting | _ | 85 | _ | _ | 85 | _ | Ω | | Differential on-chip | 100- $\Omega$ setting | _ | 100 | | _ | 100 | _ | Ω | | termination resistors | 120- $\Omega$ setting | _ | 120 | _ | _ | 120 | _ | Ω | | | 150- $\Omega$ setting | _ | 150 | | _ | 150 | _ | Ω | | t <sub>LTR</sub> (9) | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (10) | | 4 | _ | | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | _ | 15 | _ | _ | 15 | _ | _ | μs | | Programmable ppm detector (13) | _ | = | <u>+</u> 62.5, 100, | 125, 200, 2 | 250, 300 | , 500, and 1 | 000 | ppm | | Run Length | | _ | _ | 200 | _ | _ | 200 | UI | Page 18 Switching Characteristics Table 20. Transceiver Specifications for Arria V GX and SX Devices (Part 3 of 4) | Symbol/ | O and it is an | Transc | eiver Spee | d Grade 4 | Transo | eiver Spee | d Grade 6 | 11!4 | |------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|------------|-----------|--------|------------|-----------|------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | Programmable equalization (AC) and DC gain | AC gain setting = 0 to 3 (16) DC gain setting = 0 to 1 | Refer to Figure 1 and Figure 2 | | | | | | dB | | | 0 to 1 | | | | | | | | | Supported I/O standards | | | 1 | .5 V PCML | | | | | | Data rate | _ | 611 | _ | 6553.6 | 611 | _ | 3125 | Mbps | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | ≤3.2 Gbps <sup>(8)</sup> | 670 | 700 | 730 | 670 | 700 | 730 | mV | | Differential on-chip<br>termination resistors | 85-Ω setting | _ | 85 | _ | _ | 85 | _ | Ω | | | 100-Ω setting | _ | 100 | _ | _ | 100 | _ | Ω | | | 120-Ω setting | _ | 120 | _ | _ | 120 | _ | Ω | | | 150-Ω setting | _ | 150 | _ | _ | 150 | _ | Ω | | Intra-differential pair skew | TX VCM = 0.65 V<br>(AC coupled) and<br>slew rate of 15 ps | _ | | 15 | _ | _ | 15 | ps | | Intra-transceiver block<br>transmitter channel-to-<br>channel skew | x6 PMA bonded<br>mode | _ | | 180 | _ | _ | 180 | ps | | Inter-transceiver block<br>transmitter channel-to-<br>channel skew <sup>(15)</sup> | xN PMA bonded<br>mode | _ | _ | 500 | _ | _ | 500 | ps | | CMU PLL | | | | | | | | | | Supported data range | _ | 611 | _ | 6553.6 | 611 | _ | 3125 | Mbps | | fPLL supported data range | _ | 611 | _ | 3125 | 611 | _ | 3125 | Mbps | | Transceiver-FPGA Fabric Inte | erface | • | | | | | • | | | Interface speed<br>(single-width mode) | _ | 25 | _ | 187.5 | 25 | _ | 187.5 | MHz | Table 20. Transceiver Specifications for Arria V GX and SX Devices (Part 4 of 4) | Symbol/ | Conditions | Transc | eiver Speed | l Grade 4 | Transc | eiver Speed | d Grade 6 | Unit | |-------------------------------------|------------|--------|-------------|-----------|--------|-------------|-----------|-------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Oiiit | | Interface speed (double-width mode) | _ | 25 | _ | 163.84 | 25 | _ | 163.84 | MHz | #### Notes to Table 20: - (1) The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER) 10<sup>-12</sup>. - (2) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. - (3) The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link. - (4) For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the *Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines*. - (5) The device cannot tolerate prolonged operation at this absolute maximum. - (6) The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (7) The AC coupled $V_{\text{ICM}}$ is 650 mV for PCIe mode only. - (8) For standard protocol compliance, use AC coupling. - (9) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) The rate match FIFO supports only up to ±300 parts per million (ppm). - (14) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. - (15) This specification is only applicable to channels on one side of the device across two transceiver banks. - (16) The Quartus II software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only. Page 20 Switching Characteristics Table 21. Transceiver Specifications for Arria V GT and ST Devices (Part 1 of 3) | Symbol/ | Conditions | Transc | Transceiver Speed Grade 3 | | | | |--------------------------------------------------------------------------|------------------------------------------------|------------------------|---------------------------|------------------|------------|--| | Description | Conditions | Min | Тур | Max | Unit | | | Reference Clock | | | | | | | | Supported I/O Standards | 1.2 V PCML, 1.4 V PCML, 1.5 | V PCML, 2<br>HCSL, and | | , Differential I | LVPECL (2) | | | Input frequency from REFCLK input pins | _ | 27 | | 710 | MHz | | | Rise time | 20% to 80% of rising clock edge | _ | _ | 400 | ps | | | Fall time | 80% to 20% of falling clock edge | _ | _ | 400 | ps | | | Duty cycle | _ | 45 | _ | 55 | % | | | Peak-to-peak differential input voltage | _ | 200 | _ | 300/2000<br>(3) | mV | | | Spread-spectrum modulating clock frequency | PCI Express (PCIe) | 30 | _ | 33 | kHz | | | Spread-spectrum downspread | PCIe | _ | 0 to<br>-0.5% | _ | _ | | | On-chip termination resistors | _ | _ | 100 | _ | Ω | | | V <sub>ICM</sub> (AC coupled) | _ | _ | 1.2 | _ | V | | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for the PCIe reference clock | 250 | _ | 550 | mV | | | | 10 Hz | _ | _ | -50 | dBc/Hz | | | | 100 Hz | _ | _ | -80 | dBc/Hz | | | Transmitter REFCLK Phase Noise (1) | 1 KHz | _ | _ | -110 | dBc/Hz | | | | 10 KHz | _ | _ | -120 | dBc/Hz | | | | 100 KHz | _ | _ | -120 | dBc/Hz | | | | ≥1 MHz | _ | _ | -130 | dBc/Hz | | | R <sub>ref</sub> | _ | _ | 2000<br>±1% | _ | Ω | | | Transceiver Clocks | | | | | | | | fixedclk clock frequency | PCIe Receiver Detect | _ | 125 | _ | MHz | | | Transceiver Reconfiguration Controller IP (mgmt_clk_clk) clock frequency | _ | 75 | _ | 125 | MHz | | | Receiver | | | | | | | | Supported I/O Standards | 1.5 V PCML, 2 | 2.5 V PCML | , LVPECL, a | ind <b>LVDS</b> | | | | Data rate (6-Gbps Transceiver) <sup>(15)</sup> | _ | 611 | _ | 6553.6 | Mbps | | | Data rate (10-Gbps transceiver) (15) | _ | 0.611 | _ | 10.3125 | Gbps | | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(4)</sup> | _ | _ | _ | 1.2 | V | | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | V | | Table 21. Transceiver Specifications for Arria V GT and ST Devices (Part 2 of 3) | Symbol/ | Conditions | Transc | Transceiver Speed Grade 3 | | | | |--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------|---------------------------|----------------|------|--| | Description | Conditions | Min | Тур | Max | Unit | | | Maximum peak-to-peak differential input voltage $V_{\text{ID}}$ (diff p-p) before device configuration | _ | | _ | 1.6 | V | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration | _ | | _ | 2.2 | V | | | Minimum differential eye opening at the receiver serial input pins <sup>(5)</sup> | _ | 85 | _ | _ | mV | | | V <sub>ICM</sub> (AC coupled) | _ | _ | 650/800<br>(6) | _ | mV | | | V <sub>ICM</sub> (DC coupled) | ≤3.2 Gbps <sup>(7)</sup> | 670 | 700 | 730 | mV | | | | 85- $\Omega$ setting | | 85 | | Ω | | | Differential on-chip termination resistors | 100-Ω setting | | 100 | | Ω | | | Emoronia on only termination resistors | 120-Ω setting | | 120 | | Ω | | | | 150-Ω setting | | 150 | | Ω | | | t <sub>LTR</sub> (8) | _ | | _ | 10 | μs | | | t <sub>LTD</sub> (9) | _ | 4 | _ | _ | μs | | | t <sub>LTD_manual</sub> (10) | _ | 4 | _ | _ | μs | | | t <sub>LTR_LTD_manual</sub> (11) | <del>-</del> | 15 — — | | _ | μs | | | Programmable ppm detector <sup>(12)</sup> | _ | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 | | | ppm | | | Run Length | _ | | _ | 200 | UI | | | Programmable equalization (AC) and DC gain | AC gain setting = 0 to 3 <sup>(17)</sup> DC gain setting = 0 to 1 | R | efer to Figur | e 1 and Figure | 2 | | | Transmitter | | | | | | | | Supported I/O Standards | | 1.5 V PC | ML | | | | | Data rate (6-Gbps transceiver) | _ | 611 | _ | 6553.6 | Mbp | | | Data rate (10-Gbps transceiver) | _ | 0.611 | 1 — | 10.3125 | Gbps | | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | mV | | | V <sub>OCM</sub> (DC coupled) | ≤3.2 Gbps <sup>(7)</sup> | 670 | 700 | 730 | mV | | | | 85-Ω setting | _ | 85 | _ | Ω | | | Differential on-chip termination resistors | 100-Ω setting | _ | 100 | _ | Ω | | | Differential off-chip termination resistors | 120-Ω setting | _ | 120 | _ | Ω | | | | 150-Ω setting | _ | 150 | _ | Ω | | | Intra-differential pair skew | TX VCM = 0.65 V (AC coupled) and slew rate of 15 ps | _ | _ | 15 | ps | | | Intra-transceiver block transmitter<br>channel-to-channel skew | x6 PMA bonded mode | | _ | 180 | ps | | | Inter-transceiver block transmitter<br>channel-to-channel skew <sup>(16)</sup> | xN PMA bonded mode | _ | _ | 500 | ps | | Page 22 Switching Characteristics Table 21. Transceiver Specifications for Arria V GT and ST Devices (Part 3 of 3) | Symbol/ | Conditions | Transco | Unit | | | |-------------------------------------|------------|---------|------|------------------------------------------------|------| | Description | Conditions | Min | Тур | Max | Unit | | CMU PLL | | | | | | | Supported data range | _ | 0.611 | _ | 10.3125 | Gbps | | fPLL supported data range | _ | 611 | _ | 3125 | Mbps | | Transceiver-FPGA Fabric Interface | | • | | | | | Interface speed (PMA direct mode) | _ | 50 | _ | 153.6 <sup>(13)</sup> ,<br>161 <sup>(14)</sup> | MHz | | Interface speed (single-width mode) | _ | 25 | _ | 187.5 | MHz | | Interface speed (double-width mode) | _ | 25 | _ | 163.84 | MHz | #### Notes to Table 21: - (1) The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10-12, equivalent to 14 sigma. - (2) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. - (3) The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link. - (4) The device cannot tolerate prolonged operation at this absolute maximum. - (5) The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (6) The AC coupled $V_{\text{ICM}}$ is 650 mV for PCIe mode only. - (7) For standard protocol compliance, use AC coupling. - (8) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (9) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (10) $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the $rx\_is\_lockedtodata$ signal goes high when the CDR is functioning in the manual mode. - (11) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (12) The rate match FIFO supports only up to ±300 ppm. - (13) The maximum frequency when core transceiver local routing is selected. - (14) The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected. - (15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. - (16) This specification is only applicable to channels on one side of the device across two transceiver banks. - (17) The Quartus II software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only. Figure 1 shows the continuous time-linear equalizer (CTLE) response at data rates > 3.25 Gbps across supported AC gain and DC gain settings for Arria V GX, GT, SX, and ST devices. Figure 1. CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices Page 24 Switching Characteristics Figure 2 shows the CTLE response at data rates ≤3.25 Gbps across supported AC gain and DC gain settings for Arria V GX, GT, SX, and ST devices. Figure 2. CTLE Response at Data Rates ≤3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices Table 22 lists the TX $V_{\text{OD}}$ settings for Arria V transceiver channels. Table 22. Typical TX $\text{V}_{\text{0D}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ | Symbol | V <sub>OD</sub><br>Setting <sup>(1)</sup> | V <sub>op</sub> Value<br>(mV) | V <sub>OD</sub><br>Setting <sup>(1)</sup> | V <sub>op</sub> Value<br>(mV) | |---------------------------------------|-------------------------------------------|-------------------------------|-------------------------------------------|-------------------------------| | | 6 <sup>(2)</sup> | 120 | 34 | 680 | | | 7 (2) | 140 | 35 | 700 | | | 8 (2) | 160 | 36 | 720 | | | 9 | 180 | 37 | 740 | | | 10 | 200 | 38 | 760 | | | 11 | 220 | 39 | 780 | | | 12 | 240 | 40 | 800 | | | 13 | 260 | 41 | 820 | | | 14 | 280 | 42 | 840 | | | 15 | 300 | 43 | 860 | | | 16 | 320 | 44 | 880 | | | 17 | 340 | 45 | 900 | | | 18 | 360 | 46 | 920 | | <b>V</b> op differential peak to peak | 19 | 380 | 47 | 940 | | typical | 20 | 400 | 48 | 960 | | | 21 | 420 | 49 | 980 | | | 22 | 440 | 50 | 1000 | | | 23 | 460 | 51 | 1020 | | | 24 | 480 | 52 | 1040 | | | 25 | 500 | 53 | 1060 | | | 26 | 520 | 54 | 1080 | | | 27 | 540 | 55 | 1100 | | | 28 | 560 | 56 | 1120 | | | 29 | 580 | 57 | 1140 | | | 30 | 600 | 58 | 1160 | | | 31 | 620 | 59 | 1180 | | | 32 | 640 | 60 | 1200 | | | 33 | 660 | | | #### Notes to Table 22: <sup>(1)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. <sup>(2)</sup> Only valid for data rates $\leq 5$ Gbps. Page 26 Switching Characteristics Table 23 lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions: - low-frequency data pattern—five 1s and five 0s - data rate—2.5 Gbps The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate. Arria V devices only support 1st post tap pre-emphasis with the following conditions: - The 1st post tap pre-emphasis settings must satisfy $|B| + |C| \le 60$ where $|B| = V_{OD}$ setting with termination value, $R_{TERM} = 100 \Omega$ and |C| = 1st post tap pre-emphasis setting - |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps. - $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where $V_{MAX} = |B| + |C|$ and $V_{MIN} = |B| |C|$ . Exception for PCIe Gen2 design: $V_{OD}$ setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis –6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE megafunctions. For example, when $V_{OD} = 800$ mV, the corresponding $V_{OD}$ value setting is 40. The following conditions show that the 1st post tap pre-emphasis setting = 2 is a valid: - $|B| + |C| \le 60 \longrightarrow 40 + 2 = 42$ - $|B| |C| > 5 \rightarrow 40 2 = 38$ - $(V_{\text{MAX}}/V_{\text{MIN}} 1)\% < 600\% \rightarrow (42/38 1)\% = 10.52\%$ To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Arria V HSSI HSPICE models. Table 23. Transmitter Pre-Emphasis Levels for Arria V Devices (Part 1 of 2) | Overtwell 1st Deet Ten | | Quartus II V <sub>OD</sub> Setting | | | | | | | |-------------------------------------------------|----------------|------------------------------------|----------------|----------------|----------------|----------------|-----------------|------| | Quartus II 1st Post Tap<br>Pre-Emphasis Setting | 10<br>(200 mV) | 20<br>(400 mV) | 30<br>(600 mV) | 35<br>(700 mV) | 40<br>(800 mV) | 45<br>(900 mV) | 50<br>(1000 mV) | Unit | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | dB | | 1 | 1.97 | 0.88 | 0.43 | 0.32 | 0.24 | 0.19 | 0.13 | dB | | 2 | 3.58 | 1.67 | 0.95 | 0.76 | 0.61 | 0.5 | 0.41 | dB | | 3 | 5.35 | 2.48 | 1.49 | 1.2 | 1 | 0.83 | 0.69 | dB | | 4 | 7.27 | 3.31 | 2 | 1.63 | 1.36 | 1.14 | 0.96 | dB | | 5 | _ | 4.19 | 2.55 | 2.1 | 1.76 | 1.49 | 1.26 | dB | | 6 | _ | 5.08 | 3.11 | 2.56 | 2.17 | 1.83 | 1.56 | dB | | 7 | _ | 5.99 | 3.71 | 3.06 | 2.58 | 2.18 | 1.87 | dB | | 8 | _ | 6.92 | 4.22 | 3.47 | 2.93 | 2.48 | 2.11 | dB | Table 23. Transmitter Pre-Emphasis Levels for Arria V Devices (Part 2 of 2) | Overtus II det Deet Ten | | | Qua | rtus II V <sub>od</sub> Se | tting | | | | |-------------------------------------------------|----------------|----------------|----------------|----------------------------|----------------|----------------|-----------------|------| | Quartus II 1st Post Tap<br>Pre-Emphasis Setting | 10<br>(200 mV) | 20<br>(400 mV) | 30<br>(600 mV) | 35<br>(700 mV) | 40<br>(800 mV) | 45<br>(900 mV) | 50<br>(1000 mV) | Unit | | 9 | _ | 7.92 | 4.86 | 4 | 3.38 | 2.87 | 2.46 | dB | | 10 | _ | 9.04 | 5.46 | 4.51 | 3.79 | 3.23 | 2.77 | dB | | 11 | _ | 10.2 | 6.09 | 5.01 | 4.23 | 3.61 | _ | dB | | 12 | _ | 11.56 | 6.74 | 5.51 | 4.68 | 3.97 | _ | dB | | 13 | _ | 12.9 | 7.44 | 6.1 | 5.12 | 4.36 | _ | dB | | 14 | _ | 14.44 | 8.12 | 6.64 | 5.57 | 4.76 | _ | dB | | 15 | _ | _ | 8.87 | 7.21 | 6.06 | 5.14 | _ | dB | | 16 | <u> </u> | _ | 9.56 | 7.73 | 6.49 | _ | _ | dB | | 17 | _ | _ | 10.43 | 8.39 | 7.02 | _ | _ | dB | | 18 | _ | _ | 11.23 | 9.03 | 7.52 | _ | _ | dB | | 19 | _ | _ | 12.18 | 9.7 | 8.02 | _ | _ | dB | | 20 | _ | _ | 13.17 | 10.34 | 8.59 | _ | _ | dB | | 21 | _ | _ | 14.2 | 11.1 | _ | _ | _ | dB | | 22 | _ | _ | 15.38 | 11.87 | _ | _ | _ | dB | | 23 | _ | _ | _ | 12.67 | _ | _ | _ | dB | | 24 | _ | _ | _ | 13.48 | _ | _ | _ | dB | | 25 | _ | _ | _ | 14.37 | _ | _ | _ | dB | | 26 | _ | _ | _ | _ | _ | _ | _ | dB | | 27 | _ | _ | _ | _ | _ | _ | _ | dB | | 28 | _ | _ | _ | _ | _ | _ | _ | dB | | 29 | _ | _ | _ | _ | _ | _ | _ | dB | | 30 | - | _ | _ | _ | _ | _ | _ | dB | | 31 | _ | _ | _ | _ | _ | _ | _ | dB | Page 28 Switching Characteristics Table 24 lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative. Table 24. Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices (Part 1 of 2) | Protocol | Sub-protocol | Data Rate (Mbps) | |-----------------------------------------|-------------------|------------------| | | PCIe Gen1 | 2,500 | | PCIe | PCIe Gen2 | 5,000 | | | PCIe Cable | 2,500 | | XAUI | XAUI 2135 | 3,125 | | | SRIO 1250 SR | 1,250 | | | SRIO 1250 LR | 1,250 | | | SRIO 2500 SR | 2,500 | | | SRIO 2500 LR | 2,500 | | | SRIO 3125 SR | 3,125 | | Carrial Danidlo® (CDIO) | SRIO 3125 LR | 3,125 | | Serial RapidIO® (SRIO) | SRIO 5000 SR | 5,000 | | | SRIO 5000 MR | 5,000 | | | SRIO 5000 LR | 5,000 | | | SRI0_6250_SR | 6,250 | | | SRI0_6250_MR | 6,250 | | | SRI0_6250_LR | 6,250 | | | CPRI E6LV | 614.4 | | | CPRI E6HV | 614.4 | | | CPRI E6LVII | 614.4 | | | CPRI E12LV | 1,228.8 | | | CPRI E12HV | 1,228.8 | | | CPRI E12LVII | 1,228.8 | | Common Public Radio Interface<br>(CPRI) | CPRI E24LV | 2,457.6 | | (OF III) | CPRI E24LVII | 2,457.6 | | | CPRI E30LV | 3,072 | | | CPRI E30LVII | 3,072 | | | CPRI E48LVII | 4,915.2 | | | CPRI E60LVII | 6,144 | | | CPRI E96LVIII (1) | 9,830.4 | | Gbps Ethernet (GbE) | GbE 1250 | 1,250 | | | OBSAI 768 | 768 | | 0004 | OBSAI 1536 | 1,536 | | OBSAI | OBSAI 3072 | 3,072 | | | OBSAI 6144 | 6,144 | Table 24. Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices (Part 2 of 2) | Protocol | Sub-protocol | Data Rate (Mbps) | |---------------------------------|--------------|------------------| | | SDI 270 SD | 270 | | Serial digital interface (SDI) | SDI 1485 HD | 1,485 | | | SDI 2970 3G | 2,970 | | SONET | SONET 155 | 155.52 | | | SONET 622 | 622.08 | | | SONET 2488 | 2,488.32 | | | GPON 155 | 155.52 | | Gigabit-capable passive optical | GPON 622 | 622.08 | | network (GPON) | GPON 1244 | 1,244.16 | | | GPON 2488 | 2,488.32 | | QSGMII | QSGMII 5000 | 5,000 | ### Note to Table 24: <sup>(1)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank. Page 30 Switching Characteristics # **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks and temperature sensing diode specifications. ## **Clock Tree Specifications** Table 25 lists the clock tree specifications for Arria V devices. **Table 25. Clock Tree Performance for Arria V Devices** | Doromotor | Performance | | | | | | |---------------------------------|-------------|----------|-----|------|--|--| | Parameter | -I3, -C4 | -I5, -C5 | -C6 | Unit | | | | Global clock and Regional clock | 625 | 625 | 525 | MHz | | | | Peripheral clock | 450 | 400 | 350 | MHz | | | ### **PLL Specifications** Table 26 lists the Arria V PLL block specifications. Arria V PLL block does not include HPS PLL. Table 26. PLL Specifications for Arria V Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------|-------------------------------------------------------------------------|-----|-----|--------------------|------| | | Input clock frequency (–3 speed grade) | 5 | _ | 800 (1) | MHz | | 4 | Input clock frequency (-4 speed grade) | 5 | _ | 800 (1) | MHz | | f <sub>IN</sub> | Input clock frequency (–5 speed grade) | 5 | _ | 750 <sup>(1)</sup> | MHz | | | Input clock frequency (–6 speed grade) | 5 | _ | 625 <sup>(1)</sup> | MHz | | f <sub>INPFD</sub> | Integer input clock frequency to the PFD | 5 | _ | 325 | MHz | | f <sub>FINPFD</sub> | Fractional input clock frequency to the PFD | 50 | _ | 160 | MHz | | | PLL VCO operating range (-3 speed grade) | 600 | _ | 1600 | MHz | | £ (2) | PLL VCO operating range (-4 speed grade) | 600 | _ | 1600 | MHz | | f <sub>VCO</sub> (2) | PLL VCO operating range (-5 speed grade) | 600 | _ | 1600 | MHz | | | PLL VCO operating range (-6 speed grade) | 600 | _ | 1300 | MHz | | t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | | Output frequency for internal global or regional clock (-3 speed grade) | _ | _ | 500 <sup>(3)</sup> | MHz | | f | Output frequency for internal global or regional clock (-4 speed grade) | _ | _ | 500 <sup>(3)</sup> | MHz | | f <sub>out</sub> | Output frequency for internal global or regional clock (-5 speed grade) | _ | _ | 500 <sup>(3)</sup> | MHz | | | Output frequency for internal global or regional clock (-6 speed grade) | _ | _ | 400 (3) | MHz | | | Output frequency for external clock output (-3 speed grade) | _ | _ | 670 <sup>(3)</sup> | MHz | | | Output frequency for external clock output (-4 speed grade) | _ | _ | 670 <sup>(3)</sup> | MHz | | f <sub>OUT_EXT</sub> | Output frequency for external clock output (-5 speed grade) | _ | _ | 622 <sup>(3)</sup> | MHz | | | Output frequency for external clock output (-6 speed grade) | _ | _ | 500 <sup>(3)</sup> | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for external clock output (when set to 50%) | 45 | 50 | 55 | % | Table 26. PLL Specifications for Arria V Devices (Part 2 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|----------------------------------------------|-----------| | t <sub>FCOMP</sub> | External feedback clock compensation time | | _ | 10 | ns | | t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | _ | 0.3 | _ | MHz | | f <sub>CLBW</sub> | PLL closed-loop medium bandwidth | | 1.5 | _ | MHz | | | PLL closed-loop high bandwidth (8) | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | 10 | _ | _ | ns | | + (4) (5) | Input clock cycle-to-cycle jitter (F <sub>REF</sub> ≥ 100 MHz) | _ | _ | 0.15 | UI (p-p) | | t <sub>INCCJ</sub> (4), (5) | Input clock cycle-to-cycle jitter (F <sub>REF</sub> < 100 MHz) | _ | _ | ±750 | ps (p-p) | | + (6) | Period jitter for dedicated clock output in integer PLL $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 175 | ps (p-p) | | t <sub>OUTPJ_DC</sub> (6) | Period jitter for dedicated clock output in integer PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | (6) | Period jitter for dedicated clock output in fractional PLL $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 250 <sup>(10)</sup> ,<br>175 <sup>(11)</sup> | ps (p-p) | | t <sub>FOUTPJ_DC</sub> (6) | Period jitter for dedicated clock output in fractional PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 25 <sup>(10)</sup> ,<br>17.5 <sup>(11)</sup> | mUI (p-p) | | (6) | Cycle-to-cycle jitter for dedicated clock output in integer PLL ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | t <sub>outccj_dc</sub> (6) | Cycle-to-cycle jitter for dedicated clock output in integer PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | ± (6) | Cycle-to-cycle jitter for dedicated clock output in fractional PLL ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(10)</sup> ,<br>175 <sup>(11)</sup> | ps (p-p) | | t <sub>FOUTCCJ_DC</sub> (6) | Cycle-to-cycle jitter for dedicated clock output in fractional PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 25 <sup>(10)</sup> ,<br>17.5 <sup>(11)</sup> | mUI (p-p) | | t <sub>OUTPJ_IO</sub> (6), | Period jitter for clock output on a regular I/O in integer PLL $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 600 | ps (p-p) | | (9) | Period jitter for clock output on a regular I/O in integer PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTPJ_IO</sub> <i>(6)</i> , | Period jitter for clock output on a regular I/O in fractional PLL (F <sub>OUT</sub> $\geq$ 100 MHz) | | _ | 600 | ps (p-p) | | (9), (10) | Period jitter for clock output on a regular I/O in fractional PLL ( $F_{OUT}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ_IO</sub> (6), | Cycle-to-cycle jitter for clock output on a regular I/O in integer PLL ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | (9) | Cycle-to-cycle jitter for clock output on a regular I/O in integer PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | Page 32 Switching Characteristics Table 26. PLL Specifications for Arria V Devices (Part 3 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------------------------------------------------------------------------|--------|---------|------------|-----------| | t <sub>FOUTCCJ_IO</sub> (6), | Cycle-to-cycle jitter for clock output on a regular I/O in fractional PLL ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | (9), (10) | Cycle-to-cycle jitter for clock output on a regular I/O in fractional PLL (F <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>CASC OUTPJ DC</sub> | Period jitter for dedicated clock output in cascaded PLLs $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 175 | ps (p-p) | | (6), (7) | Period jitter for dedicated clock output in cascaded PLLs $(F_{OUT} < 100 \text{ MHz})$ | _ | _ | 17.5 | mUI (p-p) | | t <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _ | _ | ±10 | % | | dK <sub>BIT</sub> | K <sub>BIT</sub> Bit number of Delta Sigma Modulator (DSM) | | 24 | 32 | bits | | k <sub>VALUE</sub> | Numerator of fraction | | 8388608 | 2147483648 | _ | | f <sub>RES</sub> | Resolution of VCO frequency (f <sub>INPFD</sub> =100 MHz) | 390625 | 5.96 | 0.023 | Hz | #### Notes to Table 26: - (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (2) The voltage-controlled oscillator (VCO) frequency reported by the Quartus II software takes into consideration the VCO post-scale counter $\kappa$ value. Therefore, if the counter $\kappa$ has a value of 2, the frequency reported can be lower than the $f_{VCO}$ specification. - (3) This specification is limited by the lower of the two: I/O $f_{MAX}$ or $F_{OUT}$ of the PLL. - (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. - (5) $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. - (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 35 on page 1–39. - (7) The cascaded PLL specification is only applicable with the following conditions: - a. Upstream PLL: 0.59 MHz ⊴Upstream PLL BW < 1 MHz - b. Downstream PLL: Downstream PLL BW > 2 MHz - (8) High bandwidth PLL settings are not supported in external feedback mode. - (9) External memory interface clock output jitter specifications use a different measurement method, which are available in Table 35 on page 1-39. - (10) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05–0.95 must be ≥ 1000 MHz. - (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20–0.80 must be ≥ 1200 MHz. ### **DSP Block Specifications** Table 27 lists the Arria V DSP block performance specifications. Table 27. DSP Block Performance Specifications for Arria V Devices (Part 1 of 2) | | | = | | | | |---------------------------------------------------|----------|----------|--------------|------|--| | Mode | | 11-14 | | | | | Mode | -I3, -C4 | -I5, -C5 | - <b>C</b> 6 | Unit | | | Modes using One DSP Block | | | | | | | Independent 9 x 9 Multiplication | 370 | 310 | 220 | MHz | | | Independent 18 x 19 Multiplication | 370 | 310 | 220 | MHz | | | Independent 18 x 25 Multiplication | 370 | 310 | 220 | MHz | | | Independent 20 x 24 Multiplication | 370 | 310 | 220 | MHz | | | Independent 27 x 27 Multiplication | 310 | 250 | 200 | MHz | | | Two 18 x 19 Multiplier Adder Mode | 370 | 310 | 220 | MHz | | | 18 x 18 Multiplier Added Summed with 36-bit Input | 370 | 310 | 220 | MHz | | Table 27. DSP Block Performance Specifications for Arria V Devices (Part 2 of 2) | Mode | | Unit | | | | | | |--------------------------------|----------|----------|-------------|-------|--|--|--| | Wide | -l3, -C4 | −I5, −C5 | - <b>C6</b> | Ullit | | | | | Modes using Two DSP Blocks | | | | | | | | | Complex 18 x 19 multiplication | 370 | 310 | 220 | MHz | | | | # **Memory Block Specifications** Table 28 lists the Arria V memory block specifications. To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus II software to report timing for the memory block clocking schemes. When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in $f_{\text{MAX}}$ . Table 28. Memory Block Performance Specifications for Arria V Devices | Mamaru | Mode | Resou | ces Used | | | II!4 | | |---------------|--------------------------------------------------------------------------------------------------|-------|----------|----------|----------|------|------| | Memory | Mode | ALUTS | Memory | -I3, -C4 | -I5, -C5 | -C6 | Unit | | | Single port, all supported widths | 0 | 1 | 500 | 450 | 400 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 500 | 450 | 400 | MHz | | MLAB | Simple dual-port with read and write at the same address | 0 | 1 | 400 | 350 | 300 | MHz | | | ROM, all supported width | _ | | 500 | 450 | 400 | MHz | | | Single-port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | M10K<br>Block | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | | True dual port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | | ROM, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | # **Temperature Sensing Diode Specifications** Table 29 lists the specifications for the Arria V internal temperature sensing diode. Table 29. Internal Temperature Sensing Diode Specifications for Arria V Devices | Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum Resolution with no<br>Missing Codes | |----------------------|----------|--------------------------------|---------------------|--------------------|------------|---------------------------------------------| | –40 to 100°C | ±8°C | No | Frequency:<br>1 MHz | < 100 ms | 8 bits | 8 bits | Page 34 Switching Characteristics # **Periphery Performance** This section describes the periphery performance, high-speed I/O, and external memory interface. Actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. # **High-Speed I/O Specification** Table 30 lists high-speed I/O timing for Arria V devices. Table 30. High-Speed I/O Specifications for Arria V Devices (1), (2), (3) (Part 1 of 3) | 0 | 0 | -I3, -C4 -I5, -C5 | | | | | | | 11 | | | |----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------|-----|---------|-----|-----|---------|-----|-----|---------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>HSCLK_in</sub> (input clock<br>frequency) True<br>Differential I/O<br>Standards | Clock boost factor W = 1 to $40^{-(6)}$ | 5 | _ | 800 | 5 | _ | 750 | 5 | _ | 625 | MHz | | f <sub>HSCLK_in</sub> (input clock<br>frequency) Single<br>Ended I/O Standards<br>(4) | Clock boost factor W = 1 to $40^{-(6)}$ | 5 | _ | 625 | 5 | _ | 625 | 5 | _ | 500 | MHz | | f <sub>HSCLK_in</sub> (input clock<br>frequency) Single<br>Ended I/O Standards<br>(5) | Clock boost factor W = 1 to 40 (6) | 5 | _ | 420 | 5 | _ | 420 | 5 | _ | 420 | MHz | | f <sub>HSCLK_OUT</sub> (output<br>clock frequency) | _ | 5 | _ | 625 (7) | 5 | _ | 625 (7) | 5 | _ | 500 (7) | MHz | | Transmitter | | | | | | | | | | | | | | SERDES factor $J = 3 \text{ to } 10^{(8)}$ | (9) | _ | 1250 | (9) | _ | 1250 | (9) | _ | 1050 | Mbps | | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J ≥ 8 (8). (10)<br>LVDS TX with RX DPA | (9) | _ | 1600 | (9) | _ | 1500 | (9) | _ | 1250 | Mbps | | | SERDES factor J = 1 to 2<br>Uses DDR Registers | (9) | _ | (11) | (9) | _ | (11) | (9) | _ | (11) | Mbps | | Emulated Differential<br>I/O Standards with<br>Three External Output<br>Resistor Network -<br>f <sub>HSDR</sub> (data rate) (12) | SERDES factor J = 4 to 10 | (9) | | 945 | (9) | _ | 945 | (9) | _ | 945 | Mbps | | Emulated Differential<br>I/O Standards with<br>One External Output<br>Resistor Network -<br>f <sub>HSDR</sub> (data rate) (12) | SERDES factor J = 4 to 10 | (9) | | 200 | (9) | _ | 200 | (9) | _ | 200 | Mbps | Table 30. High-Speed I/O Specifications for Arria V Devices $^{(1),\ (2),\ (3)}$ (Part 2 of 3) | | | | -I3, - | -C4 | | −I5, −C5 | | | <b>-C6</b> | | | |-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|--------|-------|-----|----------|-------|-----|------------|-------|----------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>x Jitter</sub> - True<br>Differential I/O | Total Jitter for Data Rate,<br>600 Mbps - 1.25 Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | Standards | Total Jitter for Data Rate,<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> - Emulated<br>Differential I/O | Total Jitter for Data Rate,<br>600 Mbps – 1.25 Gbps | _ | _ | 260 | _ | _ | 300 | _ | _ | 350 | ps | | Standards with Three<br>External Output<br>Resistor Network | Total Jitter for Data Rate<br>< 600 Mbps | _ | _ | 0.16 | _ | _ | 0.18 | _ | _ | 0.21 | UI | | t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network | _ | _ | _ | 0.15 | _ | _ | 0.15 | _ | _ | 0.15 | UI | | t <sub>DUTY</sub> | TX output clock duty cycle<br>for both True and Emulated<br>Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential I/O<br>Standards <sup>(13)</sup> | _ | _ | 160 | _ | | 180 | _ | _ | 200 | ps | | t <sub>RISE &amp;</sub> t <sub>FALL</sub> | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Network | _ | _ | 250 | _ | _ | 250 | _ | _ | 300 | ps | | | Emulated Differential I/O<br>Standards with One<br>External Output Resistor<br>Network | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | ps | | TCCS | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | _ | _ | 150 | ps | | 1003 | Emulated Differential I/O<br>Standards | _ | | 300 | _ | _ | 300 | _ | _ | 300 | ps | | Receiver | | | | | | | | | | | | | True Differential I/O | SERDES factor $J = 3 \text{ to } 10^{(8)}$ | 150 | | 1250 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor $J \ge 8$ with DPA (8). (10) | 150 | _ | 1600 | 150 | _ | 1500 | 150 | _ | 1250 | Mbps | | | SERDES factor J = 3 to 10 | (9) | _ | (14) | (9) | _ | (14) | (9) | _ | (14) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 1 to 2<br>Uses DDR Registers | (9) | | (11) | (9) | | (11) | (9) | _ | (11) | Mbps | | DPA Mode | | | | | | | | | | | | | DPA run length | _ | _ | _ | 10000 | _ | _ | 10000 | _ | _ | 10000 | UI | | Soft CDR mode | | | | | | | · | | | | | | Soft-CDR ppm<br>tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±<br>ppm | Page 36 Switching Characteristics Table 30. High-Speed I/O Specifications for Arria V Devices (1), (2), (3) (Part 3 of 3) | Sumbol | Conditions | | <b>−I3</b> , - | -C4 | | -I5, - | ·C5 | | -C6 | | Unit | |-----------------|-------------|-----|----------------|-----|-----|--------|-----|-----|-----|-----|-------| | Symbol | Collattions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | Non DPA Mode | | | | | | | | | | | | | Sampling Window | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | #### Notes to Table 30: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) For LVDS applications, you must use the PLLs in integer PLL mode. - (4) This applies to DPA and soft-CDR modes only. - (5) This applies to non-DPA mode only. - (6) Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate. - (7) This is achieved by using the LVDS clock network. - (8) The F<sub>max</sub> specification is based on the fast clock used for serial data. The interface F<sub>max</sub> is also dependent on the parallel clock domain which is design dependent and requires timing analysis. - (9) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (10) The V<sub>CC</sub> and V<sub>CCP</sub> must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface. - (11) The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>) provided you can close the design timing and the signal integrity simulation is clean. - (12) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. - (13) This applies to default pre-emphasis and $V_{\text{OD}}$ settings only. - (14) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. Figure 3 shows the DPA lock time specifications with the DPA PLL calibration option enabled. Figure 3. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 31 lists the DPA lock time specifications for Arria V devices, which are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. Table 31. DPA Lock Time Specifications for Arria V Devices | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions (1) | Maximum Data<br>Transition | |--------------------|----------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 | | rafallel naplu 1/0 | 10010000 | 4 | 64 | 640 | | Miscellaneous | 10101010 | 8 | 32 | 640 | | IVIISCEIIAITEUUS | 01010101 | 8 | 32 | 640 | #### Note to Table 31: Figure 4 shows the LVDS soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate equal to 1.25 Gbps. Figure 4. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Equal to 1.25 Gbps <sup>(1)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Page 38 Switching Characteristics Table 32 lists the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate equal to 1.25 Gbps. Table 32. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps | Jitter Fre | Sinusoidal Jitter (UI) | | |------------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 5 shows the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate less than 1.25 Gbps. Figure 5. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Less than 1.25 Gbps ### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 33 lists the DLL frequency range specifications for Arria V devices. Table 33. DLL Frequency Range Specifications for Arria V Devices | Parameter | -I3, -C4 | −I5, −C5 | -C6 | Unit | |-------------------------------|-----------|-----------|-----------|------| | DLL operating frequency range | 200 – 667 | 200 – 667 | 200 – 667 | MHz | Table 34 lists the DQS phase shift error for Arria V devices. This error specification is the absolute maximum and minimum error. Table 34. DQS Phase Shift Error Specification for DLL-Delayed Clock ( $t_{DQS\_PSERR}$ ) for Arria V Devices | Number of DQS Delay<br>Buffer | -I3, -C4 | −I5, −C5 | - <b>C</b> 6 | Unit | |-------------------------------|----------|----------|--------------|------| | 2 | 40 | 80 | 80 | ps | Table 35 lists the memory output clock jitter specifications for Arria V devices. The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard. The memory output clock jitter is applicable when an input jitter of 30 ps (p-p) is applied with bit error rate (BER) $10^{-12}$ , equivalent to 14 sigma. Altera recommends using the UniPHY intellectual property (IP) with PHYCLK connections for better jitter performance. Table 35. Memory Output Clock Jitter Specification for Arria V Devices | Dozomotov | Clock | Cumbal | -l3, | -C4 | -I5, | -C5 | - | C6 | Unit | |------------------------------|---------|-----------------------|------|-----|------|-----|-----|-----|------| | | Network | | Min | Max | Min | Max | Min | Max | Unit | | Clock period jitter | PHYCLK | $t_{\text{JIT(per)}}$ | -41 | 41 | -50 | 50 | -55 | 55 | ps | | Cycle-to-cycle period jitter | PHYCLK | t <sub>JIT(cc)</sub> | 6 | 3 | 9 | 0 | 9 | 4 | ps | Page 40 Switching Characteristics ## **OCT Calibration Block Specifications** Table 36 lists the OCT calibration block specifications for Arria V devices. Table 36. OCT Calibration Block Specifications for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for $R_{\rm S}$ OCT $/R_{\rm T}$ OCT calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $dyn\_term\_ctrl$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _ | 2.5 | _ | ns | Figure 6 shows the $T_{RS\ RT}$ for oe and dyn\_term\_ctrl signals. Figure 6. Timing Diagram for oe and dyn\_term\_ctrl Signals ## **Duty Cycle Distortion (DCD) Specifications** Table 37 lists the worst-case DCD for Arria V devices. The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD. Table 37. Worst-Case DCD on Arria V I/O Pins | Sumbol | <b>–I3</b> | , <b>-C4</b> | -C5 | i,−I5 | -0 | 6 | llnit | |-------------------|------------|--------------|-----|-------|-----|-----|-------| | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | ## **HPS Specifications** This section provides HPS specifications and timing for Arria V devices. For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1. #### **HPS Clock Performance** Table 38 lists the HPS clock performance for Arria V devices. Table 38. HPS Clock Performance for Arria V Devices | Symbol/Description | <b>-13</b> | -C4 | <b>–</b> C5, <b>–</b> I5 | - <b>C</b> 6 | Unit | |------------------------------------------|------------|-----|--------------------------|--------------|------| | mpu_base_clk (microprocessor unit clock) | 1050 | 925 | 800 | 700 | MHz | | main_base_clk (L3/L4 interconnect clock) | 525 | 462 | 400 | 350 | MHz | | h2f_user0_clk | 100 | 100 | 100 | 100 | MHz | | h2f_user1_clk | 100 | 100 | 100 | 100 | MHz | | h2f_user2_clk | 200 | 200 | 200 | 160 | MHz | ### **HPS PLL Specifications** ### **HPS PLL VCO Frequency Range** Table 39 lists the HPS PLL VCO frequency range for Arria V devices. This specification applies to all speed grade. Table 39. HPS PLL VCO Frequency Range for Arria V Devices | Description | Minimum | Maximum | Unit | |-------------|---------|---------|------| | VCO range | 320 | 1,600 | MHz | #### **HPS PLL Input Clock Range** The HPS PLL input clock range is 10 - 50 MHz. For more information about the clock range for different values of clock select (CSEL), refer to the *Booting and Configuration* chapter. #### **HPS PLL Input Jitter** Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. Maximum input jitter = Input clock period x Divide value (NR) x 0.02 Table 40 shows the examples of the maximum input jitter calculated with the equation. **Table 40. Examples of Maximum Input Jitter** | Input Reference Clock Period | Divide Value (NR) | Maximum Jitter | Unit | |------------------------------|-------------------|----------------|------| | 40 ns | 1 | 0.8 | ns | | 40 ns | 2 | 1.6 | ns | | 40 ns | 4 | 3.2 | ns | Page 42 Switching Characteristics ## **QSPI Timing Characteristics** Table 41 lists the queued serial peripheral interface (QSPI) timing characteristics for Arria V devices. **Table 41. QSPI Timing Requirements for Arria V Devices** | Symbol | Description | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|-----|------| | F <sub>clk</sub> | CLK clock frequency | _ | _ | 108 | MHz | | T <sub>dutycycle</sub> | QSPI_CLK duty cycle | 45 | _ | 55 | % | | T <sub>dssfrst</sub> | Output delay QSPI_SS valid before first clock edge | _ | 1/2 cycle of<br>QSPI_CLK | _ | ns | | T <sub>dsslst</sub> | Output delay QSPI_SS valid after last clock edge | -1 | _ | 1 | ns | | T <sub>dio</sub> | IO Data output delay | -1 | _ | 1 | ns | | T <sub>dinmax</sub> | Maximum data input delay from falling edge of QSPI_CLK to data arrival at SoC. The delay field of the qspiregs.rddatacap register can be programmed to adjust the capture logic of the incoming data. | _ | _ | _ | _ | Figure 7 shows the timing diagram for QSPI timing characteristics. This timing diagram illustrates clock polarity mode 0 and clock phase mode 0. Figure 7. QSPI Timing Diagram ### **SPI Timing Characteristics** Table 42 lists the serial peripheral interface (SPI) master timing characteristics for Arria V devices. The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. Table 42. SPI Master Timing Requirements for Arria V Devices | Symbol | Description | Min | Max | Unit | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------| | T <sub>clk</sub> | CLK clock period | _ | 16.67 | ns | | T <sub>dutycycle</sub> | SPI_CLK duty cycle | 45 | 55 | % | | T <sub>dssfrst</sub> | Output delay SPI_SS valid before first clock edge | 8 | _ | ns | | T <sub>dsslst</sub> | Output delay SPI_SS valid after last clock edge | 8 | _ | ns | | T <sub>dio</sub> | Master-out slave-in (MOSI) output delay | -1 | 1 | ns | | T <sub>dinmax</sub> | Maximum data input delay from falling edge of SPI_CLK to data arrival at SoC. The RX sample delay register can be programmed to control the capture of input data. | _ | 500 | ns | | _ | Slave select pulse width (Texas Instruments SSP mode) | _ | 16.67 | ns | Figure 8 shows the timing diagram for SPI master timing characteristics. Figure 8. SPI Master Timing Diagram Table 43 lists the SPI slave timing characteristics for Arria V devices. The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. Table 43. SPI Slave Timing Requirements for Arria V Devices | Symbol | Description | Min | Max | Unit | |-------------------|-------------------------------------------------------|-----|-----|------| | T <sub>clk</sub> | CLK clock period | 20 | _ | ns | | T <sub>s</sub> | MOSI Setup time | 5 | _ | ns | | T <sub>h</sub> | MOSI Hold time | 5 | _ | ns | | T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8 | _ | ns | | T <sub>hss</sub> | Hold time SPI_SS valid after last clock edge | 8 | _ | ns | | T <sub>d</sub> | Master-in slave-out (MISO) output delay | _ | 6 | ns | | _ | Slave select pulse width (Texas Instruments SSP mode) | 20 | | ns | Page 44 Switching Characteristics Figure 9 shows the timing diagram for SPI slave timing characteristics. Figure 9. SPI Slave Timing Diagram ## **SD/MMC Timing Characteristics** Table 44 lists the secure digital (SD)/MultiMediaCard (MMC) timing characteristics for Arria V devices. Table 44. SD/MMC Timing Requirements for Arria V Devices | Symbol | Description | Min | Max | Unit | |------------------------|--------------------------------------------------------------------------|-----|-----|------| | т | SDMMC_CLK_OUT clock period (High speed mode) | 20 | _ | ns | | T <sub>clk</sub> | SDMMC_CLK_OUT clock period (Default speed mode) | 40 | _ | ns | | T <sub>dutycycle</sub> | SDMMC_CLK_OUT duty cycle | 45 | 55 | % | | T <sub>d</sub> | SDMMC_CMD/SDMMC_D output delay | _ | 6 | ns | | T <sub>dinmax</sub> | Maximum input delay from rising edge of SDMMC_CLK to data arrival at SoC | _ | 25 | ns | Figure 10 shows the timing diagram for SD/MMC timing characteristics. Figure 10. SD/MMC Timing Diagram ### **USB Timing Characteristics** Table 45 lists the USB timing characteristics for Arria V devices. Table 45. USB Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------|----------------------------------------------|-----|-------|-----|------| | T <sub>clk</sub> | USB CLK clock period | _ | 16.67 | _ | ns | | T <sub>d</sub> | CLK to USB_STP/USB_DATA[7:0] output delay | 7.5 | _ | 11 | ns | | T <sub>su</sub> | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2 | _ | _ | ns | | T <sub>h</sub> | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2.5 | _ | _ | ns | Figure 11 shows the timing diagram for USB timing characteristics. Figure 11. USB Timing Diagram ## **Ethernet Media Access Controller (EMAC) Timing Characteristics** Table 46 lists the reduced gigabit media independent interface (RGMII) TX timing characteristics for Arria V devices. Table 46. RGMII TX Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------|-------|-----|------|------| | T <sub>clk</sub> (1000Base-T) | TX_CLK clock period | _ | 8 | _ | ns | | T <sub>clk</sub> (100Base-T) | TX_CLK clock period | _ | 40 | _ | ns | | T <sub>clk</sub> (10Base-T) | TX_CLK clock period | _ | 400 | _ | ns | | T <sub>dutycycle</sub> | TX_CLK duty cycle | 45 | _ | 55 | % | | T <sub>d</sub> | TX_CLK to TXD/TX_CTL output data delay | -0.85 | _ | 0.15 | ns | Figure 12 shows the timing diagram for RGMII TX timing characteristics. Figure 12. RGMII TX Timing Diagram Page 46 Switching Characteristics Table 47 lists the RGMII RX timing characteristics for Arria V devices. Table 47. RGMII RX Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Unit | |-------------------------------|------------------------|-----|-----|------| | T <sub>clk</sub> (1000Base-T) | RX_CLK clock period | _ | 8 | ns | | T <sub>clk</sub> (100Base-T) | RX_CLK clock period | _ | 40 | ns | | T <sub>clk</sub> (10Base-T) | RX_CLK clock period | _ | 400 | ns | | T <sub>su</sub> | RX_D/RX_CTL setup time | 1 | _ | ns | Figure 13 shows the timing diagram for RGMII RX timing characteristics. Figure 13. RGMII RX Timing Diagram Table 48 lists the management data input/output (MDIO) timing characteristics for Arria V devices. Table 48. MDIO Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Unit | |------------------|-------------------------------|-----|-----|------| | T <sub>clk</sub> | MDC clock period | _ | 400 | ns | | T <sub>d</sub> | MDC to MDIO output data delay | 10 | _ | ns | | T <sub>s</sub> | Setup time for MDIO data | 10 | _ | ns | | T <sub>h</sub> | Hold time for MDIO data | 0 | _ | ns | Figure 14 shows the timing diagram for MDIO timing characteristics. Figure 14. MDIO Timing Diagram ## I<sup>2</sup>C Timing Characteristics Table 49 lists the I<sup>2</sup>C timing characteristics for Arria V devices. Table 49. I<sup>2</sup>C Timing Requirements for Arria V Devices | Combal | Description | Standa | rd Mode | Fast | Mode | IIi4 | |-----------------------|---------------------------------------------------|--------|---------|------|------|------| | Symbol | Description | Min | Max | Min | Max | Unit | | T <sub>clk</sub> | Serial clock (SCL) clock period | _ | 10 | _ | 2.5 | μs | | T <sub>clkhigh</sub> | SCL high time | 4.7 | _ | 0.6 | _ | μs | | T <sub>clklow</sub> | SCL low time | 4 | _ | 1.3 | _ | μs | | T <sub>s</sub> | Setup time for serial data line (SDA) data to SCL | 0.25 | _ | 0.1 | _ | μs | | T <sub>h</sub> | Hold time for SCL to SDA data | 0 | 3.45 | 0 | 0.9 | μs | | T <sub>d</sub> | SCL to SDA output data delay | _ | 0.2 | _ | 0.2 | μs | | T <sub>su_start</sub> | Setup time for a repeated start condition | 4.7 | _ | 0.6 | _ | μs | | T <sub>hd_start</sub> | Hold time for a repeated start condition | 4 | _ | 0.6 | _ | μs | | $T_{su\_stop}$ | Setup time for a stop condition | 4 | _ | 0.6 | _ | μs | Figure 15 shows the timing diagram for I<sup>2</sup>C timing characteristics. Figure 15. I<sup>2</sup>C Timing Diagram ### **NAND Timing Characteristics** Table 50 lists the NAND timing characteristics for Arria V devices. The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. The following table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the C4 output of the main HPS PLL and timing registers provided in the NAND controller. Table 50. NAND ONFI 1.0 Timing Requirements for Arria V Devices (Part 1 of 2) | Symbol | Description | Min | Max | Unit | |------------------------|-------------------------------------------------|-----|-----|------| | T <sub>wp</sub> (1) | Write enable pulse width | 10 | _ | ns | | T <sub>wh</sub> (1) | Write enable hold time | 7 | _ | ns | | T <sub>rp</sub> (1) | Read Enable pulse width | 10 | _ | ns | | T <sub>reh</sub> (1) | Read enable hold time | 7 | _ | ns | | T <sub>clesu</sub> (1) | Command latch enable to write enable setup time | 10 | _ | ns | | T <sub>cleh</sub> (1) | Command latch enable to write enable hold time | 5 | _ | ns | | T <sub>cesu</sub> (1) | Chip enable to write enable setup time | 15 | _ | ns | Page 48 Switching Characteristics Table 50. NAND ONFI 1.0 Timing Requirements for Arria V Devices (Part 2 of 2) | Symbol | Description | Min | Max | Unit | |------------------------|-------------------------------------------------|-----|-----|------| | T <sub>ceh</sub> (1) | Chip enable to write enable hold time | 5 | _ | ns | | T <sub>alesu</sub> (1) | Address latch enable to write enable setup time | 10 | _ | ns | | T <sub>aleh</sub> (1) | Address latch enable to write enable hold time | 5 | _ | ns | | T <sub>dsu</sub> (1) | Data to write enable setup time | 10 | _ | ns | | T <sub>dh</sub> (1) | Data to write enable hold time | 5 | _ | ns | | T <sub>cea</sub> | Chip enable to data access time | _ | 25 | ns | | T <sub>rea</sub> | Read enable to data access time | _ | 16 | ns | | T <sub>rhz</sub> | Read enable to data high impedance | | 100 | ns | | T <sub>rr</sub> | Ready to read enable low | 20 | _ | ns | #### Note to Table 50: Figure 16 shows the timing diagram for NAND command latch timing characteristics. Figure 16. NAND Command Latch Timing Diagram <sup>(1)</sup> Timing of the NAND interface is controlled through the NAND Configuration registers. Figure 17 shows the timing diagram for NAND address latch timing characteristics. Figure 17. NAND Address Latch Timing Diagram Figure 18 shows the timing diagram for NAND data write timing characteristics. Figure 18. NAND Data Write Timing Diagram Page 50 Switching Characteristics Figure 19 shows the timing diagram for NAND data read timing characteristics. Figure 19. NAND Data Read Timing Diagram ### **ARM Trace Timing Characteristics** Table 51 lists the ARM trace timing characteristics for Arria V devices. Most debugging tools have a mechanism to adjust the capture point of trace data. Table 51. ARM Trace Timing Requirements for Arria V Devices | Description | Min | Max | Unit | |---------------------------------|------------|-----|------| | CLK clock period | 12.5 | _ | ns | | CLK maximum duty cycle | 45 | 55 | % | | CLK to D0 –D7 output data delay | <b>–</b> 1 | 1 | ns | ### **UART Interface** The maximum UART baud rate is 6.25 megasymbols per second. ### **GPIO** Interface The minimum detectable general-purpose I/O (GPIO) pulse width is 2 $\mu$ s. The pulse width is based on a debounce clock frequency of 1 MHz. Configuration Specification Page 51 ## **Configuration Specification** This section provides configuration specifications and timing for Arria V devices. ## **POR Specifications** Table 52 lists the specifications for fast and standard POR for Arria V devices. Table 52. Fast and Standard POR Delay Specification for Arria V Devices (1) | POR Delay | Minimum | Maximum | Unit | |-----------|---------|-------------------|------| | Fast | 4 | 12 <sup>(2)</sup> | ms | | Standard | 100 | 300 | ms | #### Notes to Table 52: - (1) Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (2) The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. ## **JTAG Configuration Timing** Table 53 lists the JTAG timing parameters and values for Arria V devices. Table 53. JTAG Timing Parameters and Values for Arria V Devices | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|--------------------|-------------------|------| | t <sub>JCP</sub> | TCK clock period | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period | 167 <sup>(1)</sup> | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 12 <sup>(2)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 <sup>(2)</sup> | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 <sup>(2)</sup> | ns | ### Notes to Table 53: - The minimum TCK clock period is 167 ns if V<sub>CCBAT</sub> is within the range 1.2 V 1.5 V when you perform the volatile key programming. - (2) A 1-ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO} = 13$ ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. Page 52 Configuration Specification ## **FPP Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Arria V devices. ### DCLK-to-DATA[] Ratio (r) for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP x16 where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Table 54 lists the DCLK-to-DATA[] ratio for each combination. Table 54. DCLK-to-DATA[] Ratio for Arria V Devices | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] ratio (r) | |----------------------|------------|-------------|--------------------------| | | Off | Off | 1 | | EDD (9 hit wide) | On | Off | 1 | | FPP (8-bit wide) | Off | On | 2 | | | On | On | 2 | | | Off | Off | 1 | | FPP (16-bit wide) | On | Off | 2 | | TITI (10-bit wide) | Off | On | 4 | | | On | On | 4 | Configuration Specification Page 53 ## FPP Configuration Timing when DCLK to DATA[] = 1 Figure 20 shows the timing waveform for a FPP configuration when using a MAX $^{\otimes}$ II device as an external host. This timing waveform shows timing when the DCLK-to-DATA[] ratio is 1. When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP x8 and FPP x16. For the respective DCLK-to-DATA[] ratio, refer to Table 54. Figure 20. DCLK-to-DATA[] FPP Configuration Timing Waveform When the Ratio is 1 (1) #### Notes to Figure 20: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Arria V device holds nSTATUS low for the time of the POR delay. - (3) After power up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) For FPP x16, use DATA [15..0]. For FPP x8, use DATA [7..0]. DATA [15..5] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (6) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high when the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Page 54 Configuration Specification Table 55 lists the timing parameters for Arria V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 55. DCLK-to-DATA[] FPP Timing Parameters for Arria V Devices When the Ratio is 1 | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{\text{CFG}}$ | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(1)</sup> | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(2)</sup> | μs | | t <sub>CF2CK</sub> (3) | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> (3) | nstatus high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP x8/ x16) | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | ### Notes to Table 55: - $(1) You can obtain this value if you do not delay configuration by extending the \verb|nconfig| or the \verb|nstatus| low pulse width.$ - (2) You can obtain this value if you do not delay configuration by externally holding the ${\tt nSTATUS}$ low. - (3) If ${\tt nstatus}$ is monitored, follow the $t_{\tt ST2CK}$ specification. If ${\tt nstatus}$ is not monitored, follow the $t_{\tt CF2CK}$ specification. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. Configuration Specification Page 55 ### FPP Configuration Timing when DCLK to DATA[] > 1 Figure 21 shows the timing waveform for a FPP configuration when using a MAX II device or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is more than 1. Figure 21. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1) #### Notes to Figure 21: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Arria V device holds nSTATUS low for the time as specified by the POR delay. - (3) After power up, before and during configuration, CONF\_DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 54 on page 1–52. - (6) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [15..0] pins prior to sending the first DCLK rising edge. - (7) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high after the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low. Page 56 Configuration Specification Table 56 lists the timing parameters for Arria V devices when the DCLK-to-DATA[] ratio is more than 1. Table 56. DCLK-to-DATA[] FPP Timing Parameters for Arria V Devices When the Ratio is >1 (1) | Symbol | Parameter | Minimum | Maximum | Unit | | |------------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------|--| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | | t <sub>CFG</sub> | nconfig low pulse width | 2 | _ | μs | | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(2)</sup> | μs | | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(3)</sup> | μs | | | t <sub>CF2CK</sub> (4) | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | | t <sub>ST2CK</sub> (4) | nstatus high to first rising edge of DCLK | 2 | _ | μs | | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N - 1/f <sub>DCLK</sub> <sup>(5)</sup> | _ | ns | | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | | S | | | t <sub>CLK</sub> | DCLK period 1/f <sub>MAX</sub> | | _ | S | | | f <sub>MAX</sub> | DCLK frequency (FPP x8/ x16) | _ | 125 | MHz | | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (6) | 175 | 437 | μs | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | | #### Notes to Table 56: - (1) Use these timing parameters when you use decompression and the design security features. - (2) This value can be obtained if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (3) This value can be obtained if you do not delay configuration by externally holding ${\tt nSTATUS}$ low. - (4) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. - (5) N is the DCLK-to-DATA[] ratio and $f_{DCLK}$ is the DCLK frequency of the system. - (6) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. Configuration Specification Page 57 ## **AS Configuration Timing** Figure 22 shows the timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing. Figure 22. AS Configuration Timing Waveform #### Notes to Figure 22: - (1) If you are using AS x4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from the internal oscillator or CLKUSR pin. - (3) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Table 57 lists the timing parameters for AS x1 and AS x4 configurations in Arria V devices. The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration. The $t_{CF2CD}$ , $t_{CF2ST0}$ , $t_{CFG}$ , $t_{STATUS}$ , and $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in Table 59 on page 1–59. You can obtain the $t_{CF2ST1}$ value if you do not delay configuration by externally holding nSTATUS low. Table 57. AS Timing Parameters for AS x1 and x4 Configurations in Arria V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------|--------| | t <sub>co</sub> | DCLK falling edge to the AS_DATAO/ASDO output | _ | 4 | ns | | t <sub>SU</sub> | Data setup time before the falling edge on DCLK | 1.5 | _ | ns | | t <sub>DH</sub> | Data hold time after the falling edge on DCLK | 0 | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 x maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | Page 58 Configuration Specification Table 58 lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. | Table 58. DCLK | Frequency | <b>Specification</b> | in the AS | <b>Configuration Scheme</b> | |----------------|-----------|----------------------|-----------|-----------------------------| |----------------|-----------|----------------------|-----------|-----------------------------| | Parameter | Minimum | Typical | Maximum | Unit | |-------------------------------|---------|---------|---------|------| | | 5.3 | 7.9 | 12.5 | MHz | | DCLK frequency in AS | 10.6 | 15.7 | 25.0 | MHz | | configuration scheme | 21.3 | 31.4 | 50.0 | MHz | | | 42.6 | 62.9 | 100.0 | MHz | | Remote update only in AS mode | _ | _ | 12.5 | MHz | ## **PS Configuration Timing** Figure 23 shows the timing waveform for a PS configuration when using a MAX II device or microprocessor as an external host. Figure 23. PS Configuration Timing Waveform (1) #### Notes to Figure 23: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Arria V device holds nSTATUS low for the time of the POR delay. - (3) After power up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high after the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (6) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low. Configuration Specification Page 59 Table 59 lists the PS timing parameter for Arria V devices. Table 59. PS Timing Parameters for Arria V Devices | Symbol | Parameter | Minimum | Maximum | Unit | | |------------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------------------|--------|--| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | | $t_{\text{CFG}}$ | nCONFIG low pulse width | 2 | _ | μs | | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(1)</sup> | μs | | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(2)</sup> | μs | | | t <sub>CF2CK</sub> (3) | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | | t <sub>ST2CK</sub> (3) | nstatus high to first rising edge of DCLK | 2 | _ | μs | | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μs | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 x maximum DCLK period | _ | _ | | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR<br>period) | _ | | | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | | #### Notes to Table 59: - (1) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (2) You can obtain this value if you do not delay configuration by externally holding ${\tt nSTATUS}$ low. - (3) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. Page 60 Configuration Specification ### **Initialization** Table 60 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency for Arria V devices. Table 60. Initialization Clock Source Option and the Maximum Frequency for Arria V Devices | Initialization Clock Source | Configuration Schemes | Maximum<br>Frequency<br>(MHz) | Minimum Number of<br>Clock Cycles | |-----------------------------|-----------------------|-------------------------------|-----------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | | | CLKUSR (1) | PS and FPP | 125 | $T_{init}$ | | CLKUSK | AS | 100 | | #### Note to Table 60: ## **Configuration Files** Use Table 61 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. Table 61 lists the uncompressed raw binary file (.rbf) sizes for Arria V devices. Table 61. Uncompressed .rbf Sizes for Arria V Devices | Variant | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) | |-------------|-------------|--------------------------------|------------------------| | | A1 | 71,015,552 | 439,960 | | | A3 | 71,015,552 | 439,960 | | | A5 | 101,740,640 | 446,360 | | Arrio V CV | A7 | 101,740,640 | 446,360 | | Arria V GX | B1 | 137,784,928 | 457,368 | | | B3 | 137,784,928 | 457,368 | | | B5 | 185,915,648 | 463,128 | | | B7 | 185,915,648 | 463,128 | | | C3 | 71,015,552 | 439,960 | | Arria V GT | C7 | 101,740,640 | 446,360 | | AIIIa V G I | D3 | 137,784,928 | 457,368 | | | D7 | 185,915,648 | 463,128 | | Arrio V CV | B3 | 185,903,520 | 450,968 | | Arria V SX | B5 | 185,903,520 | 450,968 | | Aia V.CT | D3 | 185,903,520 | 450,968 | | Arria V ST | D5 | 185,903,520 | 450,968 | <sup>(1)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box. Configuration Specification Page 61 Table 62 lists the minimum configuration time estimation for Arria V devices. The estimated values are based on the configuration .rbf sizes in Table 61. Table 62. Minimum Configuration Time Estimation for Arria V Devices | | | | Active Se | erial <sup>(1)</sup> | | Fast Passiv | ve Parallel <sup>(2)</sup> | |------------|-------------|-------|---------------|---------------------------------------|-------|---------------|---------------------------------------| | Variant | Member Code | Width | DCLK<br>(MHz) | Minimum<br>Configuration<br>Time (ms) | Width | DCLK<br>(MHz) | Minimum<br>Configuration Time<br>(ms) | | | A1 | 4 | 100 | 178 | 16 | 125 | 36 | | | А3 | 4 | 100 | 178 | 16 | 125 | 36 | | | A5 | 4 | 100 | 255 | 16 | 125 | 51 | | Arria V CV | A7 | 4 | 100 | 255 | 16 | 125 | 51 | | Arria V GX | B1 | 4 | 100 | 344 | 16 | 125 | 69 | | | В3 | 4 | 100 | 344 | 16 | 125 | 69 | | | B5 | 4 | 100 | 465 | 16 | 125 | 93 | | | В7 | 4 | 100 | 465 | 16 | 125 | 93 | | | C3 | 4 | 100 | 178 | 16 | 125 | 36 | | Arria V CT | C7 | 4 | 100 | 255 | 16 | 125 | 51 | | Arria V GT | D3 | 4 | 100 | 344 | 16 | 125 | 69 | | | D7 | 4 | 100 | 465 | 16 | 125 | 93 | | Arria V SX | В3 | 4 | 100 | 465 | 16 | 125 | 93 | | AIIIA V SX | B5 | 4 | 100 | 465 | 16 | 125 | 93 | | Arria V ST | D3 | 4 | 100 | 465 | 16 | 125 | 93 | | AIIIA V SI | D5 | 4 | 100 | 465 | 16 | 125 | 93 | #### Notes to Table 62: ## **Remote System Upgrades Circuitry Timing Specification** Table 63 lists the timing parameter specifications for the remote system upgrade circuitry. Table 63. Remote System Upgrade Circuitry Timing Specification (Part 1 of 2) | Parameter | Minimum | Maximum | Unit | |-----------------------------|---------|---------|------| | t <sub>MAX_RU_CLK</sub> (1) | _ | 40 | MHz | | t <sub>RU_nCONFIG</sub> (2) | 250 | _ | ns | <sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(2)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. Page 62 Configuration Specification Table 63. Remote System Upgrade Circuitry Timing Specification (Part 2 of 2) | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>RU_nRSTIMER</sub> (3) | 250 | _ | ns | #### Notes to Table 63: - (1) This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction, the clock user-supplied to the ALTREMOTE\_UPDATE megafunction must meet this specification. - (2) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (3) This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. ## **User Watchdog Internal Oscillator Frequency Specification** Table 64 lists the frequency specifications for the user watchdog internal oscillator. **Table 64. User Watchdog Internal Oscillator Frequency Specifications** | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | I/O Timing Page 63 ## I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Arria V Devices Documentation webpage. ## **Programmable IOE Delay** Table 65 lists the Arria V I/O element (IOE) programmable delay settings. Table 65. IOE Programmable Delay for Arria V Devices | Parameter (1) Available Settings | Available | Minimum | Fast | Model | | S | low Mode | el | | 11!4 | |----------------------------------|------------|------------|------------|-------|-------|--------------|----------|------------|-------|------| | | Offset (2) | Industrial | Commercial | -C4 | -C5 | - <b>C</b> 6 | -I3 | <b>-15</b> | Unit | | | D1 | 32 | 0 | 0.508 | 0.517 | 0.870 | 1.063 | 1.063 | 0.872 | 1.057 | ns | | D3 | 8 | 0 | 1.763 | 1.795 | 2.999 | 3.496 | 3.571 | 3.031 | 3.643 | ns | | D4 | 32 | 0 | 0.508 | 0.518 | 0.869 | 1.063 | 1.063 | 1.063 | 1.057 | ns | | D5 | 32 | 0 | 0.508 | 0.517 | 0.870 | 1.063 | 1.063 | 0.872 | 1.057 | ns | #### Notes to Table 65: - (1) You can set this value in the Quartus II software by selecting D1, D3, D4, and D5 in the Assignment Name column of Assignment Editor. - (2) Minimum offset does not include the intrinsic delay. ## **Programmable Output Buffer Delay** Table 66 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment. **Table 66. Programmable Output Buffer Delay** | Symbol | Parameter | Typical | Unit | |---------|----------------------------|----------------|----------------| | | | 0 (default) ps | | | D | Rising and/or falling edge | 50 | ps<br>ps<br>ps | | DOUTBUF | delay | 100 | | | | | 150 | ps | Page 64 Glossary # Glossary Table 67 lists the glossary for this datasheet. Table 67. Glossary Table (Part 1 of 4) | Letter | Subject | Definitions | |--------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Α | | | | В | _ | _ | | C | | | | D | Differential I/O<br>Standards | Single-Ended Waveform Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground Differential Waveform V <sub>ID</sub> Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground Transmitter Output Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) | | E | _ | | | | f <sub>HSCLK</sub> | Left/right PLL input clock frequency. | | F | f <sub>HSDR</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | G | | | | Н | _ | _ | | I | | | Glossary Page 65 Table 67. Glossary Table (Part 2 of 4) | Letter | Subject | Definitions | |--------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). JTAG Timing Specifications: TMS TDI | | J | JTAG Timing<br>Specifications | TCK $t_{JPZX} \longrightarrow t_{JPCO} \longrightarrow t_{JPXZ}$ TDO | | K | | | | L | | | | M | _ | _ | | 0 | | | | | | Diagram of PLL Specifications (1) | | Р | PLL<br>Specifications | CLKOUT Pins four_Ext Core Clock Reconfigurable in User Mode Switchover CLKOUT Pins four_CLK Counters | | | | Note: (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. | | Q | _ | <del>-</del> | | R | R <sub>L</sub> | Receiver differential input discrete resistor (external to the Arria V device). | Page 66 Glossary Table 67. Glossary Table (Part 3 of 4) | Letter | Subject | Definitions | | | |--------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Sampling<br>window (SW) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown: Bit Time | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. Single-Ended Voltage Referenced I/O Standard VoHOCO VOH VOH VOH VOH VOL VOL VOL VO | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{\text{CO}}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | High-speed I/O block—Duty cycle on high-speed transmitter output clock. | | | | | <b>t</b> <sub>DUTY</sub> | Timing Unit Interval (TUI) | | | | Т | 5011 | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_0/w)$ | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the GPIO driven by a PLL | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%) | | | | U | | | | | Glossary Page 67 Table 67. Glossary Table (Part 4 of 4) | Letter | Subject | Definitions | |--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC Common mode input voltage. | | | V <sub>ICM</sub> | Input Common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | V <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output Common mode voltage—The common mode of the differential signal at the transmitter. | | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | <b>V</b> <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—Clock Boost Factor | | Χ, | | | | Y, | | _ | | Z | | | Page 68 Document Revision History # **Document Revision History** Table 68 lists the revision history for this document. Table 68. Document Revision History (Part 1 of 2) | Date | Version | Changes | | | | |---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Fab | 0.7 | ■ Updated V <sub>CCRSTCLK_HPS</sub> maximum specification in Table 1. | | | | | February 2014 | 3.7 | ■ Added V <sub>CC_AUX_SHARED</sub> specification in Table 1. | | | | | | | Added "HPS PLL Specifications". | | | | | | | <ul> <li>Added Table 24, Table 39, and Table 40.</li> </ul> | | | | | December 2013 | 3.6 | Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59. | | | | | | | ■ Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19. | | | | | | | Removed table: GPIO Pulse Width for Arria V Devices. | | | | | August 2012 | 3.5 | Removed "Pending silicon characterization" note in Table 29. | | | | | August 2013 | 3.5 | <ul><li>Updated Table 25.</li></ul> | | | | | August 2013 | 3.4 | Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64. | | | | | | | Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, and Table 29. | | | | | June 2013 | 3.3 | Updated Table 20, Table 21, Table 25, and Table 38. | | | | | | | Added Table 37. | | | | | | | ■ Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23. | | | | | May 2013 | 3.2 | <ul><li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li></ul> | | | | | | | <ul> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL<br/>Specifications" section.</li> </ul> | | | | | | | Added HPS reset information in the "HPS Specifications" section. | | | | | March 2013 | 3.1 | <ul><li>Added Table 60.</li></ul> | | | | | Maich 2013 | 3.1 | <ul><li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li></ul> | | | | | | | ■ Updated Figure 21. | | | | | | | Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60. | | | | | | | Removed table: Transceiver Block Jitter Specifications for Arria V Devices. | | | | | | | Added HPS information: | | | | | November 2012 | 3.0 | <ul><li>Added "HPS Specifications" section.</li></ul> | | | | | | 3.0 | <ul> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45,<br/>Table 46, Table 47, Table 48, Table 49, and Table 50.</li> </ul> | | | | | | | <ul> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> </ul> | | | | | | | <ul><li>Updated Table 3 and Table 5.</li></ul> | | | | Document Revision History Page 69 Table 68. Document Revision History (Part 2 of 2) | Date | Version | Changes | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | October 2012 | 2.4 | ■ Updated Arria V GX V <sub>CCR_GXBL/R</sub> , V <sub>CCT_GXBL/R</sub> , and V <sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4. | | October 2012 | 2.4 | <ul> <li>Added receiver VICM (AC coupled) and VICM (DC coupled) values, and transmitter VOCM<br/>(AC coupled) and VOCM (DC coupled) values in Table 20 and Table 21.</li> </ul> | | August 2012 | 2.3 | <ul> <li>Updated the SERDES factor condition in Table 30.</li> </ul> | | | | ■ Updated the maximum voltage for V <sub>I</sub> (DC input voltage) in Table 1. | | | | ■ Updated Table 20 to include the Arria V GX -I3 speed grade. | | July 2012 | 2.2 | ■ Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21. | | | | <ul><li>Updated the SERDES factor condition in Table 30.</li></ul> | | | | Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade. | | June 2012 | 2.1 | Updated $V_{CCR\_GXBL/R}$ , $V_{CCT\_GXBL/R}$ , and $V_{CCL\_GXBL/R}$ values in Table 4. | | | | Updated for the Quartus II software v12.0 release: | | | | Restructured document. | | | | Updated "Supply Current and Power Consumption" section. | | June 2012 | 2.0 | Updated Table 20, Table 21, Table 24, Table 25, Table 26, Table 35, Table 39, Table 43, and Table 52. | | | | Added Table 22, Table 23, and Table 33. | | | | ■ Added Figure 1–1 and Figure 1–2. | | | | Added "Initialization" and "Configuration Files" sections. | | | | ■ Updated Table 2–1. | | February 2012 | 1.3 | ■ Updated Transceiver-FPGA Fabric Interface rows in Table 2–20. | | | | ■ Updated V <sub>CCP</sub> description. | | December 2011 | 1.2 | ■ Updated Table 2–1 and Table 2–3. | | | | ■ Updated Table 2–1, Table 2–19, Table 2–26, and Table 2–36. | | November 2011 | 1.1 | ■ Added Table 2–5. | | | | ■ Added Figure 2–4. | | August 2011 | 1.0 | Initial release. | Page 70 Document Revision History # **Arria V GZ Device Datasheet** AV-51002-3.7 Datasheet > This document covers the electrical and switching characteristics for Arria® V GZ devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This document also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay. For information regarding the densities and packages of devices in the Arria V GZ family, refer to the Arria V Device Overview. # **Electrical Characteristics** The following sections describe the electrical characteristics of Arria V GZ devices. # **Operating Conditions** When you use Arria V GZ devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Arria V GZ devices, you must consider the operating requirements described in this datasheet. Arria V GZ devices are offered in commercial and industrial temperature grades. Commercial devices are offered in -3 (fastest) and -4 core speed grades. Industrial devices are offered in -3L and -4 core speed grades. Arria V GZ devices are offered in -2 and -3 transceiver speed grades. Table 1 lists the industrial and commercial speed grades for the Arria V GZ devices. Table 1. Commercial and Industrial Speed Grade Offering for Arria V GZ Devices (1), (2), (3) | Transceiver Speed Grade | Core Speed Grade | | | | | | | |-------------------------|------------------|-----|-----|-----|--|--|--| | iransceiver speeu uraue | C3 | C4 | I3L | 14 | | | | | 2 | Yes | _ | Yes | _ | | | | | 3 | _ | Yes | _ | Yes | | | | #### Notes to Table 1: - (1) C = Commercial temperature grade; I = Industrial temperature grade. - (2) Lower number refers to faster speed grade. - (3) L = Low power devices © 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. Page 2 Electrical Characteristics ## **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Arria V GZ devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 2 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 2. Absolute Maximum Ratings for Arria V GZ Devices | Symbol | Description | Minimum | Maximum | Unit | |-----------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Power supply for core voltage and periphery circuitry | -0.5 | 1.35 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | -0.5 | 1.8 | V | | V <sub>CCPGM</sub> | Power supply for configuration pins | -0.5 | 3.9 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | -0.5 | 3.4 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.9 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.9 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | | V <sub>CCD_FPLL</sub> | PLL digital power supply | -0.5 | 1.8 | V | | V <sub>CCA_FPLL</sub> | PLL analog power supply | -0.5 | 3.4 | V | | V <sub>I</sub> | DC input voltage | -0.5 | 3.8 | V | | T <sub>J</sub> | Operating junction temperature | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (No bias) | -65 | 150 | °C | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | Table 3 lists the absolute conditions for the transceiver power supply for Arria V GZ devices. Table 3. Transceiver Power Supply Absolute Conditions for Arria V GZ Devices | Symbol | Description | Minimum | Maximum | Unit | |-----------------------|-----------------------------------------------------|---------|---------|------| | V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side) | -0.5 | 3.75 | V | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side) | -0.5 | 3.75 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | -0.5 | 1.8 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5 | 1.8 | V | Electrical Characteristics Page 3 ### **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage shown in Table 4 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years. Table 4 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. Table 4. Maximum Allowed Overshoot During Transitions for Arria V GZ Devices | Symbol | Description | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit | |---------|------------------|---------------|-----------------------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 64 | % | | | | 3.9 | 36 | % | | | | 3.95 | 21 | % | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | 4.05 | 7 | % | | | | 4.1 | 4 | % | | | | 4.15 | 2 | % | | | | 4.2 | 1 | % | Page 4 Electrical Characteristics # **Recommended Operating Conditions** This section lists the functional operating limits for the AC and DC parameters for Arria V GZ devices. Table 5 lists the steady-state voltage and current values expected from Arria V GZ devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 5. Recommended Operating Conditions for Arria V GZ Devices | Symbol | Description | Condition | Minimum | Typical | Maximum | Unit | |------------------------|--------------------------------------------------------------------------|--------------|---------|---------|-------------------|------| | V <sub>CC</sub> | Core voltage and periphery circuitry power supply ${}^{(3)}$ | _ | 0.82 | 0.85 | 0.88 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology | _ | 1.45 | 1.50 | 1.55 | V | | V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology | _ | 2.375 | 2.5 | 2.625 | V | | V (1) | I/O pre-driver (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | V <sub>CCPD</sub> (1) | I/O pre-driver (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIO</sub> | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | V | | | I/O buffers (1.35 V) power supply | _ | 1.283 | 1.35 | 1.45 | V | | | I/O buffers (1.25 V) power supply | _ | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | _ | 1.45 | 1.5 | 1.55 | V | | V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | т | Operating impation to a section | Commercial | 0 | _ | 85 | °C | | $T_J$ | Operating junction temperature | Industrial | -40 | _ | 100 | °C | | + | Dower ounnly rome time | Standard POR | 200 μs | _ | 100 ms | _ | | t <sub>RAMP</sub> | Power supply ramp time | Fast POR | 200 μs | _ | 4 ms | _ | ### Notes to Table 5: $<sup>(1) \</sup>quad V_{CCPD} \ must \ be \ 2.5 \ V \ when \ V_{CCIO} \ is \ 2.5, \ 1.8, \ 1.5, \ 1.35, \ 1.25 \ or \ 1.2 \ V. \ V_{CCPD} \ must \ be \ 3.0 \ V \ when \ V_{CCIO} \ is \ 3.0 \ V.$ <sup>(2)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up. <sup>(3)</sup> The $V_{CC}$ core supply must be set to 0.9 V if the Partial Reconfiguration (PR) feature is used. Electrical Characteristics Page 5 Table 6 lists the transceiver power supply recommended operating conditions for Arria V GZ devices. Table 6. Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices | Symbol | Description | Minimum | Typical | Maximum | Unit | |--------------------------------|-----------------------------------------------------|---------|---------|---------|------| | V (1) (3) | Transaciver channel DLL newer cumply (left cide) | 2.85 | 3.0 | 3.15 | V | | V <sub>CCA_GXBL</sub> (1), (3) | Transceiver channel PLL power supply (left side) | 2.375 | 2.5 | 2.625 | V | | V (1) (3) | Transceiver channel PLL power supply (right side) | 2.85 | 3.0 | 3.15 | V | | V <sub>CCA_GXBR</sub> (1), (3) | Transceiver channel FLL power supply (fight side) | 2.375 | 2.5 | 2.625 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side) | 0.82 | 0.85 | 0.88 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side) | 0.82 | 0.85 | 0.88 | V | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side) | 0.82 | 0.85 | 0.88 | V | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCR_GXBL</sub> (2) | Receiver analog power supply (left side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 1.07 | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCR_GXBR</sub> (2) | Receiver analog power supply (right side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 1.07 | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCT_GXBL</sub> (2) | Transmitter analog power supply (left side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 1.07 | | | | | 0.82 | 0.85 | 0.88 | | | V <sub>CCT_GXBR</sub> (2) | Transmitter analog power supply (right side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 1.07 | | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | 1.425 | 1.5 | 1.575 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | 1.425 | 1.5 | 1.575 | V | ### Notes to Table 6: <sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V. <sup>(2)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V. <sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V. Page 6 Electrical Characteristics Table 7 shows the transceiver power supply voltage requirements for various conditions. Table 7. Transceiver Power Supply Voltage Requirements for Arria V GZ Devices | Conditions | VCCR_GXB and VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit | |-------------------------------------------------------------|---------------------------|----------|----------|------| | If BOTH of the following conditions are true: | | | | | | ■ Data rate > 10.3 Gbps. | 1.05 | | | | | ■ DFE is used. | | | | | | If ANY of the following conditions are true (1): | | 3.0 | | | | <ul><li>ATX PLL is used.</li></ul> | | 0.0 | | | | ■ Data rate > 6.5Gbps. | 1.0 | | 1.5 | V | | ■ DFE (data rate ≤10.3 Gbps), AEQ, or EyeQ feature is used. | | | 1.0 | V | | If ALL of the following conditions are true: | | | | | | <ul><li>ATX PLL is not used.</li></ul> | 0.85 | 2.5 | | | | ■ Data rate <= 6.5Gbps. | 0.00 | 2.0 | | | | DFE, AEQ, and EyeQ are not used. | | | | | #### Notes to Table 7: - (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions. - (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply. ### **DC Characteristics** This section lists the following specifications: - Supply Current - I/O Pin Leakage Current - Bus Hold Specifications - On-Chip Termination (OCT) Specifications - Pin Capacitance - Hot Socketing ### **Supply Current** Standby current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Electrical Characteristics Page 7 ## I/O Pin Leakage Current Table 8 lists the Arria V GZ I/O pin leakage current specifications. Table 8. I/O Pin Leakage Current for Arria V GZ Devices (1) | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------|--------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin | $V_I = 0 V \text{ to } V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$ | -30 | _ | 30 | μΑ | #### Note to Table 8: (1) If $V_0 = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu A$ of leakage current per I/O is expected. ## **Bus Hold Specifications** Table 9 lists the Arria V GZ device family bus hold specifications. Table 9. Bus Hold Parameters for Arria V GZ Devices | | | | | V <sub>CCIO</sub> | | | | | | | | | | |-------------------------------|-------------------|------------------------------------------------|-------|-------------------|-------|------|-------|------|-------|------|-------|------|------| | Parameter | Symbol | Conditions | 1.2 | 2 V | 1.5 | 5 V | 1.8 | B V | 2. | 5 V | 3.0 | ) V | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Low<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5 | _ | 25.0 | _ | 30.0 | _ | 50.0 | _ | 70.0 | _ | μА | | High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _ | -25.0 | _ | -30.0 | _ | -50.0 | _ | -70.0 | _ | μА | | Low<br>overdrive<br>current | I <sub>ODL</sub> | OV < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 120 | _ | 160 | _ | 200 | | 300 | _ | 500 | μА | | High<br>overdrive<br>current | I <sub>ODH</sub> | OV < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -120 | _ | -160 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold<br>trip point | $V_{TRIP}$ | _ | 0.45 | 0.95 | 0.50 | 1.00 | 0.68 | 1.07 | 0.70 | 1.70 | 0.80 | 2.00 | V | ## **On-Chip Termination (OCT) Specifications** If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 10 lists the Arria V GZ OCT termination calibration accuracy specifications. Table 10. OCT Calibration Accuracy Specifications for Arria V GZ Devices (1) (Part 1 of 2) | Sumbol | Description | Conditions | Calibratio | IIn:4 | | |---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|--------|------| | Symbol | Description | Conditions | C3, I3L | C4, I4 | Unit | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5,<br>1.2 V | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5,<br>1.2 V | ±15 | ±15 | % | Page 8 Electrical Characteristics Table 10. OCT Calibration Accuracy Specifications for Arria V GZ Devices (1) (Part 2 of 2) | Cumbal | Description | Conditions | Calibratio | llm:4 | | |---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------|------------|------| | Symbol | Description | Conditions | C3, I3L | C4, I4 | Unit | | $34\text{-}\Omega$ and $40\text{-}\Omega$ R <sub>S</sub> | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25,<br>1.2 V | ±15 | ±15 | % | | $48\text{-}\Omega$ $60\text{-}\Omega$ and $80\text{-}\Omega\text{R}_\text{S}$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V | -10 to +40 | -10 to +40 | % | | 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V | -10 to +40 | -10 to +40 | % | | $60$ - $\Omega$ and $120$ - $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 | -10 to +40 | -10 to +40 | % | | 25-ΩR <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15 | ±15 | % | #### Note to Table 10: Table 11 lists the Arria V GZ OCT without calibration resistance tolerance to PVT changes. Table 11. OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices | Sumbal | Description | Conditions | Resistance | II mid | | |-----------------------------|----------------------------------------------------------------|-----------------------------------|------------|--------|------| | Symbol | Description | Conditions | C3, I3L | C4, I4 | Unit | | 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25-Ω setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25-Ω setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25-Ω setting) | V <sub>CCIO</sub> = 1.2 V | ±50 | ±50 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50-Ω setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50-Ω setting) | V <sub>CCIO</sub> = 1.2 V | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5 V | ±25 | ±25 | % | <sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only. Electrical Characteristics Page 9 Table 12 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 12 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without re-calibration. Equation 1. OCT Variation Without Re-Calibration for Arria V GZ Devices (1), (2), (3), (4), (5), (6) $$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \ \frac{dR}{dT} \times \Delta T \rangle \pm \langle \ \frac{dR}{dV} \times \Delta V \rangle \bigg)$$ #### Notes to Equation 1: - (1) The $R_{OCT}$ value shows the range of OCT resistance with the variation of temperature and $V_{CCIO}$ . - (2) R<sub>SCAL</sub> is the OCT resistance value at power-up. - (3) $\Delta T$ is the variation of temperature with respect to the temperature at power-up. - (4) $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power-up. - (5) dR/dT is the percentage change of $R_{SCAL}$ with temperature. - (6) dR/dV is the percentage change of $R_{SCAL}$ with voltage. Table 12 lists the on-chip termination variation after power-up calibration. Table 12. OCT Variation after Power-Up Calibration for Arria V GZ Devices (1) | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|-------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.0297 | | | | | 2.5 | 0.0344 | | | dR/dV | OCT variation with voltage without re-calibration | 1.8 | 0.0499 | %/mV | | | To campitation | 1.5 | 0.0744 | | | | | 1.2 | 0.1241 | | | | | 3.0 | 0.189 | | | | | 2.5 | 0.208 | | | dR/dT | OCT variation with temperature without re-calibration | 1.8 | 0.266 | %/°C | | | To campitation | 1.5 | 0.273 | | | | | 1.2 | 0.317 | | #### Note to Table 12: ### **Pin Capacitance** Table 13 lists the Arria V GZ pin capacitance. Table 13. Pin Capacitance for Arria V GZ Devices | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on the top and bottom I/O pins | 6 | pF | | C <sub>IOLR</sub> | Input capacitance on the left and right I/O pins | 6 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF | <sup>(1)</sup> Valid for a $V_{CCIO}$ range of $\pm 5\%$ and a temperature range of $0^\circ$ to $85^\circ C$ . Page 10 Electrical Characteristics ### **Hot Socketing** Table 14 lists the hot socketing specifications for Arria V GZ devices. **Table 14. Hot Socketing Specifications for Arria V GZ Devices** | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | #### Note to Table 14: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |I<sub>IOPIN</sub>| = C dv/dt, in which C is the I/O pin capacitance and dv/dt is the slew rate. ## **Internal Weak Pull-Up Resistor** Table 15 lists the weak pull-up resistor values for Arria V GZ devices. Table 15. Internal Weak Pull-Up Resistor for Arria V GZ Devices (1), (2) | Symbol | Description | V <sub>CCIO</sub> Conditions (V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit | |-----------------|---------------------------------------------------------|-------------------------------------------------|----------------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor before and during | 1.8 ±5% | 25 | kΩ | | R <sub>PU</sub> | configuration, as well as user mode if you enable the | 1.5 ±5% | 25 | kΩ | | | programmable pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | #### Notes to Table 15: - (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. - (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . - (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . - (4) These specifications are valid with a ±10% tolerance to cover changes over PVT. ## I/O Standard Specifications Table 16 through Table 21 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Arria V GZ devices. The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. For an explanation of the terms used in Table 16 through Table 21, refer to "Glossary" on page 48. Table 16. Single-Ended I/O Standards for Arria V GZ Devices (Part 1 of 2) | I/O | | V <sub>CCIO</sub> (V) | | VIL | (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|------|-----------------------|------|------|-----|-----------------|-----|---------------------|-------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mÅ) | (mÅ) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | Electrical Characteristics Page 11 Table 16. Single-Ended I/O Standards for Arria V GZ Devices (Part 2 of 2) | 1/0 | V <sub>CCIO</sub> (V) | | | VII | _ (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |----------|-----------------------|-----|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mA) | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> –<br>0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 2 | -2 | Table 17. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices | I/O Ctondovd | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | |-------------------------|-------|-----------------------|-------|-----------------------------|-------------------------|--------------------------------------------------------|-----------------------------|----------------------------|-----------------------------| | I/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Мах | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 ×<br>V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$ | 0.51 ×<br>V <sub>CCIO</sub> | V <sub>REF</sub> –<br>0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 ×<br>V <sub>CCIO</sub> | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>VCCIO | 0.51 ×<br>V <sub>CCIO</sub> | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 ×<br>V <sub>CCIO</sub> | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.51 ×<br>V <sub>CCIO</sub> | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 ×<br>V <sub>CCIO</sub> | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>VCCIO | 0.51 ×<br>V <sub>CCIO</sub> | | SSTL-12<br>Class I, II | 1.14 | 1.20 | 1.26 | 0.49 ×<br>V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$ | 0.51 ×<br>V <sub>CCIO</sub> | 0.49 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>VCCIO | 0.51 ×<br>V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 ×<br>V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.53 ×<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 ×<br>V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$ | $\begin{array}{c} 0.51 \times \\ V_{CCIO} \end{array}$ | _ | _ | _ | Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V GZ Devices (Part 1 of 2) | I/O Standard | $V_{IL(DC)}(V)$ | | V <sub>IH(DC)</sub> (V) | | V <sub>IL(AC)</sub> (V) | AC) (V) V <sub>IH(AC)</sub> (V) | | V <sub>OH</sub> (V) | I (mA) | I <sub>oh</sub> (mA) | | |--------------------|-----------------|-----------------------------|--------------------------|-------------------------|-------------------------|---------------------------------|----------------------------|-------------------------|----------------------|----------------------|--| | i/o Stanuaru | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>ol</sub> (mA) | ioh (iiiA) | | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | Page 12 Electrical Characteristics Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V GZ Devices (Part 2 of 2) | I/O Ctondord | V <sub>IL(D(</sub> | <sub>C)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I (mA) | I ( A) | |-------------------------|--------------------|-----------------------------|--------------------------|--------------------------|----------------------------|--------------------------|----------------------------|-----------------------------|----------------------|----------------------| | I/O Standard | Min | Max | Min | Max | Max | Min | Max | Min | I <sub>ol</sub> (mA) | I <sub>oh</sub> (mA) | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> –<br>0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 ×<br>V <sub>CCIO</sub> | 0.8 ×<br>V <sub>CCIO</sub> | 8 | -8 | | SSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | 0.2 ×<br>V <sub>CCIO</sub> | 0.8 ×<br>V <sub>CCIO</sub> | 16 | -16 | | SSTL-135<br>Class I, II | _ | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> –<br>0.16 | V <sub>REF</sub> + 0.16 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-125<br>Class I, II | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | SSTL-12<br>Class I, II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.2 *<br>V <sub>CCIO</sub> | 0.8 *<br>V <sub>CCIO</sub> | _ | _ | | HSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> – 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | 0.75 ×<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | 0.75 ×<br>V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1 ×<br>V <sub>CCIO</sub> | 0.9 ×<br>V <sub>CCIO</sub> | _ | _ | Table 19. Differential SSTL I/O Standards for Arria V GZ Devices (Part 1 of 2) | | | | | | | <u> </u> | | | | | |-------------------------|-----------------------|------|-------|----------------------------|-------------------------|------------------------------|------------------------|------------------------------|-----------------------------------------------|-----------------------------------------------| | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>SWING(DC)</sub> (V) | | | V <sub>X(AC)</sub> (V) | | V <sub>SWING</sub> | <sub>AC)</sub> (V) | | I/U Stallualu | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class<br>I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | _ | Electrical Characteristics Page 13 Table 19. Differential SSTL I/O Standards for Arria V GZ Devices (Part 2 of 2) | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>SWING(AC)</sub> (V) | | |------------------------|-----------------------|-----|------|----------------------------|-----|---------------------------|----------------------|-------------------------|----------------------------|------| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | -0.30 | 0.30 | ### Notes to Table 19: Table 20. Differential HSTL and HSUL I/O Standards for Arria V GZ Devices | I/O | ı | V <sub>CCIO</sub> (V) | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V) | | | V <sub>DIF(AC)</sub> (V) | | |------------------------|-----------|-----------------------|-----------|------|----------------------------|--------------------------------------|----------------------------|--------------------------------------|----------------------------|----------------------------|----------------------------|------|-----------------------------|--| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | | HSTL-15<br>Class I, II | 1.42<br>5 | 1.5 | 1.57<br>5 | 0.2 | | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.4 | _ | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub><br>+ 0.3 | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5 ×<br>V <sub>CCIO</sub> –<br>0.12 | 0.5×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> +<br>0.12 | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44 | | Table 21. Differential I/O Standard Specifications for Arria V GZ Devices (Part 1 of 2) | I/O | V <sub>CCIO</sub> (V) <sup>(9)</sup> | | V <sub>ID</sub> (mV) <sup>(7)</sup> | | V <sub>ICM(DC)</sub> (V) | | | V <sub>OD</sub> (V) <sup>(6)</sup> | | | V <sub>OCM</sub> (V) <sup>(6)</sup> | | | | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|-----|--------------------------|-----|------|------------------------------------|-------|-------|-------------------------------------|-----|-------|------|-------| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 22 on page 15. | | | | | | | For | | | | | | | | | 2.5 V | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS (1) | 2.373 | 2.0 | 2.023 | 100 | 1.25 V | _ | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | BLVDS (5) | 2.375 | 2.5 | 2.625 | 100 | _ | | _ | _ | _ | _ | | _ | _ | _ | _ | | RSDS<br>(HIO) (2) | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-<br>LVDS<br>(HIO) (3) | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)}$ ). Page 14 Electrical Characteristics Table 21. Differential I/O Standard Specifications for Arria V GZ Devices (Part 2 of 2) | 1/0 | V <sub>CC10</sub> (V) <sup>(9)</sup> | | V <sub>ID</sub> (mV) <sup>(7)</sup> | | V <sub>ICM(DC)</sub> (V) | | | V <sub>OD</sub> (V) <sup>(6)</sup> | | | V <sub>OCM</sub> (V) <sup>(6)</sup> | | | | | |------------|--------------------------------------|-----|-------------------------------------|-----|--------------------------|-----|-----|------------------------------------|-----|-----|-------------------------------------|-----|-----|-----|-----| | Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVPECL (8) | 2.375 | 2.5 | 2.625 | 300 | _ | _ | 0.6 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8 | _ | _ | _ | | | | | , (4) | 2.375 | 2.5 | 2.625 | 300 | _ | _ | 1 | D <sub>MAX</sub> > 700 Mbps | 1.6 | _ | _ | | | | | #### Notes to Table 21: - (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps. - (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V. - (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V. - (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. - (5) There are no fixed V<sub>ICM</sub>, V<sub>OD</sub>, and V<sub>OCM</sub> specifications for BLVDS. They depend on the system topology. - (6) RL range: $90 \le RL \le 110 \Omega$ . - (7) The minimum VID value is applicable over the entire common mode range, VCM. - (8) LVPECL is only supported on dedicated clock input pins. - (9) Differential inputs are powered by VCCPD which requires 2.5 V. ## **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. # **Switching Characteristics** This section provides performance characteristics of the Arria V GZ core and periphery blocks. # **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 22 lists the Arria V GZ transceiver specifications. Table 22. Transceiver Specifications for Arria V GZ Devices (1) (Part 1 of 5) | Symbol/ | Conditions | Tran | sceiver<br>Grade 2 | | Trai | Speed<br>3 | Unit | | |-----------------------------------------------|--------------------------------------------|-------|--------------------|----------------------------|------------|--------------|-----------------------|--------| | Description | | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | | | | | | | | | | Supported I/O Standards | Dedicated reference clock pin | 1.2 | | L, 1.4-V Po<br>erential LV | | | ., 2.5-V PC<br>I HCSL | ML, | | | RX reference clock pin | 1.4-V | PCML, 1 | .5-V PCM | L, 2.5-V | PCML, L | VPECL, an | d LVDS | | Input Reference Clock Frequency (CMU PLL) (7) | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference Clock Frequency (ATX PLL) (7) | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | | Rise time | 20% to 80% | _ | _ | 400 | _ | _ | 400 | 20 | | Fall time | 80% to 20% | _ | _ | 400 | _ | _ | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | Spread-spectrum modulating clock frequency | PCI Express® (PCIe®) | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum downspread | PCIe | _ | 0 to<br>-0.5 | _ | _ | 0 to<br>-0.5 | _ | % | | On-chip termination resistors | <del>_</del> | _ | 100 | _ | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> | Dedicated reference clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | RX reference clock pin | _ | _ | 1.2 | _ | _ | 1.2 | | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Peak-to-peak differential input voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) | Dedicated reference clock pin | 100 | 00/900/8 | 50 (2) | 1000/900/8 | | 50 (2) | mV | | | RX reference clock pin | 1. | 0/0.9/0.8 | 35 <sup>(3)</sup> 1.0/0.9 | | 0/0.9/0.8 | 35 <sup>(3)</sup> | mV | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for PCIe reference clock | 250 | | 550 | 250 | | 550 | mV | Page 16 Switching Characteristics Table 22. Transceiver Specifications for Arria V GZ Devices (1) (Part 2 of 5) | Symbol/ | Conditions | Trai | sceiver<br>Grade 2 | | Trai | Speed<br>3 | Unit | | |--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------|--------------------|-----------|---------|---------------|---------|-------------| | Description | | Min | Тур | Max | Min | Тур | Max | | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | dBc/Hz | | T DEFALL( D) | 1 kHz | _ | _ | -90 | _ | _ | -90 | dBc/Hz | | Transmitter REFCLK Phase Noise (622 MHz) (18) | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | TWOISE (OZZ WITIZ) | 100 kHz | _ | _ | -110 | | _ | -110 | dBc/Hz | | | ≥1 MHz | _ | | -120 | | _ | -120 | dBc/Hz | | Transmitter REFCLK Phase Jitter (100 MHz) (15) | 10 kHz to 1.5 MHz<br>(PCle) | _ | _ | 3 | _ | _ | 3 | ps<br>(rms) | | R <sub>REF</sub> | _ | _ | 1800<br>±1% | _ | _ | 1800<br>±1% | _ | Ω | | Transceiver Clocks | | | | | | | | | | fixedclk clock frequency | PCIe<br>Receiver Detect | _ | 100 or<br>125 | _ | _ | 100 or<br>125 | _ | MHz | | Reconfiguration clock<br>(mgmt_clk_clk) frequency | _ | 100 | _ | 125 | 100 | _ | 125 | MHz | | Receiver | | | | | | | | | | Supported I/O Standards | 1.4-V PCN | /IL, 1.5-V | PCML, 2 | 2.5-V PCM | L, LVPE | CL, and L | VDS | | | Data rate (Standard PCS) (8), (19) | _ | 600 | _ | 9900 | 600 | _ | 8800 | Mbps | | Data rate (10G PCS) (8), (19) | _ | 600 | _ | 12500 | 600 | _ | 10312.5 | Mbps | | Absolute $V_{MAX}$ for a receiver pin $^{(4)}$ | _ | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | | V | | Maximum peak-to-peak<br>differential input voltage V <sub>ID</sub> (diff<br>p-p) before device configuration | _ | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-to-peak<br>differential input voltage V <sub>ID</sub> (diff | $V_{CCR\_GXB} = 1.0 \text{ V}$<br>( $V_{ICM} = 0.75 \text{ V}$ ) | | _ | 1.8 | _ | _ | 1.8 | V | | p-p) after device configuration (16) | $V_{CCR\_GXB} = 0.85 \text{ V}$ $(V_{ICM} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | V | | Minimum differential eye opening at receiver serial input pins (5) | _ | 85 | _ | | 85 | | _ | mV | | | 85-Ω setting | _ | 85 ± 30% | _ | _ | 85 ± 30% | _ | Ω | | Differential on-chip termination | 100-Ω setting | _ | 100 ± 30% | _ | _ | 100 ± 30% | | Ω | | resistors | 120- <b>Ω</b> setting | _ | 120 ± 30% | | _ | 120 ± 30% | _ | Ω | | | 150-Ω setting | _ | 150 ± 30% | _ | _ | 150 ± 30% | _ | Ω | Table 22. Transceiver Specifications for Arria V GZ Devices (1) (Part 3 of 5) | Symbol/ | Conditions | Trai | sceiver<br>Grade 2 | | Trai | nsceiver<br>Grade | | Unit | |--------------------------------------|---------------------------------------------------------------|------|--------------------|----------|------|-------------------|---------|-------| | Description | | Min | Тур | Max | Min | Тур | Max | | | | $V_{CCR\_GXB} = 0.85 \text{ V}$ full bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | V (AC and DC accorded) | $V_{CCR\_GXB} = 0.85 \text{ V}$ half bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | V <sub>ICM</sub> (AC and DC coupled) | V <sub>CCR_GXB</sub> = 1.0 V<br>full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | V <sub>CCR_GXB</sub> = 1.0 V<br>half bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | t <sub>LTR</sub> (9) | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (10) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (11) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (12) | _ | 15 | _ | _ | 15 | _ | _ | μs | | | Data rate: 600 Mbps to<br>1 Gbps | _ | _ | 300 | _ | _ | 100 | | | CDR PPM Tolerance | Data rate: 1 Gbps to<br>6 Gbps | _ | _ | 300 | _ | _ | 100 | ± PPM | | | Data rate: ≥ 6 Gbps | _ | _ | 300 | _ | _ | 100 | | | Programmable equalization (AC Gain) | Full bandwidth<br>(6.25 GHz)<br>Half bandwidth<br>(3.125 GHz) | _ | _ | 16 | _ | _ | 16 | dB | | | DC gain setting = 0 | _ | 0 | _ | _ | 0 | _ | dB | | | DC gain setting = 1 | _ | 2 | | _ | 2 | _ | dB | | Programmable DC gain | DC gain setting = 2 | _ | 4 | | _ | 4 | _ | dB | | | DC gain setting = 3 | _ | 6 | _ | _ | 6 | _ | dB | | | DC gain setting = 4 | _ | 8 | _ | _ | 8 | _ | dB | | Transmitter | | | | | • | | | • | | Supported I/O Standards | | - | 1.4-V and | 1.5-V PC | ML | | | | | Data rate (Standard PCS) | _ | 600 | _ | 9900 | 600 | _ | 8800 | Mbps | | Data rate (10G PCS) | _ | 600 | _ | 12500 | 600 | _ | 10312.5 | Mbps | | | 85-Ω setting | _ | 85 ± 20% | _ | _ | 85 ±<br>20% | _ | Ω | | Differential on-chip termination | 100-Ω setting | _ | 100 ± 20% | _ | _ | 100 ± 20% | _ | Ω | | resistors | 120-Ω setting | _ | 120 ± 20% | _ | _ | 120 ± 20% | _ | Ω | | | 150-Ω setting | _ | 150 ± 20% | _ | _ | 150 ± 20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | 0.65-V setting | _ | 650 | _ | _ | 650 | _ | mV | Page 18 Switching Characteristics Table 22. Transceiver Specifications for Arria V GZ Devices (1) (Part 4 of 5) | Symbol/<br>Description | Conditions | Tran | sceiver<br>Grade | | Trar | Speed<br>3 | Unit | | |-------------------------------------------------------------------|---------------------------------------------------|------|------------------|-------|------|------------|---------|------| | Description | | Min | Тур | Max | Min | Тур | Max | | | V <sub>OCM</sub> (DC coupled) | <=6.5 Gbps | _ | 650 | | _ | 650 | _ | mV | | v <sub>OCM</sub> (Do coupled) | >6.5 Gbps | _ | 650 | _ | _ | 650 | _ | mV | | Rise time (6) | _ | 30 | _ | 160 | 30 | _ | 160 | ps | | Fall time (6) | _ | 30 | _ | 160 | 30 | _ | 160 | ps | | Intra-differential pair skew | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver block<br>transmitter channel-to-channel<br>skew | x6 PMA bonded mode | _ | _ | 120 | _ | _ | 120 | ps | | Inter-transceiver block<br>transmitter channel-to-channel<br>skew | xN PMA bonded mode | _ | _ | 500 | _ | _ | 500 | ps | | CMU PLL | | | | | | | | | | Supported data range | _ | 600 | _ | 12500 | 600 | _ | 10312.5 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pll_lock</sub> (14) | _ | | _ | 10 | _ | _ | 10 | μs | | ATX PLL | | | | | | | | | | | VCO post-divider<br>L = 2 | 8000 | _ | 12500 | 8000 | _ | 10312.5 | Mbps | | Supported data range | L = 4 | 4000 | _ | 6600 | 4000 | _ | 6600 | Mbps | | | L = 8 <sup>(17)</sup> | 1000 | _ | 3300 | 1000 | _ | 3300 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | | t <sub>pII_lock</sub> (14) | _ | _ | _ | 10 | _ | _ | 10 | μs | | fPLL | • | | | | | | | | | Supported data range | _ | 600 | | 3250 | 600 | | 3250 | Mbps | | t <sub>pll_powerdown</sub> (13) | _ | 1 | _ | _ | 1 | _ | _ | μs | Table 22. Transceiver Specifications for Arria V GZ Devices (1) (Part 5 of 5) | Symbol/<br>Description | Conditions | Transceiver Speed<br>Grade 2 | | | Trai | Unit | | | |----------------------------|------------|------------------------------|-----|-----|------|------|-----|----| | Description | | Min | Тур | Max | Min | Тур | Max | | | t <sub>pll_lock</sub> (14) | _ | _ | _ | 10 | | 1 | 10 | μs | #### Notes to Table 22: - (1) Speed grades shown in Table 22 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*. - (2) The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. - (3) This supply follows VCCR\_GXB. - (4) The device cannot tolerate prolonged operation at this absolute maximum. - (5) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (6) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. - (7) The input reference clock frequency options depend on the data rate and the device speed grade. - (8) The line data rate may be limited by PCS-FPGA interface speed grade. - (9) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (10) tLTD is time required for the receiver CDR to start recovering valid data after the rx is lockedtodata signal goes high. - (11) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (12) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (13) $t_{\text{pll\_powerdown}}$ is the PLL powerdown minimum pulse width. - (14) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. - (15) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f. - (16) The maximum peak to peak differential input voltage $V_{ID}$ after device configuration is equal to $4 \times$ (absolute $V_{MAX}$ for receiver pin $V_{ICM}$ ). - (17) This clock can be further divided by central or local clock dividers making it possible to use ATX PLL for data rates < 1 Gbps. For more information about ATX PLLs, refer to the *Transceiver Clocking in Arria V Devices* chapter and the *Dynamic Reconfiguration in Arria V Devices* chapter. - (18) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). - (19) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. Table 23 shows the maximum transmitter data rate for the clock network. Table 23. Clock Network Maximum Data Rate Transmitter Specifications (1) (Part 1 of 2) | | | ATX PLL | | | CMU PLL (2) | ) | fPLL | | | | |-----------------------------------|----------------------------------|--------------------------|-----------------|----------------------------------|--------------------------|-----------------|----------------------------------|--------------------------|-----------------|--| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | | x1 <sup>(3)</sup> | 12.5 | _ | 6 | 12.5 | _ | 6 | 3.125 | _ | 3 | | | x6 <sup>(3)</sup> | _ | 12.5 | 6 | _ | 12.5 | 6 | _ | 3.125 | 6 | | | x6 PLL<br>Feedback <sup>(4)</sup> | _ | 12.5 | Side-<br>wide | — | 12.5 | Side-<br>wide | _ | _ | _ | | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | Page 20 Switching Characteristics Table 23. Clock Network Maximum Data Rate Transmitter Specifications (1) (Part 2 of 2) | | | ATX PLL | | | CMU PLL (2) | ) | fPLL | | | | |---------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------|--| | Clock Network | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span | | | xN (Native PHY IP) | 8.0 | 8.0 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13<br>channels<br>above | 3.125 | 3.125 | Up to 13 channels above | | | XIV (Native FITTIF) | I | 8.01 to<br>9.8304 | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | and<br>below<br>PLL | 3.120 | 3.123 | and<br>below<br>PLL | | #### Notes to Table 23: - (1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation. - (2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. - (3) Channel span is within a transceiver bank. - (4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP. Table 24 shows the approximate maximum data rate using the standard PCS. Table 24. Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices (2) | Mode (1) | Transceiver | PMA Width | 20 | 20 | 16 | 16 | 10 | 10 | 8 | 8 | |----------|-------------|-----------------------------|-----|-----|------|------|-----|------|------|------| | Widue 19 | Speed Grade | PCS/Core Width | 40 | 20 | 32 | 16 | 20 | 10 | 16 | 8 | | FIFO | 2 | C3, I3L<br>core speed grade | 9.9 | 9 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | | 3 | C4, I4<br>core speed grade | 8.8 | 8.2 | 7.2 | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 | | Register | 2 | C3, I3L<br>core speed grade | 9.9 | 9 | 7.92 | 7.2 | 4.9 | 4.,5 | 3.92 | 3.6 | | negistei | 3 | C4, I4<br>core speed grade | 8.8 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1 | 3.52 | 3.28 | #### Notes to Table 24: - (1) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. - (2) The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 on page 1 for the transceiver speed grade. Table 25 shows the approximate maximum data rate using the 10G PCS Table 25. 10G PCS Approximate Maximum Data Rate (Gbps) for Arria V GZ Devices | Mode (1) | Transceiver | PMA Width | 64 | 40 | 40 | 40 | 32 | 32 | |----------|-------------|-----------------------------|---------|---------|-------|---------|----------|-------| | Widue 19 | Speed Grade | PCS Width | 64 | 66/67 | 50 | 40 | 64/66/67 | 32 | | FIFO | 2 | C3, I3L<br>core speed grade | 12.5 | 12.5 | 10.69 | 12.5 | 10.88 | 10.88 | | | 3 | C4, I4<br>core speed grade | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92 | 9.92 | | Register | 2 | C3,I3L<br>core speed grade | 12.5 | 12.5 | 10.69 | 12.5 | 10.88 | 10.88 | | negistei | 3 | C4, I4<br>core speed grade | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92 | 9.92 | ### Note to Table 25: <sup>(1)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. Page 22 Switching Characteristics Table 26 shows the VOD settings for the Arria V GZ channel. Table 26. Typical V $_{\rm OD}$ Setting for Arria V GZ Channel, TX Termination = 100 $\Omega^{(2)}$ | Symbol | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | |-----------------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------| | | 0 (1) | 0 | 32 | 640 | | | <b>1</b> <sup>(1)</sup> | 20 | 33 | 660 | | | 2 (1) | 40 | 34 | 680 | | | 3 (1) | 60 | 35 | 700 | | | 4 (1) | 80 | 36 | 720 | | | 5 (1) | 100 | 37 | 740 | | | 6 | 120 | 38 | 760 | | | 7 | 140 | 39 | 780 | | | 8 | 160 | 40 | 800 | | | 9 | 180 | 41 | 820 | | | 10 | 200 | 42 | 840 | | | 11 | 220 | 43 | 860 | | | 12 | 240 | 44 | 880 | | | 13 | 260 | 45 | 900 | | | 14 | 280 | 46 | 920 | | <b>V</b> od differential peak to peak typical | 15 | 300 | 47 | 940 | | WOD uniferential peak to peak typical | 16 | 320 | 48 | 960 | | | 17 | 340 | 49 | 980 | | | 18 | 360 | 50 | 1000 | | | 19 | 380 | 51 | 1020 | | | 20 | 400 | 52 | 1040 | | | 21 | 420 | 53 | 1060 | | | 22 | 440 | 54 | 1080 | | | 23 | 460 | 55 | 1100 | | | 24 | 480 | 56 | 1120 | | | 25 | 500 | 57 | 1140 | | | 26 | 520 | 58 | 1160 | | | 27 | 540 | 59 | 1180 | | | 28 | 560 | 60 | 1200 | | | 29 | 580 | 61 | 1220 | | | 30 | 600 | 62 | 1240 | | | 31 | 620 | 63 | 1260 | #### Notes to Table 26: - (1) If TX termination resistance = $100\Omega$ , this VOD setting is illegal. - (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below. Figure 1 shows the AC gain curves for Arria V GZ channels. Figure 1. AC Gain Curves for Arria V GZ Channels (full bandwidth) # **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications. # **Clock Tree Specifications** Table 27 lists the clock tree specifications for Arria V GZ devices. Table 27. Clock Tree Performance for Arria V GZ Devices | Cumbal | Perfor | Unit | | |---------------------------|---------|--------|-------| | Symbol | C3, I3L | C4, I4 | UIIIL | | Global and Regional Clock | 650 | 580 | MHz | | Periphery Clock | 500 | 500 | MHz | Page 24 Switching Characteristics # **PLL Specifications** Table 28 lists the Arria V GZ PLL block performance specifications. Table 28. PLL Specifications for Arria V GZ Devices (Part 1 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------|------|-----|----------------------------------------------|-----------| | f (1) | Input clock frequency (C3, I3L speed grade) | 5 | _ | 800 | MHz | | f <sub>IN</sub> <sup>(1)</sup> | Input clock frequency (C4, I4 speed grade) | 5 | _ | 650 | MHz | | f <sub>INPFD</sub> | Input frequency to the PFD | 5 | _ | 325 | MHz | | f <sub>FINPFD</sub> | Fractional Input clock frequency to the PFD | 50 | _ | 160 | MHz | | t (0) | PLL VCO operating range (C3, I3L speed grade) | 600 | _ | 1600 | MHz | | f <sub>VCO</sub> (9) | PLL VCO operating range (C4, I4 speed grade) | 600 | _ | 1300 | MHz | | t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle | 40 | _ | 60 | % | | f (2) | Output frequency for an internal global or regional clock (C3, I3L speed grade) | _ | _ | 650 | MHz | | f <sub>OUT</sub> <sup>(2)</sup> | Output frequency for an internal global or regional clock (C4, I4 speed grade) | _ | _ | 580 | MHz | | f (2) | Output frequency for an external clock output (C3, I3L speed grade) | _ | | 667 | MHz | | f <sub>OUT_EXT</sub> <sup>(2)</sup> | Output frequency for an external clock output (C4, I4 speed grade) | _ | _ | 533 | MHz | | t <sub>outduty</sub> | Duty cycle for a dedicated external clock output (when set to 50%) | 45 | 50 | 55 | % | | t <sub>FCOMP</sub> | External feedback clock compensation time | _ | _ | 10 | ns | | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | _ | 0.3 | _ | MHz | | $f_{CLBW}$ | PLL closed-loop medium bandwidth | _ | 1.5 | _ | MHz | | | PLL closed-loop high bandwidth (7) | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (3), (4) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> $\geq$ 100 MHz) | _ | _ | 0.15 | UI (p-p) | | UNCCJ (5) | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz) | -750 | _ | +750 | ps (p-p) | | + (5) | Period Jitter for dedicated clock output in integer PLL $(f_{OUT} \ge 100 \text{ MHz})$ | _ | _ | 175 | ps (p-p) | | t <sub>OUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output in integer PLL (f <sub>OUT</sub> < 100 Mhz) | _ | _ | 17.5 | mUI (p-p) | | + (5) | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 250 <sup>(10)</sup> ,<br>175 <sup>(11)</sup> | ps (p-p) | | t <sub>FOUTPJ_DC</sub> (5) | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 25 <sup>(10)</sup> ,<br>17.5 <sup>(11)</sup> | mUI (p-p) | Table 28. PLL Specifications for Arria V GZ Devices (Part 2 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------|---------------------------------------------------------------------------------------------------------------|-----|---------|----------------------------------------------|-----------| | + (5) | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | t <sub>outccj_dc</sub> (5) | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | t <sub>FOUTCCJ_DC</sub> (5) | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | | _ | 250 <sup>(10)</sup> ,<br>175 <sup>(11)</sup> | ps (p-p) | | FOUTCCJ_DC (*) | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz) | | _ | 25 <sup>(10)</sup> ,<br>17.5 <sup>(11)</sup> | mUI (p-p) | | t <sub>OUTPJ_IO</sub> (5), (8) | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz) | | _ | 600 | ps (p-p) | | OUTPJ_IO | Period Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTPJ 10</sub> (5), (8), | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | (10) | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | + (5), (8) | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100$ MHz) | _ | _ | 600 | ps (p-p) | | t <sub>OUTCCJ_IO</sub> (5), (8) | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTCCJ_IO</sub> (5), | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | (8), (10) | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | (5), (6) | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | 8 | 24 | 32 | Bits | | k <sub>VALUE</sub> | Numerator of Fraction | 128 | 8388608 | 2147483648 | _ | Page 26 Switching Characteristics Table 28. PLL Specifications for Arria V GZ Devices (Part 3 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|------------------------------------------------------------|--------|------|-------|------| | f <sub>RES</sub> | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz | #### Notes to Table 28: - (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL. - (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. - (4) The $f_{REF}$ is fIN/N specification applies when N = 1. - (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 41 on page 35. - (6) The cascaded PLL specification is only applicable with the following condition: - a. Upstream PLL: 0.59Mhz ≤Upstream PLL BW < 1 MHz - b. Downstream PLL: Downstream PLL BW > 2 MHz - (7) High bandwidth PLL settings are not supported in external feedback mode. - (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 39 on page 33. - (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification. - (10) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05–0.95 must be ≥ 1000 MHz. - (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20–0.80 must be ≥ 1200 MHz. ## **DSP Block Specifications** Table 29 lists the Arria V GZ DSP block performance specifications. Table 29. DSP Block Performance Specifications for Arria V GZ Devices (Part 1 of 2) | Mada | Perform | ance | | 1114 | |-------------------------------------------------|---------|------|-----|--------| | Mode | C3, I3L | C4 | 14 | - Unit | | Modes using One DSP Block | | | • | • | | Three 9 × 9 | 480 | 4 | 20 | MHz | | One 18 × 18 | 480 | 420 | 400 | MHz | | Two partial 18 × 18 (or 16 × 16) | 480 | 420 | 400 | MHz | | One 27 × 27 | 400 | 3 | 50 | MHz | | One 36 × 18 | 400 | 3 | 50 | MHz | | One sum of two 18 × 18 (One sum of two 16 × 16) | 400 | 3 | 350 | | | One sum of square | 400 | 3 | 50 | MHz | | One 18 × 18 plus 36 (a × b) + c | 400 | 3 | 50 | MHz | | Modes using Two DSP Blocks | | • | | • | | Three 18 × 18 | 400 | 3 | 50 | MHz | | One sum of four 18 × 18 | 380 | 3 | 00 | MHz | | One sum of two 27 × 27 | 380 | 300 | 290 | MHz | | One sum of two 36 × 18 | 380 | 3 | 00 | MHz | | One complex 18 × 18 | 400 | 3 | 50 | MHz | | One 36 × 36 | 380 | 3 | 300 | | | Modes using Three DSP Blocks | | | | | | One complex 18 × 25 | 340 | 275 | 265 | MHz | Table 29. DSP Block Performance Specifications for Arria V GZ Devices (Part 2 of 2) | Mode | Performa | nce | | Unit | | | | | |-----------------------------|----------|-----|----|-------|--|--|--|--| | Mode | C3, I3L | C4 | 14 | UIIIL | | | | | | Modes using Four DSP Blocks | | | | | | | | | | One complex 27 × 27 | 350 | 31 | 0 | MHz | | | | | ## **Memory Block Specifications** Table 30 lists the Arria V GZ memory block specifications. Table 30. Memory Block Performance Specifications for Arria V GZ Devices (1), (2) | Na | | Resou | ces Used | Performance | | | | 11 | |---------------|--------------------------------------------------------------------------------------------------|-------|----------|-------------|-----|-----|-------------------------------------------------------------------------------------------------|------| | Memory | Mode | ALUTS | Memory | C3 | C4 | I3L | 315<br>300 315<br>300 315<br>33 400<br>00 450<br>00 450<br>00 450<br>00 450<br>00 450<br>00 450 | Unit | | | Single port, all supported widths | 0 | 1 | 400 | 315 | 400 | 315 | MHz | | MIAD | Simple dual-port, x32/x64 depth | 0 | 1 | 400 | 315 | 400 | 315 | MHz | | MLAB | Simple dual-port, x16 depth (3) | 0 | 1 | 533 | 400 | 533 | 400 | MHz | | | ROM, all supported widths | 0 | 1 | 500 | 450 | 500 | 450 | MHz | | | Single-port, all supported widths | 0 | 1 | 650 | 550 | 500 | 450 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 650 | 550 | 500 | 450 | MHz | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0 | 1 | 455 | 400 | 455 | 400 | MHz | | M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32 | 0 | 1 | 400 | 350 | 400 | 350 | MHz | | | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 0 | 1 | 500 | 450 | 500 | 450 | MHz | | | True dual port, all supported widths | 0 | 1 | 650 | 550 | 500 | 450 | MHz | | | ROM, all supported widths | 0 | 1 | 650 | 550 | 500 | 450 | MHz | ### Notes to Table 30: # **Temperature Sensing Diode Specifications** Table 31 lists the internal temperature sensing diode (TSD) specification. **Table 31. Internal Temperature Sensing Diode Specification** | Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes | |----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------| | –40°C to 100°C | ±8°C | No | 1 MHz, 500 kHz | < 100 ms | 8 bits | 8 bits | <sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes. <sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in $F_{MAX}$ . <sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled. Page 28 Switching Characteristics Table 32 lists the specifications for the Arria V GZ external temperature sensing diode. Table 32. External Temperature Sensing Diode Specifications for Arria V GZ Devices | Description | Min | Тур | Max | Unit | |------------------------------------------|-------|-------|-------|------| | I <sub>bias</sub> , diode source current | 8 | _ | 200 | μΑ | | V <sub>bias,</sub> voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | < 1 | Ω | | Diode ideality factor | 1.006 | 1.008 | 1.010 | | # **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load. The actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ## **High-Speed I/O Specification** Table 33 lists high-speed I/O timing for Arria V GZ devices. Table 33. High-Speed I/O Specifications for Arria V GZ Devices (1), (2) (Part 1 of 3) | Combal | Conditions | | C3, I3L | | | C4, I4 | | | |-----------------------------------------------------------------------------------------------|------------------------------------|-----|---------|--------------------|-----|--------|--------------------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>HSCLK_in</sub> (input clock<br>frequency) True<br>Differential I/O Standards | Clock boost factor W = 1 to 40 (4) | 5 | _ | 625 | 5 | _ | 525 | MHz | | f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended<br>I/O Standards <sup>(3)</sup> | Clock boost factor W = 1 to 40 (4) | 5 | _ | 625 | 5 | _ | 525 | MHz | | f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended<br>I/O Standards | Clock boost factor W = 1 to 40 (4) | 5 | _ | 420 | 5 | _ | 420 | MHz | | f <sub>HSCLK_OUT</sub> (output clock frequency) | _ | 5 | _ | 625 <sup>(5)</sup> | 5 | _ | 525 <sup>(5)</sup> | MHz | Table 33. High-Speed I/O Specifications for Arria V GZ Devices $^{(1),~(2)}$ (Part 2 of 3) | 0 | 0 | | C3, I3 | L | | C4, I4 | 1 | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|--------|------|-----|--------|------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | | | Transmitter | | | • | | • | • | | • | | | SERDES factor J = 3 to 10 (9), (10) | (6) | _ | 1250 | (6) | _ | 1050 | Mbps | | | SERDES factor J ≥ 4 | | | | | | | | | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data | LVDS TX with DPA (12), (14), (15), (16) | (6) | _ | 1600 | (6) | _ | 1250 | Mbps | | rate) | SERDES factor J = 2,<br>uses DDR Registers | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (6) | _ | (7) | (6) | _ | (7) | Mbps | | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data<br>rate) (11) | SERDES factor J = 4 to 10 | (6) | _ | 840 | (6) | _ | 840 | Mbps | | t <sub>x Jitter</sub> - True Differential | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | | _ | 160 | | _ | 160 | ps | | I/O Standards | Total Jitter for Data Rate<br>< 600 Mbps | | _ | 0.1 | _ | _ | 0.1 | UI | | t <sub>x Jitter</sub> - Emulated<br>Differential I/O Standards | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | | _ | 300 | _ | _ | 325 | ps | | with Three External<br>Output Resistor Network | Total Jitter for Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | _ | 0.25 | UI | | t <sub>DUTY</sub> | Transmitter output clock<br>duty cycle for both True<br>and Emulated Differential<br>I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential I/O<br>Standards | _ | _ | 200 | _ | _ | 200 | ps | | t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O<br>Standards with three<br>external output resistor<br>networks | _ | _ | 250 | _ | _ | 300 | ps | | TCCS | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | ps | | 1000 | Emulated Differential I/O<br>Standards | | _ | 300 | _ | _ | 300 | ps | Page 30 Switching Characteristics Table 33. High-Speed I/O Specifications for Arria V GZ Devices (1), (2) (Part 3 of 3) | Cumbal | Conditions | | C3, I3L | | C4, I4 | | | - Unit | |--------------------------------------------------------------------------|---------------------------------------------------------------|-----|---------|-------|--------|-----|-------|--------| | Symbol | Conuntions | Min | Тур | Max | Min | Тур | Max | Oiiit | | Receiver | | | | | | | | | | | SERDES factor J = 3 to 10 (10), (12), (13), (14), (15), (16) | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | True Differential I/O | SERDES factor $J \ge 4$ | | | | | | | | | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> (data<br>rate) | LVDS RX with DPA (12), (14), (15), (16) | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | 1410) | SERDES factor J = 2,<br>uses DDR Registers | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J = 3 to 10 | (6) | | (8) | (6) | _ | (8) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 2,<br>uses DDR Registers | (6) | _ | (7) | (6) | _ | (7) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (6) | _ | (7) | (6) | _ | (7) | Mbps | | DPA Mode | | | | | | | | | | DPA run length | _ | | _ | 10000 | _ | _ | 10000 | UI | | Soft CDR mode | | | | | | | | | | Soft-CDR ppm tolerance | _ | _ | _ | 300 | _ | _ | 300 | ± ppm | | Non DPA Mode | | | | | | | | | | Sampling Window | _ | | _ | 300 | | | 300 | ps | #### Notes to Table 33: - (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block. - (2) When J = 1 or 2, bypass the SERDES block. - (3) This only applies to DPA and soft-CDR modes. - (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate. - (5) This is achieved by using the LVDS clock network. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. - (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (10) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design dependent and requires timing analysis. - (11) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (12) Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. - (13) Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above. - (14) Requires package skew compensation with PCB trace length. - (15) Do not mix single-ended I/O buffer within LVDS I/O bank. - (16) Chip-to-chip communication only with a maximum load of 5 pF. Figure 2 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled. Figure 2. DPA Lock Time Specification with DPA PLL Calibration Enabled Table 34 lists the DPA lock time specifications for Arria V GZ devices. Table 34. DPA Lock Time Specifications for Arria V GZ Devices (1), (2), (3) | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions (4) | Maximum | |--------------------|---------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|----------------------| | SPI-4 | 0000000001111111111 | 2 | 128 | 640 data transitions | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | rafallel hapiu 1/0 | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | IVIISCEIIAIIEOUS | 01010101 | 8 | 32 | 640 data transitions | #### Notes to Table 34: - (1) The DPA lock time is for one channel. - (2) One data transition is defined as a 0-to-1 or 1-to-0 transition. - (3) The DPA lock time stated in this table applies to both commercial and industrial grade. - (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. Figure 3 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Figure 3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate $\geq$ 1.25 Gbps Jitter Frequency (Hz) LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification Page 32 Switching Characteristics Table 35 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate $\geq$ 1.25 Gbps. Table 35. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate $\geq$ 1.25 Gbps | Jitter Frequency (Hz) | | Sinusoidal Jitter (UI) | |-----------------------|------------|------------------------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Figure 4 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps. Figure 4. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps ## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications Table 36 lists the DLL range specification for Arria V GZ devices. The DLL is always in 8-tap mode in Arria V GZ devices. Table 36. DLL Range Specifications for Arria V GZ Devices (1) | Parameter C3, I3L | | C4, I4 | Unit | |-------------------------------|-----------|-----------|------| | DLL operating frequency range | 300 – 890 | 300 – 890 | MHz | #### Note to Table 36: (1) Arria V GZ devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL. Table 37 lists the DQS phase offset delay per stage for Arria V GZ devices. Table 37. DQS Phase Offset Delay Per Setting for Arria V GZ Devices (1), (2) | Speed Grade | Min | Max | Unit | |-------------|-----|-----|------| | C3, I3L | 8 | 15 | ps | | C4, I4 | 8 | 16 | ps | #### Notes to Table 37: - (1) The typical value equals the average of the minimum and maximum values. - (2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a –3 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 11 ps) ± 20 ps] = 735 ps ± 20 ps. Table 38 lists the DQS phase shift error for Arria V GZ devices. Table 38. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS PSERR</sub>) for Arria V GZ Devices (1) | Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit | |-----------------------------|---------|--------|------| | 1 | 30 | 32 | ps | | 2 | 60 | 64 | ps | | 3 | 90 | 96 | ps | | 4 | 120 | 128 | ps | #### Note to Table 38: (1) This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -3 speed grade is ±84 ps or ±42 ps. Table 39 lists the memory output clock jitter specifications for Arria V GZ devices. Table 39. Memory Output Clock Jitter Specification for Arria V GZ Devices (1), (2), (3) (Part 1 of 2) | Clock | Parameter | Cumbal | C3, I3L | | C4, I4 | | Unit | |----------|------------------------------|------------------------|---------|------|-----------------|------|-------| | Network | | Symbol | Min | Max | Min | Max | UIIIL | | | Clock period jitter | t <sub>JIT(per)</sub> | -55 | 55 | <del>-</del> 55 | 55 | ps | | Regional | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -110 | 110 | -110 | 110 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps | | | Clock period jitter | t <sub>JIT(per)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps | | Global | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -165 | 165 | -165 | 165 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -90 | 90 | -90 | 90 | ps | Page 34 Switching Characteristics Table 39. Memory Output Clock Jitter Specification for Arria V GZ Devices (1), (2), (3) (Part 2 of 2) | Clock | Parameter | Cumbal | C3, I3L | | C4, I4 | | Unit | |-----------|------------------------------|-----------------------|---------|-----|--------|-----|-------| | Network | raiametei | Symbol | Min | Max | Min | Max | UIIIL | | | Clock period jitter | t <sub>JIT(per)</sub> | -30 | 30 | -35 | 35 | ps | | PHY Clock | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -60 | 60 | -70 | 70 | ps | | | Duty cycle jitter | $t_{JIT(duty)}$ | -45 | 45 | -56 | 56 | ps | #### Notes to Table 39: - (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible. - (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL. - (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma. # **OCT Calibration Block Specifications** Table 40 lists the OCT calibration block specifications for Arria V GZ devices. Table 40. OCT Calibration Block Specifications for Arria V GZ Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by the OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $dyn\_term\_ctrl$ and $oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 5) | _ | 2.5 | _ | ns | Figure 5 shows the timing diagram for the oe and dyn\_term\_ctrl signals. Figure 5. Timing Diagram for oe and dyn\_term\_ctrl Signals # **Duty Cycle Distortion (DCD) Specifications** Table 41 lists the worst-case DCD for Arria V GZ devices. Table 41. Worst-Case DCD on Arria V GZ I/O Pins (1) | Symbol | C3 | C3, I3L C4, I4 | | Unit | | |-------------------|-----|----------------|-----|------|-------| | Symbol | Min | Max | Min | Max | Oiiit | | Output Duty Cycle | 45 | 55 | 45 | 55 | % | #### Note to Table 41: (1) The DCD numbers do not cover the core clock network. Page 36 Configuration Specification # **Configuration Specification** This section provides configuration specifications and timing for Arria V GZ devices. # **POR Specifications** Table 42 lists the specifications for fast and standard POR for Arria V GZ devices. Table 42. Fast and Standard POR Delay Specification for Arria V GZ Devices (1) | POR Delay | Minimum (ms) | Maximum (ms) | |-----------|--------------|-------------------| | Fast | 4 | 12 <sup>(2)</sup> | | Standard | 100 | 300 | #### Notes to Table 42: - (1) Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter - (2) The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. # **JTAG Configuration Specifications** Table 43 lists the JTAG timing parameters and values for Arria V GZ devices. Table 43. JTAG Timing Parameters and Values for Arria V GZ Devices | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|--------------------|-------------------|------| | t <sub>JCP</sub> | TCK clock period | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period | 167 <sup>(1)</sup> | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(2)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 (2) | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 (2) | ns | ### Notes to Table 43: - (1) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming. - (2) A 1-ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO} = 12$ ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. # **FPP Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Arria V GZ devices. # DCLK-to-DATA[] Ratio (r) for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Table 44 lists the DCLK-to-DATA[] ratio for each combination. Table 44. DCLK-to-DATA[] Ratio for Arria V GZ Devices (1) | Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio | |-------------------------|---------------|-----------------|-------------------------| | | Disabled | Disabled | 1 | | FPP ×8 | Disabled | Enabled | 1 | | IFF XO | Enabled | Disabled | 2 | | | Enabled | Enabled | 2 | | | Disabled | Disabled | 1 | | FPP ×16 | Disabled | Enabled | 2 | | IFF XIO | Enabled | Disabled | 4 | | | Enabled | Enabled | 4 | | | Disabled | Disabled | 1 | | FPP ×32 | Disabled | Enabled | 4 | | IFF XJZ | Enabled | Disabled | 8 | | | Enabled | Enabled | 8 | ## Note to Table 44: <sup>(1)</sup> Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Arria V GZ devices use the additional clock cycles to decrypt and decompress the configuration data. Page 38 Configuration Specification # FPP Configuration Timing when DCLK to DATA[] = 1 Figure 6 shows the timing waveform for FPP configuration when using a MAX $^{\otimes}$ II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. When you enable the decompression or design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ , FPP $\times 16$ , and FPP $\times 32$ . For the respective DCLK-to-DATA[] ratio, refer to Table 44. Figure 6. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1) ## Notes to Figure 6: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay. - (3) After power-up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (6) To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low. Table 45 lists the timing parameters for Arria V GZ devices for FPP configuration when the $\tt DCLK$ -to-DATA [] ratio is 1. Table 45. FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1 (1) | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|---------------------------------------------------|-------------------------------------------------------------------------|----------------------|------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 1,506 <sup>(2)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(3)</sup> | μs | | t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK | 1,506 | _ | μs | | t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (4) | 175 | 437 | μs | | + | GOVER DOVER high to GUYUNG anabled | 4 × maximum | | | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}} + (17,408 \times \text{CLKUSR} \text{ period})^{(5)}$ | _ | _ | ### Notes to Table 45: - (1) Use these timing parameters when the decompression and design security features are disabled. - $(2) \quad \text{This value is applicable if you do not delay configuration by extending the $\tt nCONFIG$ or $\tt nSTATUS$ low pulse width.}$ - (3) This value is applicable if you do not delay configuration by externally holding the nstatus low. - (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. - (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. Page 40 Configuration Specification # FPP Configuration Timing when DCLK to DATA[] > 1 Figure 7 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is more than 1. Figure 7. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2) ## Notes to Figure 7: - (1) To find out the DCLK-to-DATA[] ratio for your system, refer to Table 44 on page 37. - (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (3) After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay. - (4) After power-up, before and during configuration, CONF\_DONE is low. - (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 44 on page 37. - (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge. - (8) To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (9) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low. Table 46 lists the timing parameters for Arria V GZ devices for FPP configuration when the DCLK-to-DATA[] ratio is more than 1. Table 46. FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1 $^{(1)}$ | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|---------------------------------------------------|---------------------------------------------------------------|----------------------|------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nconfig low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 <sup>(2)</sup> | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 <sup>(3)</sup> | μs | | t <sub>CF2CK</sub> (7) | nconfig high to first rising edge on DCLK | 1,506 | _ | μs | | t <sub>ST2CK</sub> (7) | nstatus high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> (4) | _ | S | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | t | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | f <sub>MAX</sub> | DCLK frequency (FPP $\times 32$ ) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (5) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (17,408 $\times$ CLKUSR period) $^{(6)}$ | _ | _ | ## Notes to Table 46: - (1) Use these timing parameters when you use the decompression and design security features. - (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (3) You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. - (4) N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. - (5) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. - (6) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (7) If ${\tt nstatus}$ is monitored, follow the ${\tt t_{ST2CK}}$ specification. If ${\tt nstatus}$ is not monitored, follow the ${\tt t_{CF2CK}}$ specification. Page 42 Configuration Specification # **Active Serial Configuration Timing** Figure 8 shows the timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing. Figure 8. AS Configuration Timing ### Notes to Figure 8: - (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from internal oscillator or ${\tt CLKUSR}$ pin. - (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low. Table 47 lists the timing parameters for AS x1 and AS x4 configurations in Arria V GZ devices. Table 47. AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices (1), (2) | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|-----------------------------------------------|---------|------| | t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 4 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5 | _ | ns | | t <sub>H</sub> | Data hold time after falling edge on DCLK | 0 | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (17,408 × CLKUSR period) | _ | _ | ## Notes to Table 47: - (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - $(2) \quad t_{\text{CF2CD}}, t_{\text{CF2ST0}}, t_{\text{CFG}}, t_{\text{STATUS}}, \text{ and } t_{\text{CF2ST1}} \text{ timing parameters are identical to the timing parameters for PS mode listed in Table 49 on page 44}.$ - (3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. Table 48 lists the internal clock frequency specification for the AS configuration scheme. Table 48. DCLK Frequency Specification in the AS Configuration Scheme (1), (2) | Minimum | Typical | Maximum | Unit | |---------|---------|---------|------| | 5.3 | 7.9 | 12.5 | MHz | | 10.6 | 15.7 | 25.0 | MHz | | 21.3 | 31.4 | 50.0 | MHz | | 42.6 | 62.9 | 100.0 | MHz | ### Notes to Table 48: - (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source. - (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. # **Passive Serial Configuration Timing** Figure 9 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host. Figure 9. PS Configuration Timing Waveform (1) ## Notes to Figure 9: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power-up, the Arria V GZ device holds ${\tt nSTATUS}$ low for the time of the POR delay. - (3) After power-up, before and during configuration, ${\tt CONF\_DONE}$ is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**. - (6) To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low. Page 44 Configuration Specification Table 49 lists the PS configuration timing parameters for Arria V GZ devices. Table 49. PS Timing Parameters for Arria V GZ Devices | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------|---------------------------------------------------|--------------------------------------------------------|----------------------|------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μS | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 1,506 <sup>(1)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1,506 <sup>(2)</sup> | μs | | t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK | 1,506 | <del></del> | μS | | t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | <del>_</del> | S | | t <sub>CL</sub> | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + (17,408 × CLKUSR period) $^{(4)}$ | _ | _ | ## Notes to Table 49: - (1) This value is applicable if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low. - (3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. - (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. ## Initialization Table 50 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency. Table 50. Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices | Initialization Clock Source | Configuration Schemes | Maximum<br>Frequency (MHz) | Minimum Number of Clock Cycles | |-----------------------------|-----------------------|----------------------------|--------------------------------| | Internal Oscillator | AS, PS, FPP | 12.5 | | | CLKUSR (1) | PS, FPP | 125 | 17,408 | | CLKUSK | AS | 100 | | ## Note to Table 50: (1) To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus II software from the **General** panel of the **Device and Pin Options** dialog box. # **Configuration Files** Use Table 51 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. Table 51 lists the uncompressed raw binary file (.rbf) sizes for Arria V GZ devices. Table 51. Uncompressed .rbf Sizes for Arria V GZ Devices | Variant | Member Code | Configuration .rbf Size<br>(bits) | IOCSR .rbf Size (bits) | |------------|-------------|-----------------------------------|------------------------| | | E1 | 137,598,720 | 562,208 | | Arria V GZ | E3 | 137,598,720 | 562,208 | | AIIIa V GZ | E5 | 213,798,720 | 561,760 | | | E7 | 213,798,720 | 561,760 | Table 52 lists the minimum configuration time estimates for Arria V GZ devices. Table 52. Minimum Configuration Time Estimation for Arria V GZ Devices | | Mombox | Active Serial (1) | | | | ) | Fast | t Passive Parall | el <sup>(2)</sup> | |------------|----------------|-------------------|------------|-------------------------|-------|------------|-------------------------|------------------|-------------------| | Variant | Member<br>Code | Width | DCLK (MHz) | Min Config<br>Time (ms) | Width | DCLK (MHz) | Min Config<br>Time (ms) | | | | | E1 | 4 | 100 | 344 | 32 | 100 | 43 | | | | Arria V GZ | E3 | 4 | 100 | 344 | 32 | 100 | 43 | | | | AITIA V GZ | E5 | 4 | 100 | 534 | 32 | 100 | 67 | | | | | E7 | 4 | 100 | 534 | 32 | 100 | 67 | | | ## Notes to Table 52: # **Remote System Upgrades Circuitry Timing Specification** Table 53 lists the timing parameter specifications for the remote system upgrade circuitry. Table 53. Remote System Upgrade Circuitry Timing Specifications (Part 1 of 2) | Parameter | Parameter Minimum Maximum | | Unit | | |-----------------------------|---------------------------|----|------|--| | f <sub>MAX_RU_CLK</sub> (1) | _ | 40 | MHz | | | t <sub>RU_nCONFIG</sub> (2) | 250 | _ | ns | | <sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. I/O Timing Page 46 Table 53. Remote System Upgrade Circuitry Timing Specifications (Part 2 of 2) | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>RU_nRSTIMER</sub> (3) | 250 | _ | ns | ### Notes to Table 53: - (1) This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction, the clock user-supplied to the ALTREMOTE\_UPDATE megafunction must meet this specification. - (2) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. - (3) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter. # User Watchdog Internal Oscillator Frequency Specification Table 54 lists the frequency specifications for the user watchdog internal oscillator. Table 54. User Watchdog Internal Oscillator Frequency Specifications | Minimum Typical | | Maximum | Unit | | |-----------------|-----|---------|------|--| | 5.3 | 7.9 | 12.5 | MHz | | # I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Arria V Devices Documentation webpage. # **Programmable IOE Delay** Table 55 lists the Arria V GZ IOE programmable delay settings. Table 55. IOE Programmable Delay for Arria V GZ Devices (Part 1 of 2) | Parameter (1) Available | e Min Offset (2) | Fast Model | | Slow Model | | | | Unit | | | |-------------------------|------------------|------------|-----------------|------------|------------|-------|-------|-------|----|------| | Parameter 17 | Settings | Settings | Will Uliset (2) | Industrial | Commercial | C3 | C4 | I3L | 14 | Unit | | D1 | 64 | 0 | 0.464 | 0.493 | 0.924 | 1.011 | 0.921 | 1.006 | ns | | | D2 | 32 | 0 | 0.230 | 0.244 | 0.459 | 0.503 | 0.456 | 0.500 | ns | | | D3 | 8 | 0 | 1.587 | 1.699 | 2.992 | 3.192 | 3.047 | 3.257 | ns | | | D4 | 64 | 0 | 0.464 | 0.492 | 0.924 | 1.011 | 0.920 | 1.006 | ns | | | D5 | 64 | 0 | 0.464 | 0.493 | 0.924 | 1.011 | 0.921 | 1.006 | ns | | I/O Timing Page 47 Table 55. IOE Programmable Delay for Arria V GZ Devices (Part 2 of 2) | | Parameter (1) | Available | Min Offset (2) | Fast I | Model | | Slow | Model | | Unit | |---|----------------|------------|-----------------|------------|------------|-------|-------|-------|-------|------| | | raiailletei 17 | Settings " | Will Uliset 1-7 | Industrial | Commercial | C3 | C4 | I3L | 14 | Unit | | ſ | D6 | 32 | 0 | 0.229 | 0.244 | 0.458 | 0.503 | 0.456 | 0.499 | ns | #### Notes to Table 55: - (1) You can set this value in the Quartus II software by selecting **D1**, **D2**, **D3**, **D4**, **D5**, and **D6** in the **Assignment Name** column of **Assignment Editor**. - (2) Minimum offset does not include the intrinsic delay. # **Programmable Output Buffer Delay** Table 56 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. Table 56. Programmable Output Buffer Delay for Arria V GZ Devices (1) | Symbol | Parameter | Typical | Unit | |---------------------|----------------------------------|-------------|------| | | | 0 (default) | ps | | D | Rising and/or falling edge delay | 50 | ps | | D <sub>OUTBUF</sub> | | 100 | ps | | | | 150 | ps | #### Notes to Table 56: <sup>(1)</sup> You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment. Page 48 Glossary # Glossary Table 57 lists the glossary for this chapter. Table 57. Glossary (Part 1 of 4) | Letter | Subject | Definitions | | | | |--------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | <b>А</b><br>В<br>С | _ | _ | | | | | | | Receiver Input Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground | | | | | D | Differential I/O<br>Standards | Differential Waveform V <sub>ID</sub> p - n = 0 V Transmitter Output Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> | | | | | | | V <sub>OD</sub> Negative Channel (n) = V <sub>OL</sub> Ground | | | | | | | Differential Waveform $ v_{OD} = 0 \text{ V} $ | | | | | E | _ | _ | | | | | | f <sub>HSCLK</sub> | Left and right PLL input clock frequency. | | | | | | | High-speed I/O block—Maximum and minimum LVDS data transfer rate | | | | | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | | | | <b>G</b><br>H<br>I | _ | _ | | | | Glossary Page 49 Table 57. Glossary (Part 2 of 4) | Letter | Subject | Definitions | |--------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | J | JTAG Timing<br>Specifications | TMS TDI TCK t <sub>JPZX</sub> t <sub>JPCO</sub> t <sub>JPXZ</sub> TDO | | K | | | | L | | | | М | _ | _ | | N | | | | 0 | | | | Р | PLL<br>Specifications | Diagram of PLL Specifications (1) CLKOUT Pins CULTUTE PINS COTE Clock COTE Clock Reconfigurable in User Mode External Feedback Note: (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. | | Q | _ | <del>-</del> | | R | R <sub>L</sub> | Receiver differential input discrete resistor (external to the Arria V GZ device). | Page 50 Glossary Table 57. Glossary (Part 3 of 4) | Letter | Subject | Definitions | | | | | | |--------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | SW (sampling<br>window) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) 0.5 x TCCS | | | | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing: Single-Ended Voltage Referenced I/O Standard VIHICO VIHICO VIHICO VILLAC VI | | | | | | | | <b>t</b> <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | | | | | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. | | | | | | | т | <b>t</b> <sub>DUTY</sub> | Timing Unit Interval (TUI) The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_c/w)$ | | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | | | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | | | | | | U | _ | _ | | | | | | Document Revision History Page 51 Table 57. Glossary (Part 4 of 4) | Letter | Subject | Definitions | |--------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | <b>V</b> <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | V <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | <b>V</b> <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—clock boost factor | | Х | | | | Υ | _ | _ | | Z | | | # **Document Revision History** Table 58 lists the revision history for this document. Table 58. Document Revision History (Part 1 of 2) | Date | Version | Changes | |---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2014 | 3.7 | Updated Table 28. | | December 2013 | 3.6 | Updated Table 2, Table 13, Table 18, Table 19, Table 22, Table 30, Table 33, Table 37, Table 38, Table 45, Table 46, Table 47, Table 56, Table 49 | | | | ■ Updated "PLL Specifications" | | August 2013 | 3.5 | Updated Table 28. | | August 2013 | 3.4 | Removed Preliminary tags for Table 2, Table 4, Table 5, Table 14, Table 27, Table 28, Table 29, Table 31, Table 32, Table 43, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, and Table 54 | | | | ■ Updated Table 2 and Table 28 | | June 2013 | 3.3 | Updated Table 23, Table 28, Table 51, and Table 55 | Page 52 Document Revision History Table 58. Document Revision History (Part 2 of 2) | Date | Version | Changes | | | |---------------|---------|----------------------------------------------------------------------------------------------|--|--| | | | Added Table 23 | | | | May 2013 | 3.2 | Updated Table 5, Table 22, Table 26, and Table 57 | | | | | | Updated Figure 6, Figure 7, Figure 8, and Figure 9 | | | | March 2013 | 3.1 | Updated Table 2, Table 6, Table 7, Table 8, Table 19, Table 22, Table 26, Table 29, Table 52 | | | | March 2013 | | Updated "Maximum Allowed Overshoot and Undershoot Voltage" | | | | December 2012 | 3.0 | Initial release. | | |