# 5495A, DM7495 # 4-Bit Parallel Access Shift Registers These 4-bit registers feature parallel and serial inputs, parallel outputs, mode control, and two clock inputs. The registers have three modes of operation: parallel (broadside) load, shift right (the direction $Q_D$ toward $Q_D$ ), and shift left (the direction $Q_D$ toward $Q_D$ ). Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock-2 input. During loading, the entry of serial data is inhibited. Shift right is accomplished on the high-to-low transition of clock 1 when the mode control is low; shift left is accomplished on the high-to-low transition of clock 2 when the mode control is high by connecting the output of each flip-flop to the parallel input of the previous flip-flop ( $Q_D$ to input C, etc) and serial data is entered at input D. The clock input may be applied simultaneously to clock 1 and clock 2 if both modes can be clocked from the same source. # Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. ## **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-38535 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. June 1989 ## 5495A/DM7495 4-Bit Parallel Access Shift Registers #### **General Description** These 4-bit registers feature parallel and serial inputs, parallel outputs, mode control, and two clock inputs. The registers have three modes of operation. Parallel (broadside) load Shift right (the direction Q<sub>A</sub> toward Q<sub>D</sub>) Shift left (the direction Q<sub>D</sub> toward Q<sub>A</sub>) Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock-2 input. During loading, the entry of serial data is inhibited. Shift right is accomplished on the high-to-low transition of clock 1 when the mode control is low; shift left is accomplished on the high-to-low transition of clock 2 when the mode control is high by connecting the output of each flip-flop to the parallel input of the previous flip-flop ( $Q_D$ to input C, etc.) and serial data is entered at input D. The clock input may be applied simultaneously to clock 1 and clock 2 if both modes can be clocked from the same source. Changes at the mode control input should normally be made while both clock inputs are low; however, conditions described in the last three lines of the truth table will also ensure that register contents are protected. #### **Features** - Typical maximum clock frequency 36 MHz - Typical power dissipation 250 mW #### **Connection Diagram** #### **Dual-In-Line Package** TL/F/6534-1 Order Number 5495ADMQB, 5495AFMQB or DM7495N See NS Package Number J14A, N14A or W14B #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range 54A -55°C to +125°C DM74 0°C to +70°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ## **Recommended Operating Conditions** | Symbol | Parameter - | | | 5495A | | 3 70 | Units | | | |-----------------|---------------------------------------------|---------|-----|-------|------|------|-------|------|-------| | Symbol | | | Min | Nom | Max | Min | Nom | Max | Units | | Vcc | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | VIH | High Level Input V | oltage | 2 | | | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.8 | | | 0.8 | ٧ | | Гон | High Level Output Current | | | | -0.8 | | | -0.8 | mA | | loL | Low Level Output Current | | | | 16 | | | 16 | mA | | fCLK | Clock Frequency (Note 4) | | 0 | | 25 | 0 | | 25 | MH: | | t <sub>W</sub> | Clock Pulse Width (Note 4) | | 15 | 11 | | 15 | | | ns | | tsu | Data Setup Time (Note 4) | | 20 | 10 | | 20 | 10 | | ns | | t <sub>EN</sub> | Time to Enable | Clock 1 | 20 | | | 20 | | | ns | | | Clock (Note 4) | Clock 2 | 15 | 5 | 0 | 15 | | | | | t <sub>H</sub> | Data Hold Time (Note 4) | | 0 | -10 | | 0 | -10 | | ns | | t <sub>IN</sub> | Time to Inhibit Clock 1 or Clock 2 (Note 4) | | 10 | | | 10 | | | ns | | TA | Free Air Operating Temperature | | -55 | | 125 | 0 | | 70 | °C | ## Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Condition | Min | Typ<br>(Note 1) | Max | Units | | |-----------------|--------------------------------------|--------------------------------------------------------------|--------|-----------------|-----|-------|----| | VI | Input Clamp Voltage | $V_{CC} = Min, I_1 = -12$ | mA | | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{CC} = Min, I_{OH} = Ma$ $V_{IL} = Max, V_{IH} = Min$ | 2.4 | 3.4 | | ٧ | | | VOL | Low Level Output<br>Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min, V_{IL} = Max$ | | 0.2 | 0.4 | ٧ | | | l <sub>l</sub> | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5$ | | | 1 | mA | | | liH | High Level Input<br>Current | V <sub>CC</sub> = Max | Mode | | | 80 | μΑ | | | | $V_1 = 2.4V$ | Others | | | 40 | | | կլ | Low Level Input<br>Current | V <sub>CC</sub> = Max | Mode | | | -3.2 | mA | | | | $V_I = 0.4V$ | Others | | | -1.6 | | | los | Short Circuit | V <sub>CC</sub> = Max | DM54 | -18 | | -57 | mA | | | Output Current | (Note 2) DM74 | | -18 | | -57 | шо | | lcc | Supply Current | V <sub>CC</sub> = Max (Note 3) | | 50 | 75 | mA | | Note 1: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. Note 2: Not more than one output should be shorted at a time. Note 3: 1<sub>CC</sub> is measured with all outputs and serial input open; A, B, C, and D inputs grounded: Mode Control at 4.5V: and a momentary 3V, then ground, applied to both clock inputs. Note 4: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . ## $\textbf{Switching Characteristics} \ \ \text{at V}_{CC} = 5 \text{V and T}_{A} = 25^{\circ}\text{C (See Section 1 for Test Waveforms and Output Load)}$ | Symbol | Parameter | From (Input) | $R_L = 400\Omega$ | Units | | | |------------------|----------------------------------------------------|--------------------|-------------------|-------|--------|--| | Symbol | Farameter | To (Output) | Min | Max | Office | | | f <sub>MAX</sub> | Maximum Clock Frequency | | 25 | | MHz | | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Output | | 35 | ns | | | <sup>†</sup> PLH | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Output | | 35 | ns | | ## **Function Table** | Inputs | | | | | | | | Outputs | | | | | |-----------------|--------|------|--------|-----------------|------------------|------------------|---|-----------------|-----------------|-----------------|-----------------|--| | Mode<br>Control | Clocks | | Serial | Parallel | | | | QA | QB | Qc | 0- | | | | 2(L) | 1(R) | Serial | A | В | С | D | W <sub>A</sub> | ~B | QC. | QD | | | Н | н | X | X | X | X | X | X | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>C0</sub> | QDO | | | н | 1 | X | × | a | b | С | d | a | b | C | d | | | Н | 1 | X | × | Q <sub>B†</sub> | Q <sub>C</sub> † | Q <sub>D</sub> † | d | QBn | QCn | QDn | d | | | L | L | Н | × | X | X | X | X | Q <sub>A0</sub> | Q <sub>B0</sub> | QCO | QDO | | | L | X | 1 | Н | X | X | X | X | Н | QAn | QBn | Qon | | | L | X | 1 | L | × | X | × | × | L | QAn | QBn | QCr | | | 1 | L | L | × | × | X | X | × | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>C0</sub> | Q <sub>D0</sub> | | | 1 | L | L | × | X | X | X | × | Q <sub>A0</sub> | Q <sub>B0</sub> | QCO | Q <sub>D0</sub> | | | 1 | L | Н | X | X | X | X | X | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>C0</sub> | QDO | | | 1 | Н | L | × | X | X | X | × | Q <sub>A0</sub> | Q <sub>B0</sub> | QCO | QDO | | | 1 | н | н | × | × | X | X | × | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>C0</sub> | QDO | | †Shifting left requires external connection of QB to A, QC to B, QD to C. Serial data is entered at input D. H = High Level (Steady State), L = Low Level (Steady State), X = Don't Care (Any input, including transitions) ↓ = Transition from high to low level, ↑ = Transition from low to high level a, b, c, d = The level of steady, state input at inputs A, B, C, or D, respectively. $O_{A0}$ , $O_{B0}$ , $O_{C0}$ , $O_{D0}$ = The level of $O_{A}$ , $O_{B}$ , $O_{C}$ , $O_{D}$ , respectively, before the indicated steady state input conditions were established. $O_{An}$ , $O_{Bn}$ , $O_{Cn}$ , $O_{Dn}$ = The level of $O_{A}$ , $O_{B}$ , $O_{C}$ , $O_{D}$ , respectively, before the most recent $\downarrow$ transition of the clock. ## **Logic Diagram** #### Physical Dimensions inches (millimeters) 14-Lead Ceramic Flat Package (W) Order Number 5495AFMQB NS Package Number W14B #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or 2. A critical component is any component of a life systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe Europe Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tet (+49) 0-180-530 85 85 English Tet (+49) 0-180-532 78 32 Français Tet (+49) 0-180-532 33 58 Italiano Tet (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Centon Rd. Tsimshatsui, Kowloon Hong Kong Tet. (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408