## 8086, 8086-1, 8086-2 ### 16-Bit HMOS Microprocessor The Intel 8086 high performance 16-bit CPU is available in three clock rates: 5, 8, 10 MHz. The CPU is implemented in N-Channel, depletion load, silicon gate technology (HMOS-III), and packaged in a 40-pin CERDIP or plastic package. The 8086 operates in both single processor and multiple processor configurations to achieve high performance levels. # Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. ### **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-38535 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # intel. ### 8086 16-BIT HMOS MICROPROCESSOR 8086/8086-2/8086-1 - Direct Addressing Capability 1 MByte of Memory - Architecture Designed for Powerful Assembly Language and Efficient High Level Languages - 14 Word, by 16-Bit Register Set with Symmetrical Operations - 24 Operand Addressing Modes - Bit, Byte, Word, and Block Operations - 8 and 16-Bit Signed and Unsigned Arithmetic in Binary or Decimal Including Multiply and Divide - Range of Clock Rates: 5 MHz for 8086, 8 MHz for 8086-2, 10 MHz for 8086-1 - MULTIBUS System Compatible Interface - Available in EXPRESS - Standard Temperature Range - Extended Temperature Range - Available in 40-Lead Cerdip and Plastic Package (See Packaging Spec. Order ≠231369) The Intel 8086 high performance 16-bit CPU is available in three clock rates: 5, 8 and 10 MHz. The CPU is implemented in N-Channel, depletion load, silicon gate technology (HMOS-III), and packaged in a 40-pin CERDIP or plastic package. The 8086 operates in both single processor and multiple processor configurations to achieve high performance levels. September 1990 Order Number: 231455-005 ### Table 1. Pin Description The following pin function descriptions are for 8086 systems in either minimum or maximum mode. The "Local Bus" in these descriptions is the direct multiplexed bus interface connection to the 8086 (without regard to additional bus buffers). | Symbol | Pin No. | Туре | | Name a | nd Function | | | |------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------|--| | AD <sub>15</sub> –AD <sub>0</sub> | 2-16, 39 | 1/0 | ADDRESS DATA BUS: These lines constitute the time multiplexed memory/IO address (T <sub>1</sub> ), and data (T <sub>2</sub> , T <sub>3</sub> , T <sub>W</sub> , T <sub>4</sub> ) bus. A <sub>0</sub> is analogous to BHE for the lower byte of the data bus, pins D <sub>7</sub> -D <sub>0</sub> . It is LOW during T <sub>1</sub> when a byte is to be transferred on the lower portion of the bus in memory or I/O operations. Eight-bit oriented devices tied to the lower half would normally use A <sub>0</sub> to condition chip select functions. (See BHE.) These lines are active HIGH and float to 3-state OFF during interrupt acknowledge and local bus "hold acknowledge". | | | | | | A <sub>19</sub> /S <sub>6</sub> ,<br>A <sub>18</sub> /S <sub>5</sub> ,<br>A <sub>17</sub> /S <sub>4</sub> ,<br>A <sub>16</sub> /S <sub>3</sub> | 35-38 | 0 | ADDRESS/STATUS: During T <sub>1</sub> these are the four most significant address lines for memory operations. During I/O operations these lines are LOW. During memory and I/O operations, status information is available on these lines during T <sub>2</sub> , T <sub>3</sub> , T <sub>W</sub> , T <sub>4</sub> . The status of the interrupt enable FLAG bit (S <sub>5</sub> ) is updated at the beginning of each CLK cycle. A <sub>17</sub> /S <sub>4</sub> and A <sub>16</sub> /S <sub>3</sub> are encoded as shown. This information indicates which relocation register is presently being used for data accessing. These lines float to 3-state OFF during local bus "hold acknowledge." | | | | | | | | | A <sub>17</sub> /S <sub>4</sub> | A <sub>16</sub> /S <sub>3</sub> | Characteristics | | | | | | | | 0 (LOW)<br>0<br>1 (HIGH)<br>1<br>S <sub>6</sub> is 0<br>(LOW) | 0<br>1<br>0<br>1 | Alternate Data<br>Stack<br>Code or None<br>Data | | | BHE/S <sub>7</sub> | 34 | 0 | BUS HIGH ENABLE/STATUS: During T <sub>1</sub> the bus high enable signal (BHE) should be used to enable data onto the most significant half of the data bus, pins D <sub>15</sub> -D <sub>8</sub> . Eight-bit oriented devices tied to the upper half of the bus would normally use BHE to condition chip select functions. BHE is LOW during T <sub>1</sub> for read, write, and interrupt acknowledge cycles when a byte is to be transferred on the high portion of the bus. The S <sub>7</sub> status information is available during T <sub>2</sub> , T <sub>3</sub> , and T <sub>4</sub> . The signal is active LOW, and floats to 3-state OFF in "hold". It is LOW during T <sub>1</sub> for the first interrupt acknowledge cycle. | | | | | | | | | BHE | A <sub>0</sub> | Characteristics | | | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | Whole word Upper byte from/to odd address Lower byte from/to even address None | | | | RD | 32 | 0 | READ: Read strobe indicates that the processor is performing a memory or I/O read cycle, depending on the state of the S <sub>2</sub> pin. This signal is used to read devices which reside on the 8086 local bus. RD is active LOW during T <sub>2</sub> , T <sub>3</sub> and T <sub>W</sub> of any read cycle, and is guaranteed to remain HIGH in T <sub>2</sub> until the 8086 local bus has floated. This signal floats to 3-state OFF in "hold acknowledge". | | | | | # intها، Table 1. Pin Description (Continued) | Symbol | Pin No. | Type | Name and Function | | | | |--------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | READY | 22 1 | | READY: is the acknowledgement from the addressed memory or I/O device that it will complete the data transfer. The READY signal from memory/IO is synchronized by the 8284A Clock Generator to form READY. This signal is active HIGH. The 8086 READY input is not synchronized. Correct operation is not guaranteed if the setup and hold times are not met. | | | | | INTR | 18 | 1 | INTERRUPT REQUEST: is a level triggered input which is sampled during the last clock cycle of each instruction to determine if the processor should enter into an interrupt acknowledge operation. A subroutine is vectored to via an interrupt vector lookup table located in system memory. It can be internally masked by software resetting the interrupt enable bit. INTR is internally synchronized. This signal is active HIGH. | | | | | TEST | 23 | 1 | TEST: input is examined by the "Wait" instruction. If the TEST input LOW execution continues, otherwise the processor waits in an "Idle state. This input is synchronized internally during each clock cycle of the leading edge of CLK. | | | | | NMI | 17 | 1 | NON-MASKABLE INTERRUPT: an edge triggered input which ca<br>a type 2 interrupt. A subroutine is vectored to via an interrupt vector<br>lookup table located in system memory. NMI is not maskable inter-<br>by software. A transition from LOW to HIGH initiates the interrupt<br>end of the current instruction. This input is internally synchronized | | | | | RESET | 21 | 1 | RESET: causes the processor to immediately terminate its present activity. The signal must be active HIGH for at least four clock cycles. It restarts execution, as described in the Instruction Set description, when RESET returns LOW. RESET is internally synchronized. | | | | | CLK | 19 | 1 | CLOCK: provides the basic timing for the processor and bus control it is asymmetric with a 33% duty cycle to provide optimized internationing. | | | | | Vac | 40 | e de la companya l | V <sub>CC</sub> : +5V power supply pin. | | | | | GND | 1, 20 | | GROUND | | | | | MN/MX | 33 | 1 | MINIMUM/MAXIMUM: indicates what mode the processor is to operate in. The two modes are discussed in the following sections. | | | | The following pin function descriptions are for the 8086/8288 system in maximum mode (i.e., $MN/\overline{MX} = V_{SS}$ ). Only the pin functions which are unique to maximum mode are described; all other pin functions are as described above. | \$2, \$1, \$0 | 26-28 | 0 | <b>STATUS:</b> active during $T_4$ , $T_1$ , and $T_2$ and is returned to the passive state (1, 1, 1) during $T_3$ or during $T_W$ when READY is HIGH. This status is used by the 8288 Bus Controller to generate all memory and I/O access control signals. Any change by $\overline{S_2}$ , $\overline{S_1}$ , or $\overline{S_0}$ during $T_4$ is used to indicate the beginning of a bus cycle, and the return to the passive state in $T_3$ or $T_W$ is used to indicate the end of a bus cycle. | |---------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |---------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| Table 1. Pin Description (Continued) | Symbol | Pin No. | Туре | Name and Function | | | | | | |-------------------------------------------------------------------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | S <sub>2</sub> , S <sub>1</sub> , S <sub>0</sub><br>(Continued) | 26-28 | 0 | These signals lines are enco | | | n "hold acknowledge". These status | | | | N. P. C. C. S. C. C. C. C. S. S. C. | | | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Characteristics | | | | | | 1 | 0 (LOW) | 0 | 0 | Interrupt Acknowledge | | | | | 1 | | 0 | 0 | 1 | Read I/O Port | | | | | | | 0 | 1 | 0 | Write I/O Port | | | | | | | 0 | 1 | 1 | Halt | | | | | | | 1 (HIGH) | 0 | 0 | Code Access | | | | | | | 1 | 0 | 1 | Read Memory | | | | | | | 1 | 1 | 0 | Write Memory | | | | | | | 1 | 1 | 11 | Passive | | | | LOCK | 29 | 0 | priority than R may be left un (see Page 2-2 1. A pulse of 1 bus request (' 2. During a T <sub>4</sub> the requesting local bus to fit the next CLK. from the local 3. A pulse 1 C (pulse 3) that reclaim the lo Each master- pulses. There Pulses are ac If the request will release th conditions are 1. Request oc 2. Current cyc 3. Current cyc 3. Current cyc 3. Current cyc 4. A locked in If the local bu will follow: 1. Local bus 2. A memory currently acti- satisfied. | indicates t | rom anot to e 8086 (processes of the second | culse 1 CLK wide from the 8086 to dicates that the 8086 has allowed the er the "hold acknowledge" state at face unit is disconnected logically knowledge". Usesting master indicates to the 8086 about to end and that the 8086 can LK. The local bus is a sequence of 3 LK cycle after each bus exchange. But is performing a memory cycle, it of the cycle when all the following of a word (on an odd address). In the local bus is a sequence of 3 law of a word (on an odd address). In the cycle when all the following of a word (on an odd address). In the secuting of an interrupt acknowledge on the secuting. It is made the two possible events go the next clock. It is clocks. Now the four rules for a lay with condition number 1 already system bus masters are not to gain | | | | LOCK | 29 | 0 | control of the | system bus<br>by the "LOCI<br>f the next in | s while CC<br>K" prefix i<br>struction. | system bus masters are not to gain<br>DCK is active LOW. The LOCK signal<br>instruction and remains active until the<br>This signal is active LOW, and floats<br>dge". | | | Table 1. Pin Description (Continued) | Symbol | Pin No. | Туре | Name and Function | | | | | |-----------------------------------|---------|--------------------------|-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | QS <sub>1</sub> , QS <sub>0</sub> | 24, 25 | 0 | which the queue | operation is per<br>ovide status to a | atus is valid during the CLK cycle after<br>rformed.<br>Illow external tracking of the internal | | | | | | 0 1 Fir<br>1 (HIGH) 0 En | QS <sub>1</sub> | QS <sub>0</sub> | Characteristics | | | | | | | 0 (LOW) | 0 | No Operation | | | | | , | | 1 | First Byte of Op Code from Queue | | | | | | 9 | | Empty the Queue | | | | | | | | | 1 | 1 | Subsequent Byte from Queue | | | The following pin function descriptions are for the 8086 in minimum mode (i.e., $MN/\overline{MX} = V_{CC}$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described above. | M/IO | 28 | 0 | <b>STATUS LINE:</b> logically equivalent to $S_2$ in the maximum mode. It is used to distinguish a memory access from an I/O access. $M/\overline{IO}$ becomes valid in the $T_4$ preceding a bus cycle and remains valid until the final $T_4$ of the cycle (M = HIGH, IO = LOW). $M/\overline{IO}$ floats to 3-state OFF in local bus "hold acknowledge". | |---------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WR | 29 | 0 | WRITE: indicates that the processor is performing a write memory or write I/O cycle, depending on the state of the M/IO signal. WR is active for T <sub>2</sub> , T <sub>3</sub> and T <sub>W</sub> of any write cycle. It is active LOW, and floats to 3-state OFF in local bus "hold acknowledge". | | INTA | 24 | 0 | <b>INTA:</b> is used as a read strobe for interrupt acknowledge cycles. It is active LOW during $T_2$ , $T_3$ and $T_W$ of each interrupt acknowledge cycle. | | ALE | 25 | 0 | ADDRESS LATCH ENABLE: provided by the processor to latch the address into the 8282/8283 address latch. It is a HIGH pulse active during T <sub>1</sub> of any bus cycle. Note that ALE is never floated. | | DT/R | 27 | 0 | <b>DATA TRANSMIT/RECEIVE:</b> needed in minimum system that desires to use an 8286/8287 data bus transceiver. It is used to control the direction of data flow through the transceiver. Logically DT/ $\overline{R}$ is equivalent to $\overline{S}_1$ in the maximum mode, and its timing is the same as for M/ $\overline{IO}$ . (T = HIGH, R = LOW.) This signal floats to 3-state OFF in local bus "hold acknowledge". | | DEN | 26 | 0 | DATA ENABLE: provided as an output enable for the 8286/8287 in a minimum system which uses the transceiver. DEN is active LOW during each memory and I/O access and for INTA cycles. For a read or INTA cycle it is active from the middle of T <sub>2</sub> until the middle of T <sub>4</sub> , while for a write cycle it is active from the beginning of T <sub>2</sub> until the middle of T <sub>4</sub> . DEN floats to 3-state OFF in local bus "hold acknowledge". | | HOLD,<br>HLDA | 31, 30 | 1/0 | HOLD: indicates that another master is requesting a local bus "hold." To be acknowledged, HOLD must be active HIGH. The processor receiving the "hold" request will issue HLDA (HIGH) as an acknowledgement in the middle of a T <sub>4</sub> or T <sub>1</sub> clock cycle. Simultaneous with the issuance of HLDA the processor will float the local bus and control lines. After HOLD is detected as being LOW, the processor will LOWer the HLDA, and when the processor needs to run another cycle, it will again drive the local bus and control lines. Hold acknowledge (HLDA) and HOLD have internal pull-up resistors. The same rules as for RQ/GT apply regarding when the local bus will be released. HOLD is not an asynchronous input. External synchronization should be provided if the system cannot otherwise guarantee the setup time. | ### **FUNCTIONAL DESCRIPTION** ### **General Operation** The internal functions of the 8086 processor are partitioned logically into two processing units. The first is the Bus Interface Unit (BIU) and the second is the Execution Unit (EU) as shown in the block diagram of Figure 1. These units can interact directly but for the most part perform as separate asynchronous operational processors. The bus interface unit provides the functions related to instruction fetching and queuing, operand fetch and store, and address relocation. This unit also provides the basic bus control. The overlap of instruction pre-fetching provided by this unit serves to increase processor performance through improved bus bandwidth utilization. Up to 6 bytes of the instruction stream can be queued while waiting for decoding and execution. The instruction stream queuing mechanism allows the BIU to keep the memory utilized very efficiently. Whenever there is space for at least 2 bytes in the queue, the BIU will attempt a word fetch memory cycle. This greatly reduces "dead time" on the memory bus. The queue acts as a First-In-First-Out (FIFO) buffer, from which the EU extracts instruction bytes as required. If the queue is empty (following a branch instruction, for example), the first byte into the queue immediately becomes available to the EU. The execution unit receives pre-fetched instructions from the BIU queue and provides un-relocated operand addresses to the BIU. Memory operands are passed through the BIU for processing by the EU, which passes results to the BIU for storage. See the Instruction Set description for further register set and architectural descriptions. ### **MEMORY ORGANIZATION** The processor provides a 20-bit address to memory which locates the byte being referenced. The memory is organized as a linear array of up to 1 million bytes, addressed as 00000(H) to FFFFF(H). The memory is logically divided into code, data, extra data, and stack segments of up to 64K bytes each, with each segment falling on 16-byte boundaries. (See Figure 3a.) All memory references are made relative to base addresses contained in high speed segment registers. The segment types were chosen based on the addressing needs of programs. The segment register to be selected is automatically chosen according to the rules of the following table. All information in one segment type share the same logical attributes (e.g. code or data). By structuring memory into relocatable areas of similar characteristics and by automatically selecting segment registers, programs are shorter, faster, and more structured. Word (16-bit) operands can be located on even or odd address boundaries and are thus not constrained to even boundaries as is the case in many 16-bit computers. For address and data operands, the least significant byte of the word is stored in the lower valued address location and the most significant byte in the next higher address location. The BIU automatically performs the proper number of memory accesses, one if the word operand is on an even byte boundary and two if it is on an odd byte boundary. Except for the performance penalty, this double access is transparent to the software. This performance penalty does not occur for instruction fetches, only word operands. Physically, the memory is organized as a high bank $(D_{15}-D_8)$ and a low bank $(D_7-D_0)$ of 512K 8-bit bytes addressed in parallel by the processor's address lines $A_{19}-A_1$ . Byte data with even addresses is transferred on the $D_7-D_0$ bus lines while odd addressed byte data $(A_0 \ HIGH)$ is transferred on the $D_{15}-D_8$ bus lines. The processor provides two enable signals, $\overline{BHE}$ and $A_0$ , to selectively allow reading from or writing into either an odd byte location, even byte location, or both. The instruction stream is fetched from memory as words and is addressed internally by the processor to the byte level as necessary. | Memory<br>Reference Need | Segment Register<br>Used | Segment<br>Selection Rule | |--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------| | Instructions | CODE (CS) | Automatic with all instruction prefetch. | | Stack | STACK (SS) | All stack pushes and pops. Memory references relative to BP base register except data references. | | Local Data | DATA (DS) | Data references when: relative to stack, destination of string operation, or explicitly overridden. | | External (Global) Data | EXTRA (ES) | Destination of string operations: explicitly selected using a segment override. | Figure 3a. Memory Organization In referencing word data the BIU requires one or two memory cycles depending on whether or not the starting byte of the word is on an even or odd address, respectively. Consequently, in referencing word operands performance can be optimized by locating data on even address boundaries. This is an especially useful technique for using the stack, since odd address references to the stack may adversely affect the context switching time for interrupt processing or task multiplexing. Figure 3b. Reserved Memory Locations Certain locations in memory are reserved for specific CPU operations (see Figure 3b). Locations from address FFFF0H through FFFFFH are reserved for operations including a jump to the initial program loading routine. Following RESET, the CPU will always begin execution at location FFFF0H where the jump must be. Locations 00000H through 003FFH are reserved for interrupt operations. Each of the 256 possible interrupt types has its service routine pointed to by a 4-byte pointer element consisting of a 16-bit segment address and a 16-bit offset address. The pointer elements are assumed to have been stored at the respective places in reserved memory prior to occurrence of interrupts. ### MINIMUM AND MAXIMUM MODES The requirements for supporting minimum and maximum 8086 systems are sufficiently different that they cannot be done efficiently with 40 uniquely defined pins. Consequently, the 8086 is equipped with a strap pin (MN/MX) which defines the system configuration. The definition of a certain subset of the pins changes dependent on the condition of the strap pin. When MN/MX pin is strapped to GND, the 8086 treats pins 24 through 31 in maximum mode. An 8288 bus controller interprets status information coded into So, S2, S2 to generate bus timing and control signals compatible with the MULTIBUS architecture. When the MN/MX pin is strapped to VCC, the 8086 generates bus control signals itself on pins 24 through 31, as shown in parentheses in Figure 2. Examples of minimum mode and maximum mode systems are shown in Figure 4. ### **BUS OPERATION** The 8086 has a combined address and data bus commonly referred to as a time multiplexed bus. This technique provides the most efficient use of pins on the processor while permitting the use of a standard 40-lead package. This "local bus" can be buffered directly and used throughout the system with address latching provided on memory and I/O modules. In addition, the bus can also be demultiplexed at the processor with a single set of address latches if a standard non-multiplexed bus is desired for the system. Each processor bus cycle consists of at least four CLK cycles. These are referred to as $T_1$ , $T_2$ , $T_3$ and $T_4$ (see Figure 5). The address is emitted from the processor during $T_1$ and data transfer occurs on the bus during $T_3$ and $T_4$ . $T_2$ is used primarily for changing the direction of the bus during read operations. In the event that a "NOT READY" indication is given by the addressed device, "Wait" states $(T_W)$ are inserted between $T_3$ and $T_4$ . Each inserted "Wait" state is of the same duration as a CLK cycle. Periods Figure 4a. Minimum Mode 8086 Typical Configuration Figure 4b. Maximum Mode 8086 Typical Configuration can occur between 8086 bus cycles. These are referred to as "Idle" states $(T_i)$ or inactive CLK cycles. The processor uses these cycles for internal house-keeping. During $T_1$ of any bus cycle the ALE (Address Latch Enable) signal is emitted (by either the processor or the 8288 bus controller, depending on the MN/ $\overline{\text{MX}}$ strap). At the trailing edge of this pulse, a valid address and certain status information for the cycle may be latched. Status bits $\overline{S_0}$ , $\overline{S_1}$ , and $\overline{S_2}$ are used, in maximum mode, by the bus controller to identify the type of bus transaction according to the following table: | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Characteristics | | | |----------------|----------------|----------------|------------------------|--|--| | 0 (LOW) | 0 | 0 | Interrupt Acknowledge | | | | 0 | 0 | 1 | Read I/O | | | | 0 | 1 | 0 | Write I/O | | | | 0 | 1 | 1 | Halt | | | | 1 (HIGH) | 0 | 0 | Instruction Fetch | | | | 1 | 0 | 1 | Read Data from Memory | | | | 1 | 1 | 0 | Write Data to Memory | | | | 1 | 1 | 1 | Passive (no bus cycle) | | | Figure 5. Basic System Timing Status bits $S_3$ through $S_7$ are multiplexed with high-order address bits and the $\overline{BHE}$ signal, and are therefore valid during $T_2$ through $T_4$ . $S_3$ and $S_4$ indicate which segment register (see Instruction Set description) was used for this bus cycle in forming the address, according to the following table: | S <sub>4</sub> | S <sub>3</sub> | Characteristics | |----------------|----------------|--------------------------------| | 0 (LOW) | 0 | Alternate Data (extra segment) | | 0 | 1 | Stack | | 1 (HIGH) | 0 | Code or None | | 1 | 1 | Data | $S_5$ is a reflection of the PSW interrupt enable bit. $S_6\,=\,0$ and $S_7$ is a spare status bit. ### I/O ADDRESSING In the 8086, I/O operations can address up to a maximum of 64K I/O byte registers or 32K I/O word registers. The I/O address appears in the same format as the memory address on bus lines $A_{15}-A_{0}$ . The address lines $A_{19}-A_{16}$ are zero in I/O operations. The variable I/O instructions which use register DX as a pointer have full address capability while the direct I/O instructions directly address one or two of the 256 I/O byte locations in page 0 of the I/O address space. I/O ports are addressed in the same manner as memory locations. Even addressed bytes are transferred on the $D_7$ – $D_0$ bus lines and odd addressed bytes on $D_{15}$ – $D_8$ . Care must be taken to assure that each register within an 8-bit peripheral located on the lower portion of the bus be addressed as even. ### **External Interface** ### PROCESSOR RESET AND INITIALIZATION Processor initialization or start up is accomplished with activation (HIGH) of the RESET pin. The 8086 RESET is required to be HIGH for greater than 4 CLK cycles. The 8086 will terminate operations on the high-going edge of RESET and will remain dormant as long as RESET is HIGH. The low-going transition of RESET triggers an internal reset sequence for approximately 10 CLK cycles. After this interval the 8086 operates normally beginning with the instruction in absolute location FFFF0H (see Figure 3b). The details of this operation are specified in the Instruction Set description of the MCS-86 Family User's Manual. The RESET input is internally synchronized to the processor clock. At initialization the HIGH-to-LOW transition of RESET must occur no sooner than 50 µs after power-up, to allow complete initialization of the 8086. NMI asserted prior to the 2nd clock after the end of RESET will not be honored. If NMI is asserted after that point and during the internal reset sequence, the processor may execute one instruction before responding to the interrupt. A hold request active immediately after RESET will be honored before the first instruction fetch. All 3-state outputs float to 3-state OFF during RESET. Status is active in the idle state for the first clock after RESET becomes active and then floats to 3-state OFF. ALE and HLDA are driven low. ### INTERRUPT OPERATIONS Interrupt operations fall into two classes; software or hardware initiated. The software initiated interrupts and software aspects of hardware interrupts are specified in the Instruction Set description. Hardware interrupts can be classified as non-maskable or maskable. Interrupts result in a transfer of control to a new program location. A 256-element table containing address pointers to the interrupt service program locations resides in absolute locations 0 through 3FFH (see Figure 3b), which are reserved for this purpose. Each element in the table is 4 bytes in size and corresponds to an interrupt "type". An interrupting device supplies an 8-bit type number, during the interrupt acknowledge sequence, which is used to "vector" through the appropriate element to the new interrupt service program location. ### **NON-MASKABLE INTERRUPT (NMI)** The processor provides a single non-maskable interrupt pin (NMI) which has higher priority than the maskable interrupt request pin (INTR). A typical use would be to activate a power failure routine. The NMI is edge-triggered on a LOW-to-HIGH transition. The activation of this pin causes a type 2 interrupt. (See Instruction Set description.) NMI is required to have a duration in the HIGH state of greater than two CLK cycles, but is not required to be synchronized to the clock. Any high-going transition of NMI is latched on-chip and will be serviced at the end of the current instruction or between whole moves of a block-type instruction. Worst case response to NMI would be for multiply, divide, and variable shift instructions. There is no specification on the occurrence of the low-going edge; it may occur before, during, or after the servicing of NMI. Another high-going edge triggers another response if it occurs after the start of the NMI procedure. The signal must be free of logical spikes in general and be free of bounces on the low-going edge to avoid triggering extraneous responses. ### MASKABLE INTERRUPT (INTR) The 8086 provides a single interrupt request input (INTR) which can be masked internally by software with the resetting of the interrupt enable FLAG status bit. The interrupt request signal is level triggered. It is internally synchronized during each clock cycle on the high-going edge of CLK. To be responded to, INTR must be present (HIGH) during the clock period preceding the end of the current instruction or the end of a whole move for a blocktype instruction. During the interrupt response sequence further interrupts are disabled. The enable bit is reset as part of the response to any interrupt (INTR. NMI, software interrupt or single-step), although the FLAGS register which is automatically pushed onto the stack reflects the state of the processor prior to the interrupt. Until the old FLAGS register is restored the enable bit will be zero unless specifically set by an instruction. During the response sequence (Figure 6) the processor executes two successive (back-to-back) interrupt acknowledge cycles. The 8086 emits the LOCK signal from T2 of the first bus cycle until T2 of the second. A local bus "hold" request will not be honored until the end of the second bus cycle. In the second bus cycle a byte is fetched from the external interrupt system (e.g., 8259A PIC) which identifies the source (type) of the interrupt. This byte is multiplied by four and used as a pointer into the interrupt vector lookup table. An INTR signal left HIGH will be continually responded to within the limitations of the enable bit and sample period. The INTERRUPT RE-TURN instruction includes a FLAGS pop which returns the status of the original interrupt enable bit when it restores the FLAGS. ### HALT When a software "HALT" instruction is executed the processor indicates that it is entering the "HALT" state in one of two ways depending upon which mode is strapped. In minimum mode, the processor issues one ALE with no qualifying bus control signals. In maximum mode, the processor issues appropriate HALT status on $\overline{S}_2$ , $\overline{S}_1$ , and $\overline{S}_0$ ; and the 8288 bus controller issues one ALE. The 8086 will not leave the "HALT" state when a local bus "hold" is entered while in "HALT". In this case, the processor reissues the HALT indicator. An interrupt request or RESET will force the 8086 out of the "HALT" state ## READ/MODIFY/WRITE (SEMAPHORE) OPERATIONS VIA LOCK The LOCK status information is provided by the processor when directly consecutive bus cycles are required during the execution of an instruction. This provides the processor with the capability of performing read/modify/write operations on memory (via the Exchange Register With Memory instruction, for example) without the possibility of another system bus master receiving intervening memory cycles. This is useful in multi-processor system configurations to accomplish "test and set lock" operations. The LOCK signal is activated (forced LOW) in the clock cycle following the one in which the software "LOCK" prefix instruction is decoded by the EU. It is deactivated at the end of the last bus cycle of the instruction following the "LOCK" prefix instruction. While LOCK is active a request on a RQ/ GT pin will be recorded and then honored at the end of the LOCK. Figure 6. Interrupt Acknowledge Sequence ### **EXTERNAL SYNCHRONIZATION VIA TEST** As an alternative to the interrupts and general I/O capabilities, the 8086 provides a single softwaretestable input known as the TEST signal. At any time the program may execute a WAIT instruction. If at that time the TEST signal is inactive (HIGH), program execution becomes suspended while the processor waits for TEST to become active. It must remain active for at least 5 CLK cycles. The WAIT instruction is re-executed repeatedly until that time. This activity does not consume bus cycles. The processor remains in an idle state while waiting. All 8086 drivers go to 3-state OFF if bus "Hold" is entered. If interrupts are enabled, they may occur while the processor is waiting. When this occurs the processor fetches the WAIT instruction one extra time, processes the interrupt, and then re-fetches and reexecutes the WAIT instruction upon returning from the interrupt. ### **Basic System Timing** Typical system configurations for the processor operating in minimum mode and in maximum mode are shown in Figures 4a and 4b, respectively. In minimum mode, the MN/ $\overline{\rm MX}$ pin is strapped to V<sub>CC</sub> and the processor emits bus control signals in a manner similar to the 8085. In maximum mode, the MN/ $\overline{\rm MX}$ pin is strapped to V<sub>SS</sub> and the processor emits coded status information which the 8288 bus controller uses to generate MULTIBUS compatible bus control signals. Figure 5 illustrates the signal timing relationships. Figure 7. 8086 Register Model ### SYSTEM TIMING-MINIMUM SYSTEM The read cycle begins in T1 with the assertion of the Address Latch Enable (ALE) signal. The trailing (lowgoing) edge of this signal is used to latch the address information, which is valid on the local bus at this time, into the address latch. The BHE and Ao signals address the low, high, or both bytes. From T1 to T4 the M/IO signal indicates a memory or I/O operation. At T2 the address is removed from the local bus and the bus goes to a high impedance state. The read control signal is also asserted at T2. The read (RD) signal causes the addressed device to enable its data bus drivers to the local bus. Some time later valid data will be available on the bus and the addressed device will drive the READY line HIGH. When the processor returns the read signal to a HIGH level, the addressed device will again 3state its bus drivers. If a transceiver is required to buffer the 8086 local bus, signals DT/R and DEN are provided by the 8086. A write cycle also begins with the assertion of ALE and the emission of the address. The $M/\overline{lO}$ signal is again asserted to indicate a memory or I/O write operation. In the $T_2$ immediately following the address emission the processor emits the data to be written into the addressed location. This data remains valid until the middle of $T_4$ . During $T_2$ , $T_3$ , and $T_W$ the processor asserts the write control signal. The write $(\overline{WR})$ signal becomes active at the beginning of $T_2$ as opposed to the read which is delayed somewhat into $T_2$ to provide time for the bus to float. The BHE and A<sub>0</sub> signals are used to select the proper byte(s) of the memory/IO word to be read or written according to the following table: | BHE | A0 | Characteristics | | | | |-----|----|-----------------------------------|--|--|--| | 0 | 0 | Whole word | | | | | 0 | 1 | Upper byte from/to<br>odd address | | | | | 1 | 0 | Lower byte from/to even address | | | | | 1 | 1 | None | | | | I/O ports are addressed in the same manner as memory location. Even addressed bytes are transferred on the $D_7$ – $D_0$ bus lines and odd addressed bytes on $D_{15}$ – $D_8$ . The basic difference between the interrupt acknowledge cycle and a read cycle is that the interrupt acknowledge signal (INTA) is asserted in place of the read (RD) signal and the address bus is floated. (See Figure 6.) In the second of two successive INTA cycles, a byte of information is read from bus lines D<sub>7</sub>-D<sub>0</sub> as supplied by the inerrupt system logic (i.e., 8259A Priority Interrupt Controller). This byte identifies the source (type) of the interrupt. It is multiplied by four and used as a pointer into an interrupt vector lookup table, as described earlier. ### BUS TIMING-MEDIUM SIZE SYSTEMS For medium size systems the MN/ $\overline{\text{MX}}$ pin is connected to VSS and the 8288 Bus Controller is added to the system as well as a latch for latching the system address, and a transceiver to allow for bus loading greater than the 8086 is capable of handling. Signals ALE, DEN, and DT/ $\overline{\text{R}}$ are generated by the 8288 instead of the processor in this configuration although their timing remains relatively the same. The 8086 status outputs ( $\overline{\text{S}_2}$ , $\overline{\text{S}_1}$ , and $\overline{\text{S}_0}$ ) provide type-of-cycle information and become 8288 inputs. This bus cycle information specifies read (code, data, or I/O), write (data or I/O), interrupt acknowledge, or software halt. The 8288 thus issues control signals specifying memory read or write, I/O read or write, or interrupt acknowledge. The 8288 provides two types of write strobes, normal and advanced, to be applied as required. The normal write strobes have data valid at the leading edge of write. The advanced write strobes have the same timing as read strobes, and hence data isn't valid at the leading edge of write. The transceiver receives the usual DIR and $\overline{\mathbf{G}}$ inputs from the 8288's DT/ $\overline{\mathbf{R}}$ and DEN. The pointer into the interrupt vector table, which is passed during the second INTA cycle, can derive from an 8259A located on either the local bus or the system bus. If the master 8259A Priority Interrupt Controller is positioned on the local bus, a TTL gate is required to disable the transceiver when reading from the master 8259A during the interrupt acknowledge sequence and software "poll". 3 ### **ABSOLUTE MAXIMUM RATINGS\*** | Ambient Temperature Under Bias | 0°C to 70°C | |--------------------------------|------------------| | Storage Temperature | -65°C to +150°C | | Voltage on Any Pin with | SERVICE ATTRECT | | Respect to Ground | $-1.0V$ to $+7V$ | | Power Dissipation | 2.5W | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **D.C. CHARACTERISTICS** (8086: $T_A = 0^{\circ}\text{C to }70^{\circ}\text{C}, V_{CC} = 5\text{V }\pm10\%$ ) (8086-1: $T_A = 0^{\circ}\text{C to }70^{\circ}\text{C}, V_{CC} = 5\text{V }\pm5\%$ ) (8086-2: $T_A = 0^{\circ}\text{C to }70^{\circ}\text{C}, V_{CC} = 5\text{V }\pm5\%$ ) | Symbol | Parameter | Min | Max | Units | Test Conditions | |-----------------|------------------------------------------------------------------------------------------------|------|-----------------------|-------|------------------------------------------------| | VIL | Input Low Voltage | -0.5 | +0.8 | V | (Note 1) | | VIH | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | V | (Notes 1, 2) | | VOL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 2.5 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -400 \mu A$ | | lcc | Power Supply Current: 8086<br>8086-1<br>8086-2 | | 340<br>360<br>350 | mA | T <sub>A</sub> = 25°C | | ILI | Input Leakage Current | | ±10 | μА | 0V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> (Note 3 | | ILO | Output Leakage Current | | ±10 | μΑ | 0.45V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | V <sub>CL</sub> | Clock Input Low Voltage | -0.5 | +0.6 | V | | | V <sub>CH</sub> | Clock Input High Voltage | 3.9 | V <sub>CC</sub> + 1.0 | V | | | C <sub>IN</sub> | Capacitance of Input Buffer<br>(All input except<br>AD <sub>0</sub> -AD <sub>15</sub> , RQ/GT) | | 15 | pF | fc = 1 MHz | | C <sub>IO</sub> | Capacitance of I/O Buffer (AD <sub>0</sub> -AD <sub>15</sub> , RQ/GT) | | 15 | pF | fc = 1 MHz | 1. $V_{IL}$ tested with MN/ $\overline{MX}$ Pin = 0V. $V_{IH}$ tested with MN/ $\overline{MX}$ Pin = 5V. MN/ $\overline{MX}$ Pin is a Strap Pin. 2. Not applicable to $\overline{RQ}/\overline{GT0}$ and $\overline{RQ}/\overline{GT1}$ (Pins 30 and 31). 3. HOLD and HLDA $I_{LI}$ min = 30 $\mu$ A, max = 500 $\mu$ A. # intel. **A.C. CHARACTERISTICS** (8086: $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , $V_{CC} = 5\text{V} \pm 10\%$ ) (8086-1: $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , $V_{CC} = 5\text{V} \pm 5\%$ ) (8086-2: $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , $V_{CC} = 5\text{V} \pm 5\%$ ) ### MINIMUM COMPLEXITY SYSTEM TIMING REQUIREMENTS | Symbol | Parameter | 80 | 86 | 808 | 6-1 | 808 | 36-2 | Units | Test Conditions | |---------|--------------------------------------------------|-----|-----|-----|-----|-----|------|-------|-------------------| | Symbol | Farameter | Min | Max | Min | Max | Min | Max | Ointo | rest conditions | | TCLCL | CLK Cycle Period | 200 | 500 | 100 | 500 | 125 | 500 | ns | | | TCLCH | CLK Low Time | 118 | | 53 | | 68 | | ns | | | TCHCL | CLK High Time | 69 | | 39 | | 44 | | ns | | | TCH1CH2 | CLK Rise Time | | 10 | | 10 | | 10 | ns | From 1.0V to 3.5V | | TCL2CL1 | CLK Fall Time | | 10 | | 10 | | 10 | ns | From 3.5V to 1.0V | | TDVCL | Data in Setup Time | 30 | | 5 | | 20 | | ns | | | TCLDX | Data in Hold Time | 10 | | 10 | | 10 | | ns | | | TR1VCL | RDY Setup Time<br>into 8284A (See<br>Notes 1, 2) | 35 | | 35 | | 35 | | ns | | | TCLR1X | RDY Hold Time<br>into 8284A (See<br>Notes 1, 2) | 0 | | 0 | | 0 | | ns | | | TRYHCH | READY Setup<br>Time into 8086 | 118 | | 53 | | 68 | | ns | | | TCHRYX | READY Hold Time into 8086 | 30 | | 20 | | 20 | | ns | | | TRYLCL | READY Inactive to<br>CLK (See Note 3) | -8 | | -10 | | -8 | | ns | | | THVCH | HOLD Setup Time | 35 | | 20 | | 20 | | ns | | | TINVCH | INTR, NMI, TEST<br>Setup Time (See<br>Note 2) | 30 | | 15 | | 15 | | ns | | | TILIH | Input Rise Time<br>(Except CLK) | | 20 | | 20 | | 20 | ns | From 0.8V to 2.0V | | TIHIL | Input Fall Time<br>(Except CLK) | | 12 | | 12 | | 12 | ns | From 2.0V to 0.8V | ### A.C. CHARACTERISTICS (Continued) ### TIMING RESPONSES | Symbol | Parameter | 8086 | | 8086-1 | | 8086-2 | | Units | Test | |--------|---------------------------------------|-----------|-----|-----------|-----|-----------|-----|--------|-------------------------------| | Cymbo | T di dillotto | Min | Max | Min | Max | Min | Max | Oilles | Conditions | | TCLAV | Address Valid Delay | 10 | 110 | 10 | 50 | 10 | 60 | ns | | | TCLAX | Address Hold Time | 10 | | 10 | | 10 | | ns | | | TCLAZ | Address Float<br>Delay | TCLAX | 80 | 10 | 40 | TCLAX | 50 | ns | | | TLHLL | ALE Width | TCLCH-20 | | TCLCH-10 | | TCLCH-10 | | ns | 1 | | TCLLH | ALE Active Delay | | 80 | | 40 | | 50 | ns | | | TCHLL | ALE Inactive Delay | | 85 | | 45 | 5/45 | 55 | ns | | | TLLAX | Address Hold Time | TCHCL-10 | | TCHCL-10 | | TCHCL-10 | | ns | | | TCLDV | Data Valid Delay | 10 | 110 | 10 | 50 | 10 | 60 | ns | *C <sub>L</sub> = 20-100 pF | | TCHDX | Data Hold Time | 10 | | 10 | | 10 | | ns | for all 8086<br>Outputs (In | | TWHDX | Data Hold Time<br>After WR | TCLCH-30 | | TCLCH-25 | | TCLCH-30 | | ns | addition to 8086<br>selfload) | | TCVCTV | Control Active<br>Delay 1 | 10 | 110 | 10 | 50 | 10 | 70 | ns | | | TCHCTV | Control Active<br>Delay 2 | 10 | 110 | 10 | 45 | 10 | 60 | ns | | | TCVCTX | Control Inactive<br>Delay | 10 | 110 | 10 | 50 | 10 | 70 | ns | | | TAZRL | Address Float to<br>READ Active | 0 | | 0 | | 0 | | ns | 8 | | TCLRL | RD Active Delay | 10 | 165 | 10 | 70 | 10 | 100 | ns | | | TCLRH | RD Inactive Delay | 10 | 150 | 10 | 60 | 10 | 80 | ns | | | TRHAV | RD Inactive to Next<br>Address Active | TCLCL-45 | | TCLCL-35 | | TCLCL-40 | | ns | | | TCLHAV | HLDA Valid Delay | 10 | 160 | 10 | 60 | 10 | 100 | ns | | | TRLRH | RD Width | 2TCLCL-75 | | 2TCLCL-40 | | 2TCLCL-50 | | ns | | | TWLWH | WR Width | 2TCLCL-60 | | 2TCLCL-35 | | 2TCLCL-40 | | ns | | | TAVAL | Address Valid to<br>ALE Low | TCLCH-60 | | TCLCH-35 | | TCLCH-40 | | ns | | | TOLOH | Output Rise Time | | 20 | | 20 | | 20 | ns | From 0.8V to 2.0V | | TOHOL | Output Fall Time | V | 12 | | 12 | | 12 | ns | From 2.0V to 0.8V | ### NOTES: - Signal at 8284A shown for reference only. Setup requirement for asynchronous signal only to guarantee recognition at next CLK. Applies only to T2 state. (8 ns into T3). # intel. ### A.C. TESTING INPUT, OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **WAVEFORMS** ### MINIMUM MODE - All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified. RDY is sampled near the end of T<sub>2</sub>, T<sub>3</sub>, T<sub>W</sub> to determine if T<sub>W</sub> machines states are to be inserted. Two INTA cycles run back-to-back. The 8086 LOCAL ADDR/DATA BUS is floating during both INTA cycles. Control 3. Two INTA cycles full back-to-back. signals shown for second INTA cycle. 4. Signals at 8284A are shown for reference only. 5. All timing measurements are made at 1.5V unless otherwise noted. ### A.C. CHARACTERISTICS ## MAX MODE SYSTEM (USING 8288 BUS CONTROLLER) TIMING REQUIREMENTS | Symbol | Parameter | 80 | 186 | 808 | 6-1 | 808 | 36-2 | Units | Test | |---------|----------------------------------------------------------------|-----|-----|------------|-----|-----|------|-------|-------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | 0 | Conditions | | TCLCL | CLK Cycle Period | 200 | 500 | 100 | 500 | 125 | 500 | ns | | | TCLCH | CLK Low Time | 118 | | 53 | | 68 | | ns | | | TCHCL | CLK High Time | 69 | | 39 | | 44 | Ü | ns | | | TCH1CH2 | CLK Rise Time | | 10 | | 10 | | 10 | ns | From 1.0V to 3.5V | | TCL2CL1 | CLK Fall Time | | 10 | | 10 | | 10 | ns | From 3.5V to 1.0V | | TDVCL | Data in Setup Time | 30 | | 5 | | 20 | | ns | | | TCLDX | Data in Hold Time | 10 | | 10 | | 10 | | ns | | | TR1VCL | RDY Setup Time<br>into 8284A<br>(Notes 1, 2) | 35 | | 35 | | 35 | | ns | | | TCLR1X | RDY Hold Time<br>into 8284A<br>(Notes 1, 2) | 0 | | 0 | | 0 | | ns | | | TRYHCH | READY Setup<br>Time into 8086 | 118 | | 53 | | 68 | • | ns | | | TCHRYX | READY Hold Time into 8086 | 30 | | 20 | | 20 | | ns | | | TRYLCL | READY Inactive to<br>CLK (Note 4) | -8 | | -10 | | -8 | | ns | | | TINVCH | Setup Time for<br>Recognition (INTR,<br>NMI, TEST)<br>(Note 2) | 30 | | 15 | | 15 | | ns | | | TGVCH | RQ/GT Setup Time<br>(Note 5) | 30 | | 15 | | 15 | | ns | | | TCHGX | RQ Hold Time into<br>8086 | 40 | | 20 | | 30 | | ns | | | TILIH | Input Rise Time<br>(Except CLK) | | 20 | E CONTRACT | 20 | | 20 | ns | From 0.8V to 2.0V | | TIHIL | Input Fall Time<br>(Except CLK) | | 12 | | 12 | | 12 | ns | From 2.0V to 0.8V | ### A.C. CHARACTERISTICS (Continued) ### **TIMING RESPONSES** | Symbol | Parameter | 808 | 16 | 808 | 86-1 | 8086 | 3-2 | Units | Test | |---------|---------------------------------------------------|-------|-----|-----|------|---------------------------------------|-----|-------|--------------------------------------------| | Cymine. | , arameter | Min | Max | Min | Max | Min | Max | OTHES | Conditions | | TCLML | Command Active<br>Delay (See Note 1) | 10 | 35 | 10 | - 35 | 10 | 35 | ns | | | TCLMH | Command Inactive<br>Delay (See Note 1) | 10 | 35 | 10 | 35 | 10 | 35 | ns | | | TRYHSH | READY Active to<br>Status Passive (See<br>Note 3) | | 110 | | 45 | | 65 | ns | | | TCHSV | Status Active Delay | 10 | 110 | 10 | 45 | 10 | 60 | ns | | | TCLSH | Status Inactive<br>Delay | 10 | 130 | 10 | 55 | 10 | 70 | ns | | | TCLAV | Address Valid Delay | 10 | 110 | 10 | 50 | 10 | 60 | ns | İ | | TCLAX | Address Hold Time | 10 | | 10 | | 10 | | ns | | | TCLAZ | Address Float Delay | TCLAX | 80 | 10 | 40 | TCLAX | 50 | ns | | | TSVLH | Status Valid to ALE<br>High (See Note 1) | 7 | 15 | | 15 | | 15 | ns | | | TSVMCH | Status Valid to<br>MCE High (See<br>Note 1) | | 15 | | 15 | | 15 | ns | | | TCLLH | CLK Low to ALE<br>Valid (See Note 1) | 2-3 | 15 | (7) | 15 | | 15 | ns | C <sub>L</sub> = 20-100 pF<br>for all 8086 | | TCLMCH | CLK Low to MCE<br>High (See Note 1) | | 15 | | 15 | , , , , , , , , , , , , , , , , , , , | 15 | ns | Outputs (In addition to 8086 self-load) | | TCHLL | ALE Inactive Delay<br>(See Note 1) | | 15 | | 15 | | 15 | ns | , | | TCLMCL | MCE Inactive Delay<br>(See Note 1) | | 15 | | 15 | | 15 | ns | | | TCLDV | Data Valid Delay | 10 | 110 | 10 | 50 | 10 | 60 | ns | | | TCHDX | Data Hold Time | 10 | | 10 | | 10 | | ns | | | TCVNV | Control Active<br>Delay (See Note 1) | 5 | 45 | 5 | 45 | 5 | 45 | ns | | | TCVNX | Control Inactive<br>Delay (See Note 1) | 10 | 45 | 10 | 45 | 10 | 45 | ns | | | TAZRL | Address Float to<br>READ Active | 0 | | 0 | | 0 | | ns | | | TCLRL | RD Active Delay | 10 | 165 | 10 | 70 | 10 | 100 | ns | | | TCLRH | RD Inactive Delay | 10 | 150 | 10 | 60 | 10 | 80 | ns | | ### A.C. CHARACTERISTICS (Continued) ### TIMING RESPONSES (Continued) | Symbol | Parameter | 8086 | | 8086-1 | | 8086-2 | | Units | Test | |--------|-------------------------------------------------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|--------|-----------------------------------------------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Oilita | Conditions | | TRHAV | RD Inactive to Next<br>Address Active | TCLCL-45 | | TCLCL-35 | | TCLCL-40 | | ns | | | TCHDTL | Direction Control<br>Active Delay<br>(Note 1) | | 50 | | 50 | | 50 | ns | C <sub>L</sub> = 20-100 pF<br>for all 8086<br>Outputs (In | | TCHDTH | Direction Control<br>Inactive Delay<br>(Note 1) | | 30 | | 30 | | 30 | ns | addition to 8086<br>self-load) | | TCLGL | GT Active Delay | 0 | 85 | 0 | 38 | 0 | 50 | ns | | | TCLGH | GT Inactive Delay | 0 | 85 | 0 | 45 | 0 | 50 | ns | | | TRLRH | RD Width | 2TCLCL-75 | | 2TCLCL-40 | | 2TCLCL-50 | | ns | | | TOLOH | Output Rise Time | | 20 | CONTRACTOR OF THE STATE | 20 | | 20 | ns | From 0.8V to 2.0V | | TOHOL | Output Fall Time | | 12 | | 12 | | 12 | ns | From 2.0V to 0.8V | - NOTES: 1. Signal at 8284A or 8288 shown for reference only. 2. Setup requirement for asynchronous signal only to guarantee recognition at next CLK. 3. Applies only to T3 and wait states. 4. Applies only to T2 state (8 ns into T3). ### **WAVEFORMS** ### **MAXIMUM MODE** ### **MAXIMUM MODE** (Continued) - 1. All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified. 2. RDY is sampled near the end of T<sub>2</sub>, T<sub>3</sub>, T<sub>W</sub> to determine if T<sub>W</sub> machines states are to be inserted. 3. Cascade address is valid between first and second INTA cycle. 4. Two INTA cycles run back-to-back. The 8086 LOCAL ADDR/DATA BUS is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle. - 5. Signals at 8284A or 8288 are shown for reference only. - 6. The issuance of the 8288 command and control signals (MRDC, MWTC, AMWC, IORC, IOWC, AIOWC, INTA and DEN) lags the active high 8288 CEN. - 7. All timing measurements are made at 1.5V unless otherwise noted. - 8. Status inactive in state just prior to T4. ### **ASYNCHRONOUS SIGNAL RECOGNITION** ## BUS LOCK SIGNAL TIMING (MAXIMUM MODE ONLY) ### **RESET TIMING** ### REQUEST/GRANT SEQUENCE TIMING (MAXIMUM MODE ONLY) **Table 2. Instruction Set Summary** | Mnemonic and<br>Description | | Instruc | tion Code | | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------| | DATA TRANSFER | | | | | | MOV = Move: | 76543210 | 76543210 | 76543210 | 76543210 | | Register/Memory to/from Register | 100010dw | mod reg r/m | | | | Immediate to Register/Memory | 1100011w | mod 0 0 0 r/m | data | data if w = 1 | | Immediate to Register | 1 0 1 1 w reg | data | data if w = 1 | } | | Memory to Accumulator | 1010000w | addr-low | addr-high | ] | | Accumulator to Memory | 1010001w | addr-low | addr-high | ] | | Register/Memory to Segment Register | 10001110 | mod 0 reg r/m | | | | Segment Register to Register/Memory | 10001100 | mod 0 reg r/m | | | | PUSH = Push: | | | | | | Register/Memory | 11111111 | mod 1 1 0 r/m | | | | Register | 0 1 0 1 0 reg | ] | | | | Segment Register , | 000 reg 1 1 0 | ] | | | | POP = Pop: | The state of s | 6477 | | | | Register/Memory | 10001111 | mod 0 0 0 r/m | | | | Register | 01011reg | j | | | | Segment Register | 000 reg 1 1 1 | j | | | | XCHG = Exchange: | REAL CONTROL C | T.S. | | | | Register/Memory with Register | 1000011w | mod reg r/m | | | | Register with Accumulator | 10010reg | i | | | | IN = Input from: | | | | | | Fixed Port | 1110010w | port | ŀ | | | Variable Port | 1110110w | ] | e. | | | OUT = Output to: | | _ | | | | Fixed Port | 1110011w | port | | | | Variable Port | 1110111w | ] | | | | XLAT = Translate Byte to AL | 11010111 | Ī | | | | LEA = Load EA to Register | 10001101 | mod reg r/m | | | | LDS = Load Pointer to DS | 11000101 | mod reg r/m | | | | LES = Load Pointer to ES | 11000100. | mod reg r/m | | | | LAHF = Load AH with Flags | 10011111 | ] | | | | SAHF = Store AH into Flags | 10011110 | ] | | | | PUSHF = Push Flags | 10011100 | ] | | | | POPF = Pop Flags | 10011101 | 1 | | | Mnemonics © Intel, 1978 Table 2. Instruction Set Summary (Continued) | Mnemonic and<br>Description | | Instruc | tion Code | | |-------------------------------------|-----------|--------------------|---------------|-------------------| | ARITHMETIC<br>ADD = Add: | 76543210 | 76543210 | 76543210 | 76543210 | | Reg./Memory with Register to Either | 000000dw | mod reg r/m | | | | Immediate to Register/Memory | 100000sw | mod 0 0 0 r/m | data | data if s: w = 01 | | Immediate to Accumulator | 0000010w | data | data if w = 1 | | | ADC = Add with Carry: | 8 0 1871 | | | <del>-</del> 10/2 | | Reg./Memory with Register to Either | 000100dw | mod reg r/m | | | | Immediate to Register/Memory | 100000sw | mod 0 1 0 r/m | data | data if s: w = 01 | | Immediate to Accumulator | 0001010w | data | data if w = 1 | | | INC = Increment: | | 19.0 | | • | | Register/Memory | 1111111w | mod 0 0 0 r/m | | | | Register | 01000reg | ] | | | | AAA = ASCII Adjust for Add | 00110111 | )<br>1 | | | | BAA = Decimal Adjust for Add | 00100111 | i | | | | SUB = Subtract: | 00100111 | J | | | | Reg./Memory and Register to Either | 001010dw | mod reg r/m | | | | Immediate from Register/Memory | 100000sw | mod 1 0 1 r/m | data | data if s w = 01 | | Immediate from Accumulator | 0010110w | data | data if w = 1 | 1 | | SSB = Subtract with Borrow | | | | | | Reg./Memory and Register to Either | 000110dw | mod reg r/m | | | | Immediate from Register/Memory | 100000sw | mod reg r/m | data | data if s w = 01 | | Immediate from Accumulator | 000111w | data | data if w = 1 | data ii sw = 01 | | | 0001111 | Uata | data ii w = 1 | 1 | | DEC = Decrement:<br>Register/memory | 1111111w | mod 0 0 1 r/m | | | | Register | 01001 reg | 1 | | | | NEG = Change sign | 1111011w | mod 0 1 1 r/m | | | | CMP = Compare: | | 1 1100 0 1 1 1/111 | | | | Register/Memory and Register | 001110dw | mod reg r/m | | | | Immediate with Register/Memory | 100000sw | mod 1 1 1 r/m | data | data if s w = 01 | | Immediate with Accumulator | 0011110w | data | data if w = 1 | ] | | AAS = ASCII Adjust for Subtract | 00111111 | ] | | 1 | | DAS = Decimal Adjust for Subtract | 00101111 | | | | | MUL = Multiply (Unsigned) | 1111011w | mod 1 0 0 r/m | | | | IMUL = Integer Multiply (Signed) | 1111011w | mod 1 0 1 r/m | | | | AAM = ASCII Adjust for Multiply | 11010100 | 00001010 | | | | DIV = Divide (Unsigned) | 1111011w | mod 1 1 0 r/m | | | | IDIV = Integer Divide (Signed) | 1111011w | mod 1 1 1 r/m | | | | AAD = ASCII Adjust for Divide | 11010101 | 00001010 | | | | CBW = Convert Byte to Word | 10011000 | | | | | CWD = Convert Word to Double Word | 10011001 | ì | | | Mnemonics © Intel, 1978 Table 2. Instruction Set Summary (Continued) | Mnemonic and<br>Description | Instruction Code | | | | | | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------|---------------|--|--|--|--| | LOGIC | 76543210 | 76543210 | 76543210 | 76543210 | | | | | | NOT = Invert | 1111011w | mod 0 1 0 r/m | | | | | | | | SHL/SAL = Shift Logical/Arithmetic Left | 110100vw | mod 1 0 0 r/m | | | | | | | | SHR = Shift Logical Right | 110100vw | mod 1 0 1 r/m | | | | | | | | SAR = Shift Arithmetic Right | 110100vw | mod 1 1 1 r/m | | | | | | | | ROL = Rotate Left | 110100vw | mod 0 0 0 r/m | | | | | | | | ROR = Rotate Right | 110100vw | mod 0 0 1 r/m | | | | | | | | RCL = Rotate Through Carry Flag Left | 110100vw | mod 0 1 0 r/m | | | | | | | | RCR = Rotate Through Carry Right | 110100vw | mod 0 1 1 r/m | | | | | | | | AND = And: | | | | | | | | | | Reg./Memory and Register to Either | 001000dw | mod reg r/m | | | | | | | | Immediate to Register/Memory | 1000000w | mod 1 0 0 r/m | data | data if w = 1 | | | | | | Immediate to Accumulator | 0010010w | data | data if w = 1 | | | | | | | TEST = And Function to Flags, No Result: | | | | - | | | | | | Register/Memory and Register | 1000010w | mod reg r/m | | | | | | | | Immediate Data and Register/Memory | 1111011w | mod 0 0 0 r/m | data | data if w = 1 | | | | | | Immediate Data and Accumulator | 1010100w | data | data if w = 1 | 1 | | | | | | OR = Or: | No. of the Assessment of the Control | A | ************************************** | | | | | | | Reg./Memory and Register to Either | 000010dw | mod reg r/m | F | | | | | | | Immediate to Register/Memory | 1000000w | mod 0 0 1 r/m | data | data if w = 1 | | | | | | Immediate to Accumulator | 0000110w | data | data if w = 1 | data ii w = 1 | | | | | | XOR = Exclusive or: | 0000110# | Udid | data ii w — i | , | | | | | | Reg./Memory and Register to Either | 001100dw | mod rog r/m | i | | | | | | | | | mod reg r/m | data | | | | | | | Immediate to Register/Memory | 1000000w | mod 1 1 0 r/m | data | data if w = 1 | | | | | | Immediate to Accumulator | 0011010w | data | data if w = 1 | } | | | | | | STRING MANIPULATION | | 27 | | | | | | | | REP = Repeat | 1111001z | ] | | | | | | | | MOVS = Move Byte/Word | 1010010w | | | | | | | | | CMPS = Compare Byte/Word | 1010011w | | | | | | | | | SCAS = Scan Byte/Word | 1010111w | ] | | | | | | | | LODS = Load Byte/Wd to AL/AX | 1010110w | ] | | | | | | | | STOS = Stor Byte/Wd from AL/A | 1010101w | | | | | | | | | CONTROL TRANSFER | | | | | | | | | | CALL = Call: | | | | | | | | | | Direct within Segment | 11101000 | disp-low | disp-high | ] | | | | | | Indirect within Segment | 11111111 | mod 0 1 0 r/m | 721 71 | 70.0 | | | | | | Direct Intersegment | 10011010 | offset-low | offset-high | ] | | | | | | | 76 | seg-low | seg-high | ] | | | | | | Indirect Intersegment | 11111111 | mod 0 1 1 r/m | | | | | | | Mnemonics © Intel, 1978 Table 2. Instruction Set Summary (Continued | Mnemonic and<br>Description | | Instruc | tion Code | |------------------------------------------------|----------|------------------------------------------|-------------| | JMP = Unconditional Jump: | 76543210 | 76543210 | 76543210 | | Direct within Segment | 11101001 | disp-low | disp-high | | Direct within Segment-Short | 11101011 | disp | | | ndirect within Segment | 11111111 | mod 1 0 0 r/m | İ | | Direct Intersegment | 11101010 | offset-low | offset-high | | | | seg-low | seg-high | | ndirect Intersegment | 11111111 | mod 1 0 1 r/m | | | RET = Return from CALL: | | (a) ———————————————————————————————————— | | | Within Segment | 11000011 | } | | | Vithin Seg Adding Immed to SP | 11000010 | data-low | data-high | | ntersegment | 11001011 | | | | ntersegment Adding Immediate to SP | 11001010 | data-low | data-high | | E/JZ = Jump on Equal/Zero | 01110100 | disp | | | L/JNGE = Jump on Less/Not Greater<br>or Equal | 01111100 | disp | | | LE/JNG = Jump on Less or Equal/<br>Not Greater | 01111110 | disp | | | B/JNAE = Jump on Below/Not Above or Equal | 01110010 | disp | | | BE/JNA = Jump on Below or Equal/<br>Not Above | 01110110 | disp | | | IP/JPE = Jump on Parity/Parity Even | 01111010 | disp | | | O = Jump on Overflow | 01110000 | disp | | | IS = Jump on Sign | 01111000 | disp | | | JNE/JNZ = Jump on Not Equal/Not Zero | 01110101 | disp | | | NL/JGE = Jump on Not Less/Greater or Equal | 01111101 | disp | | | NLE/JG = Jump on Not Less or Equal/<br>Greater | 01111111 | disp | | | NB/JAE = Jump on Not Below/Above or Equal | 01110011 | disp | | | IBE/JA = Jump on Not Below or<br>Equal/Above | 01110111 | disp | | | NP/JPO = Jump on Not Par/Par Odd | 01111011 | disp | | | NO = Jump on Not Overflow | 01110001 | disp | | | NS = Jump on Not Sign | 01111001 | disp | | | OOP = Loop CX Times | 11100010 | disp | | | OOPZ/LOOPE = Loop While Zero/Equal | 11100001 | disp | | | OOPNZ/LOOPNE = Loop While Not<br>Zero/Equal | 11100000 | disp | | | CXZ = Jump on CX Zero | 11100011 | disp | | | NT = Interrupt | | | | | ype Specified | 11001101 | type | | | уре 3 | 11001100 | | | | NTO = Interrupt on Overflow | 11001110 | | | | RET = Interrupt Return | 11001111 | | | Table 2. Instruction Set Summary (Continued) | Mnemonic and<br>Description | | Instruction Code | |-----------------------------------|----------|------------------| | | 76543210 | 76543210 | | PROCESSOR CONTROL | | | | CLC = Clear Carry | 11111000 | | | CMC = Complement Carry | 11110101 | | | STC = Set Carry | 11111001 | | | CLD = Clear Direction | 11111100 | | | STD = Set Direction | 11111101 | | | CLI = Clear Interrupt | 11111010 | | | STI = Set Interrupt | 11111011 | | | HLT = Halt | 11110100 | | | WAIT = Wait | 10011011 | | | ESC = Escape (to External Device) | 11011xxx | mod x x x r/m | | LOCK = Bus Lock Prefix | 11110000 | | #### NOTES: AL = 8-bit accumulator AX = 16-bit accumulator CX = Count register DS = Data segment ES = Extra segment Above/below refers to unsigned value Greater = more positive; Less = less positive (more negative) signed values if d = 1 then "to" reg; if d = 0 then "from" reg if w = 1 then word instruction; if w = 0 then byte instruction if mod = 11 then r/m is treated as a REG field if mod = 00 then DISP = 0\*, disp-low and disp-high are absent if mod = 01 then DISP = disp-low sign-extended to 16 bits, disp-high is absent if mod = 10 then DISP = disp-high; disp-low if r/m = 000 then EA = (BX) + (SI) + DISP if r/m = 001 then EA = (BX) + (DI) + DISP if r/m = 010 then EA = (BP) + (SI) + DISP if r/m = 011 then EA = (BP) + (DI) + DISP if r/m = 100 then EA = (SI) + DISP if r/m = 101 then EA = (DI) + DISP if r/m = 110 then EA = (BP) + DISP\* if r/m = 111 then EA = (BX) + DISP DISP follows 2nd byte of instruction (before data if required) \*except if mod = 00 and r/m = 110 then EA = disp-high; disp-low. Mnemonics © Intel, 1978 - if s w = 01 then 16 bits of immediate data form the operand - if s w = 11 then an immediate data byte is sign extended to form the 16-bit operand - if v = 0 then "count" = 1; if v = 1 then "count" in (CL) - x = don't care - z is used for string primitives for comparison with ZF FLAG ### SEGMENT OVERRIDE PREFIX 001 reg 110 REG is assigned according to the following table: | 16-Bit (w = 1) | 8-Bit (w = 0) | Segment | |----------------|---------------|---------| | 000 AX | 000 AL | 00 ES | | 001 CX | 001 CL | 01 CS | | 010 DX | 010 DL | 10 SS | | 011 BX | 011 BL | 11 DS | | 100 SP | 100 AH | mi ste | | 101 BP | 101 CH | | | 110 SI | 110 DH | 1 | | 111 DI | 111 BH | ĺ | Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file: FLAGS = X:X:X:X:(OF):(DF):(IF):(TF):(SF):(ZF):X:(AF):X:(PF):X:(CF) ### DATA SHEET REVISION REVIEW The following list represents key differences between this and the -004 data sheet. Please review this summary carefully. - 1. The Intel 8086 implementation technology (HMOS) has been changed to (HMOS-III). - 2. Delete all "changes from 1985 Handbook Specification" sentences.