# CDP1852, CDP1852C # Byte-Wide Input/Output Port The CDP1852 and CDP1852C are parallel, 8-bit, mode-programmable input/output ports. They are compatible and will interface directly with CDP1800-series microprocessors. They are also useful as 8-bit address latches when used with the CDP1800 multiplexed address bus and as I/O ports in general-purpose applications. The mode control is used to program the device as an input port (mode = 0) or as an output port (mode = 1). The $\overline{SR}/SR$ output can be used as a signal to indicate when data is ready to be transferred. In the input mode, a peripheral device can strobe data into CDP1852, and microprocessor can read that data by device selection. In the output mode, a microprocessor strobes data into the CDP1852, and handshaking is established with a peripheral device when the CDP1852 is deselected. # Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. # **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-38535 - Class Q Military - · Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. # CDP1852, CDP1852C March 1997 # **Byte-Wide Input/Output Port** #### Features - · Static Silicon-Gate CMOS Circuitry - · Parallel 8-Bit Data Register and Buffer - · Handshaking Via Service Request Flip-Flop - Low Quiescent and Operating Power - Interfaces Directly with CDP1800-Series Microprocessors - · Single Voltage Supply - Full Military Temperature Range (-55°C to +125°C) # Ordering Information | PACKAGE | TEMP. RANGE | 5V | 10V | PKG.<br>NO. | |---------|----------------|-----------|----------|-------------| | PDIP | -40°C to +85°C | CDP1852CE | CDP1852E | E24.6 | | SBDIP | -40°C to +85°C | CDP1852CD | CDP1852D | D24.6 | ## Description The CDP1852 and CDP1852C are parallel, 8-bit, mode-programmable input/output ports. They are compatible and will interface directly with CDP1800-series microprocessors. They are also useful as 8-bit address latches when used with the CDP1800 multiplexed address bus and as I/O ports in general-purpose applications. The mode control is used to program the device as an input port (mode = 0) or as an output port (mode = 1). The $\overline{SR}/SR$ output can be used as a signal to indicate when data is ready to be transferred. In the input mode, a peripheral device can strobe data into the CDP1852, and microprocessor can read that data by device selection. In the output mode, a microprocessor strobes data into the CDP1852, and handshaking is established with a peripheral device when the CDP1852 is deselected. In the input mode, data at the data-in terminals (DI0-DI7) is strobed into the port's 8-bit register by a high (1) level on the clock line. The negative high-to-low transition of the clock latches the data in the register and sets the service request output low ( $\overline{SR}/SR = 0$ ). When CS1/ $\overline{CS1}$ and CS2 are high (CS1/ $\overline{CS1}$ and CS2 = 1), the three-state output drivers are enabled and data in the 8-bit register appear at the data-out terminals (D00-D07). When either CS1/ $\overline{CS1}$ or CS2 goes low (CS1/ $\overline{CS1}$ or CS2 = 0), the data-out terminals are three-stated and the service request output returns high ( $\overline{SR}/SR = 1$ ). In the output mode, the output drivers are enabled at all times. Data at the data-in terminals (DI0-DI7) is strobed into the 8-bit register when CS1/ $\overline{\text{CS1}}$ is low (CS1/ $\overline{\text{CS1}}$ = 0) and CS2 and the clock are high (1), and are present at the data-out terminals (D00-D07). The negative high-to-low transition of the clock latches the data in the register. The $\overline{\text{SR}}/\text{SR}$ output goes high ( $\overline{\text{SR}}/\text{SR}$ = 1) when the device is deselected (CS1/ $\overline{\text{CS1}}$ = 1 or CS2 = 0) and returns low ( $\overline{\text{SR}}/\text{SR}$ = 0) on the following trailing edge of the clock. ### **Absolute Maximum Ratings** #### #### **Thermal Information** | Thermal Resistance (Typical) | A., (°C/W) | θ <sub>JC</sub> (°C/W) | |---------------------------------------------------|-----------------|------------------------| | PDIP Package | | N/A | | SBDIP Package | | 20 | | Operating-Temperature Range (T <sub>A</sub> ) | | | | Package Type D, H | 55 <sup>o</sup> | °C to +125°C | | Package Type E | 40 | O°C to +85°C | | Storage Temperature Range (T <sub>STG</sub> ) | 65 <sup>0</sup> | °C to +150°C | | Lead Temperature (During Soldering): | | | | At Distance $1/16 \pm 1/32$ inch $(1.59 \pm 0.7)$ | 79mm) | | | from Case for 10s max | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # **Operating Conditions** At T<sub>A</sub> = Full Package Temperature Range. For Maximum Reliability, Operating Conditions Should be Selected so that Operation is Always within the Following Ranges: | | CDP1852 | | CDP1 | | | |----------------------------|-----------------|----------|-----------------|-----------------|-------| | PARAMETER | MIN | MAX | MIN | MAX | UNITS | | DC Operating Voltage Range | 4 | 10.5 | 4 | 6.5 | V | | Input Voltage Range | V <sub>SS</sub> | $V_{DD}$ | V <sub>SS</sub> | V <sub>DD</sub> | V | ## Functional Diagram #### NOTE: 1. Polarity depends on mode. #### FIGURE 2. FUNCTIONAL BLOCK DIAGRAM FOR CDP1852 A $\overline{\text{CLEAR}}$ control is provided for resetting the port's register (DO0-DO7 = 0) and service request flip-flop (input mode: $\overline{\text{SR}}/\text{SR} = 1$ and output mode: $\overline{\text{SR}}/\text{SR} = 0$ ). The CDP1852 is functionally identical to the CDP1852C. The CDP1852 has a recommended operating voltage range of 4 to 10.5 volts, and the CDP1852C has a recommended operating voltage range of 4 to 6.5 volts. The CDP1852 and CDP1852C are supplied in 24-lead, hermetic, dual-in-line ceramic packages (D suffix), in 24-lead dual-in-line plastic packages (E suffix). The CDP1852C is also available in chip form (H suffix). FIGURE 3. CDP1852 LOGIC DIAGRAM Static Electrical Specifications At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , Unless Otherwise Specified | CON | | CONDITIONS | | LIMITS | | | | | | | | |--------------------------|-----------------|--------------------|---------------------|------------------------|-------|-----------------------|-----|-------|-----------------------|-----|-------| | | | | | | | CDP1852 | | | CDP1852C | | | | PARAMETER | | ۷ <sub>0</sub> (۷) | V <sub>IN</sub> (V) | V <sub>DD</sub><br>(V) | MIN | (NOTE1)<br><b>TYP</b> | мах | MIN | (NOTE1)<br><b>TYP</b> | мах | UNITS | | Quiescent Device Current | I <sub>DD</sub> | - | 0, 5 | 5 | - | - | 10 | - | - | 50 | μА | | | | - | 0, 10 | 10 | - | - | 100 | - | - | - | μА | | Output Low Drive | l <sub>OL</sub> | 0.4 | 0, 5 | 5 | 1.6 | 3.2 | - | 1.6 | 3.2 | - | mA | | (Sink) Current | | 0.5 | 0, 10 | 10 | 3 | 6 | - | - | - | - | mA | | Output High Drive | Іон | 4.6 | 0, 5 | 5 | -1.15 | -2.3 | - | -1.15 | -2.3 | - | mA | | (Source) Current | | 9.5 | 0, 10 | 10 | -3 | -6 | - | - | - | - | mA | | Output Voltage Low-Level | V <sub>OL</sub> | - | 0, 5 | 5 | - | 0 | 0.1 | - | 0 | 0.1 | ٧ | | (Note 2) | | - | 0, 10 | 10 | - | 0 | 0.1 | - | - | - | ٧ | ## CDP1852, CDP1852C # Static Electrical Specifications At $T_A = -40$ °C to +85°C, Unless Otherwise Specified (Continued) | | | CONDITIONS | | | LIMITS | | | | | | | |----------------------------|------------------|-----------------------|------------------------|------------------------|---------|-----------------------|----------|-----|----------------|-----|-------| | | | | | | CDP1852 | | CDP1852C | | | | | | PARAMETER | | ν <sub>ο</sub><br>(۷) | V <sub>IN</sub><br>(V) | V <sub>DD</sub><br>(V) | MIN | (NOTE1)<br><b>TYP</b> | мах | MIN | (NOTE1)<br>TYP | мах | UNITS | | Output Voltage High Level | $V_{OH}$ | - | 0, 5 | 5 | 4.9 | 5 | - | 4.9 | 5 | - | ٧ | | (Note 2) | | - | 0, 10 | 10 | 9.9 | 10 | - | 1 | - | - | ٧ | | Input Low Voltage | V <sub>IL</sub> | 0.5,<br>4.5 | - | 5 | - | - | 1.5 | - | - | 1.5 | V | | | | 0.5,<br>9.5 | - | 10 | - | - | 3 | i | - | - | V | | Input High Voltage | V <sub>IH</sub> | 0.5,<br>4.5 | - | 5 | 3.5 | - | - | 3.5 | - | - | ٧ | | | | 0.5,<br>9.5 | - | 10 | 7 | - | - | - | - | - | V | | Input Leakage Current | I <sub>IN</sub> | - | 0, 5 | 5 | - | - | ±1 | 1 | - | ±1 | μА | | | | - | 0, 10 | 10 | - | - | ±2 | 1 | - | - | μА | | Three-State Output Leakage | l <sub>out</sub> | 0, 5 | 0, 5 | 5 | - | - | ±1 | 1 | - | ±1 | μА | | Current | | 0, 10 | 0, 10 | 10 | - | - | ±2 | | - | - | μА | | Operating Current (Note 3) | I <sub>DD1</sub> | - | 0, 5 | 5 | - | 130 | 300 | - | 150 | 300 | μА | | | | - | 0, 10 | 10 | - | 550 | 800 | - | - | - | μА | | Input Capacitance | C <sub>IN</sub> | - | - | - | - | 5 | 7.5 | - | 5 | 7.5 | pF | | Output Capacitance | C <sub>OUT</sub> | - | - | - | - | 5 | 7.5 | - | - | - | pF | ### NOTES: - 1. Typical values are for $T_A = 25^{\circ}C$ and nominal $V_{DD}$ . - 2. $I_{OL} = I_{OH} = 1 \mu A$ - 3. Operating current is measured at 2MHz in an CDP1802 system with open outputs and a program of 6N55, 6NAA, 6N55, 6NAA,.... # **Dynamic Electrical Specifications** At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $V_{DD} = \pm 5\%$ , $t_R$ , $t_F = 20\text{ns}$ , $V_{IH} = 0.7$ $V_{DD}$ , $V_{IL} = 0.3$ $V_{DD}$ , $C_L = 100\text{pF}$ , and 1 TTL Load | | | | | LIMITS | | | |------------------------------------|------------------|------------------------|-----|-----------------|-----|-------| | PARAMETER | | V <sub>DD</sub><br>(V) | MIN | (NOTE 1)<br>TYP | MAX | UNITS | | MODE 0 - INPUT PORT (See Figure 4) | | | | | | | | Minimum Select Pulse Width | t <sub>sw</sub> | 5 | - | 180 | 360 | ns | | | | 10 | - | 90 | 180 | ns | | Minimum Write Pulse Width | t <sub>WW</sub> | 5 | - | 90 | 180 | ns | | | | 10 | - | 45 | 90 | ns | | Minimum Clear Pulse Width | t <sub>CLR</sub> | 5 | - | 80 | 160 | ns | | | | 10 | - | 40 | 80 | ns | **Dynamic Electrical Specifications** At $T_A = -40^{\circ}$ C to +85°C, $V_{DD} = \pm 5\%$ , $t_R$ , $t_F = 20$ ns, $V_{IH} = 0.7$ $V_{DD}$ , $V_{IL} = 0.3$ $V_{DD}$ , $C_L = 100$ pF, and 1 TTL Load (**Continued**) | | | | | LIMITS | | | |--------------------------------------------------------------|------------------|------------------------|-----|-----------------|-----|-------| | PARAMETER | | V <sub>DD</sub><br>(V) | MIN | (NOTE 1)<br>TYP | MAX | UNITS | | Minimum Data Setup Time | t <sub>DS</sub> | 5 | - | -10 | 0 | ns | | | | 10 | - | -5 | 0 | ns | | Minimum Data Hold Time | t <sub>DH</sub> | 5 | - | 75 | 150 | ns | | | | 10 | - | 35 | 75 | ns | | Data Out Hold Time (Note 2) | t <sub>DOH</sub> | 5 | 30 | 185 | 370 | ns | | | | 10 | 15 | 100 | 200 | ns | | Propagation Delay Times, t <sub>PLH</sub> , t <sub>PHL</sub> | | | | | | | | Select to Data Out (Note 2) | t <sub>SDO</sub> | 5 | 30 | 185 | 370 | ns | | | | 10 | 15 | 100 | 200 | ns | | Clear to SR | t <sub>RSR</sub> | 5 | - | 170 | 340 | ns | | | | 10 | - | 85 | 170 | ns | | Clock to SR | t <sub>CSR</sub> | 5 | - | 110 | 220 | ns | | | | 10 | - | 55 | 110 | ns | | Select to SR | t <sub>SSR</sub> | 5 | - | 120 | 240 | ns | | | | 10 | - | 60 | 120 | ns | #### NOTES: - 1. Typical values are for $T_A = 25^{\circ}C$ and nominal $V_{DD}$ - 2. Minimum value is measured from CS2, maximum value is measured from CS1/CS1. ## Input Port Mode 0 - Typical Operation #### **General Operation** When the mode control is tied to $V_{SS}$ , the CDP1852 becomes an input port. In this mode, the peripheral device places data into the CDP1852 with a strobe pulse and the CDP1852 signals the microprocessor that data is ready to be transferred on the strobe's trailing edge via the $\overline{SR}$ output line. The CDP1802 then issues an input instruction that enables the CDP1852 to place the information from the peripheral device on the data bus to be entered into a memory location and the accumulator of the microprocessor. ## **Detailed Operation** (See Figure 5) The STROBE from the peripheral device places DATA into the 8-bit register of the CDP1852 when it goes high and latches the DATA on its trailing edge. The $\overline{SR}$ output is set low on the strobe's trailing edge. This output is connected to a flag line of the CDP1802 microprocessor and software polling will determine that the flag line has gone low and peripheral data is ready to be transferred. The CDP1802 then issues an input instruction that places an $N_X$ line high. With the $\overline{MRD}$ line also high, the CDP1852 is selected and its output drivers place the DATA from the peripheral device on the DATA BUS. When the CDP1802 selected the CDP1852, it also selected and addressed the memory via one of the 16 internal address registers selected by an internal "X" register. The data from the CDP1852 is therefore entered into the memory [Bus $\rightarrow$ M(R(X))]. The data is also transferred to the D register (accumulator) in the microprocessor (Bus $\rightarrow$ D). When the CDP1802's execute cycle is completed, the CDP1852 is deselected by the N $_{\rm X}$ line returning low and its data output pins are three-stated. The $\overline{\rm SR}$ output returns high. FIGURE 5. INPUT PORT MODE 0 FUNCTIONAL DIAGRAM AND WAVEFORMS - TYPICAL OPERATION VALID THREE - STATE DATA BUS THE MICROPROCESSOR **Dynamic Electrical Specifications** At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $V_{DD} = \pm 5\%$ , $t_R$ , $t_F = 20\text{ns}$ , $V_{IH} = 0.7$ $V_{DD}$ , $V_{IL} = 0.3$ $V_{DD}$ , $C_L = 100\text{pF}$ , and 1 TTL Load | PARAMETER | | V <sub>DD</sub><br>(V) | MIN | (NOTE 1)<br><b>TYP</b> | MAX | UNITS | |--------------------------------------------------------------------------------|------------------|------------------------|-----|------------------------|-----|-------| | MODE 1- OUTPUT PORT (See Figure 6) | | | | | | | | Minimum Clock Pulse Width | t <sub>CLK</sub> | 5 | - | 130 | 260 | ns | | | | 10 | - | 65 | 130 | ns | | Minimum Write Pulse Width | t <sub>WW</sub> | 5 | - | 130 | 260 | ns | | | | 10 | - | 65 | 130 | ns | | Minimum Clear Pulse Width | t <sub>CLR</sub> | 5 | - | 60 | 120 | ns | | | | 10 | - | 30 | 60 | ns | | Minimum Data Setup Time | t <sub>DS</sub> | 5 | - | -10 | 0 | ns | | | | 10 | - | -5 | 0 | ns | | Minimum Data Hold Time | t <sub>DH</sub> | 5 | - | 75 | 150 | ns | | | | 10 | - | 35 | 75 | ns | | Minimum Select-After-Clock Hold Time | t <sub>SH</sub> | 5 | - | -10 | 0 | ns | | | | 10 | - | -5 | 0 | ns | | Propagation Delay Times, t <sub>PLH</sub> , t <sub>PHL</sub> Clear to Data Out | t <sub>RDO</sub> | 5 | - | 140 | 280 | ns | | Clotal to Bala Gat | , HDO | 10 | _ | 70 | 140 | ns | | Write to Data Out | t <sub>WDO</sub> | 5 | _ | 220 | 440 | ns | | | 1 | 10 | - | 110 | 220 | ns | | Data In to Data Out | t <sub>DDO</sub> | 5 | - | 100 | 200 | ns | | | | 10 | - | 50 | 100 | ns | | Clear to SR | t <sub>RSR</sub> | 5 | _ | 120 | 240 | ns | | | | 10 | - | 60 | 120 | ns | | Clock to SR | t <sub>CSR</sub> | 5 | - | 120 | 240 | ns | | | -5 | 10 | - | 60 | 120 | ns | | Select to SR | t <sub>SSR</sub> | 5 | - | 120 | 240 | ns | | | | 10 | - | 60 | 120 | ns | #### NOTE: # Output Port Mode 1 - Typical Operation ### **General Operation** Connecting the mode control to $V_{DD}$ configures the CDP1852 as an output port. The output drivers are always on in this mode, so any data in the 8-bit register will be present at the data-out lines when the CDP1852 is selected. The N line and $\overline{\text{MRD}}$ connections between the CDP1852 and CDP1802 remain the same as in the input mode configuration, but now the clock input of the CDP1852 is tied to the TPB output of the CDP1802 and the SR output of the CDP1852 will be used to signal the peripheral device that valid data is present on its input lines. The microprocessor issues an output instruction, and data from the memory is strobed into the CDP1852 with the TPB pulse. When the CDP1852 is deselected, the SR output goes high to signal the peripheral device. ### **Detailed Operation** (See Figure 7) The CDP1802 issues an output instruction. The $N_X$ line goes high and the $\overline{MRD}$ line goes low. The memory is accessed $M(R(X)) \to BUS$ and places data on the DATA BUS. This data are strobed into the 8-bit register of the CDP1852 when TPB goes high and latched on the TPB's trailing edge. The valid data thus appears on the CDP1852 output lines. When the CDP1802 output instruction cycle is complete, the $N_X$ line goes low and the SR output goes high. SR will remain high until the trailing edge of the next TPB pulse, when it will return low. <sup>1.</sup> Typical values are for $T_A = 25^{\circ}C$ and nominal $V_{DD}$ . #### **MODE 1 TRUTH TABLE** | CLOCK | † CS1-CS2 | CLEAR | DATA OUT EQUALS | |-------|-----------|-------|-----------------| | 0 | Х | 0 | 0 | | 0 | Х | 1 | Data Latch | | Х | 0 | 1 | Data Latch | | 1 | 1 | Х | Data In | SERVICE REQUEST TRUTH TABLE | CS1 | CLOCK | |---------|---------| | or | or | | CS2 | CLEAR | | SR/SR 1 | SR/SR 0 | † CS1 • CS2 : CS1 = 0, CS2 = 1 FIGURE 6. MODE 1 OUTPUT PORT TIMING WAVEFORMS AND TRUTH TABLES ## **Application Information** In a CDP1800 series microprocessor-based system where $\overline{\text{MRD}}$ is used to distinguish between INP and OUT instructions, an INP instruction is assumed to occur at the beginning of every I/O cycle because $\overline{\text{MRD}}$ starts high. Therefore, at the start of an OUT instruction, which uses the same 3-bit N code as that used for selection of an input port, the input device is selected for a short time (see Figure 8). This condition forces SR low and sets the internal SR latch (see Figure 3). In a small system with unique N codes for inputs and outputs, this situation does not arise. Using the CDP1853 N-bit decoder or equivalent logic to decode the N lines after TPA prevents dual selection in larger systems (see Figure 9 and Figure 10). FIGURE 8. EXECUTION OF A "65" OUTPUT INSTRUCTION SHOWING MOMENTARY SELECTION OF INPUT PORT "D" NOTE: 1. Output enabled when EN = HIGH. Internal signal shown for reference only (See Figure 1).