

# CLC114

## Quad, Low Power Video Buffer

The CLC114 is a high performance, close loop quad buffer intended for power sensitive applications. Requiring only 30mW of quiescent power dissipation per channel ( $\pm$ 5V supplies), the CLC114 offers a small signal bandwidth of 200MHz (0.5Vpp) and a slew rate of 450V/µs.

Designed specifically for high density crosspoint switch and analog multiplexer applications, the CLC114 offers excellent linearity and wide channel isolation (62dB @ 10MHz). Driving a typical crosspoint switch load, the CLC114 offers differential gain and phase performance of 0.08% and 0.1% gain flatness through 30MHz is typically 0.1dB.

| Rochester Electronics<br>Manufactured Components<br>Rochester branded components are<br>manufactured using either die/wafers<br>purchased from the original suppliers<br>or Rochester wafers recreated from the<br>original IP. All recreations are done with<br>the approval of the OCM. | <ul> <li>Quality Overview</li> <li>ISO-9001</li> <li>AS9120 certification</li> <li>Qualified Manufacturers List (QML) MIL-PRF-38535 <ul> <li>Class Q Military</li> <li>Class V Space Level</li> </ul> </li> <li>Qualified Suppliers List of Distributors (QSLD) <ul> <li>Rochester is a critical supplier to DLA and meets all industry and DLA standards.</li> </ul> </li> </ul> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parts are tested using original factory<br>test programs or Rochester developed<br>test solutions to guarantee product<br>meets or exceeds the OCM data sheet.                                                                                                                            | Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.                                                                                                                                                                                                |

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

February 2001

National Semiconductor

## CLC114 Quad, Low Power Video Buffer

## **General Description**

The CLC114 is a high performance, close loop quad buffer intended for power sensitive applications. Requiring only 30mW of quiescent power dissipation per channel ( $\pm$ 5V supplies), the CLC114 offers a small signal bandwidth of 200MHz (0.5Vpp) and a slew rate of 450V/µs.

Designed specifically for high density crosspoint switch and analog multiplexer applications, the CLC114 offers excellent linearity and wide channel isolation (62dB @ 10MHz). Driving a typical crosspoint switch load, the CLC114 offers differential gain and phase performance of 0.08% and 0.1% gain flatness through 30MHz is typically 0.1dB.

With its patented closed loop topology, the CLC114 has significant performance advantages over conventional open loop designs. Applications requiring low output impedance and true unity gain stability through very high frequencies (active filters, dynamic load buffering, etc.) Will benefit from the CLC114's superior performance.

Constructed using an advanced, complementary bipolar process and National's proven high speed architectures, the CLC114 is available in several versions to meet a variety of requirements.

Enhanced Solutions (Military/Aerospace)

SMD Number: 5962-92339

\*Space level versions also available.

\*For more information, visit http://www.national/com/mil

### Features

- Closed loop, quad buffer
- 200MHz small signal bandwidth

- 450V/us slew rate
- Low power, 30mW per channel (±5V sup.)
- 62dB channel isolation (10MHz)
- Specified for crosspoint switch loads

## Applications

- Video crosspoint switch driver
- Video distribution buffer
- Video switching buffer
- Video signaling multiplexing
- Instrumentation amps
- Active filters









CLC114

## **Connection Diagram**



## **Ordering Information**

| Package             | Temperature Range<br>Industrial | Part Number | Package<br>Marking | NSC<br>Drawing |
|---------------------|---------------------------------|-------------|--------------------|----------------|
| 14-Pin Plastic DIP  | –40°C to +85°C                  | CLC114AJP   | CLC114AJP          | N14A           |
| 14-Pin Plastic SOIC | –40°C to +85°C                  | CLC114AJE   | CLC114AJE          | M14A,B         |

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                                                                                                              | ±7V          |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| I <sub>OUT</sub><br>Output is short circuit protected to<br>ground, but maximum reliability will<br>be maintained if I <sub>OUT</sub> does not |              |
| exceed                                                                                                                                         | 30mA         |
| Input Voltage                                                                                                                                  | $\pm V_{CC}$ |
| Maximum Junction Temperature                                                                                                                   | +150°C       |

Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering 10 sec) ESD Rating

## **Operating Ratings**

| Thermal Resistance |                        |                 |
|--------------------|------------------------|-----------------|
| Package            | $(\theta_{\text{JC}})$ | $(\theta_{JA})$ |
| MDIP               | 65°C/W                 | 115°C/W         |
| SOIC               | 55°C/W                 | 125°C/W         |
|                    |                        |                 |

## **Electrical Characteristics**

 $(V_{CC} = \pm 5 \text{ V}, \text{ R}_{L} = 100\Omega; \text{ Unless Specified})$ 

| Symbol              | Parameter                       | Conditions                            | Тур   | Max/Min Ratings<br>(Note 2) |       |       | Units              |
|---------------------|---------------------------------|---------------------------------------|-------|-----------------------------|-------|-------|--------------------|
| Ambient Temperature |                                 | CLC114AI                              | +25°C | -40°C                       | +25°C | +85°  | <u> </u>           |
| Frequenc            | y Domain Response               | 1                                     | 1     |                             |       | 1     |                    |
| SSBW                | -3dB Bandwidth                  | V <sub>OUT</sub> <0.5V <sub>PP</sub>  | 200   | >135                        | >135  | >120  | MHz                |
| LSBW                | 1                               | V <sub>OUT</sub> <2V <sub>PP</sub>    | 95    | >70                         | >70   | >70   | MHz                |
|                     | Gain Flatness                   | V <sub>OUT</sub> < 0.5V <sub>PP</sub> |       |                             |       |       |                    |
| GFPL                | Peaking                         | DC to 30MHz                           | 0.0   | < 0.3                       | <0.2  | <0.3  | dB                 |
| GFPH                | Peaking                         | 30MHz to 200MHz                       | 0.0   | <1.3                        | <0.7  | <0.7  | dB                 |
| GFR                 | Rolloff                         | DC to 60MHz                           | 0.1   | <0.8                        | <0.8  | <1.0  | dB                 |
| XT                  | Crosstalk (All Hostile)         | 10MHz                                 | 62    | >58                         | >58   | >60   | dB                 |
| Time Don            | nain Response                   | 1                                     |       | •                           |       |       |                    |
| TRS1                | Rise and Fall Time              | 0.5V Step                             | 1.8   | <2.8                        | <2.8  | <3.0  | ns                 |
| TRS2                |                                 | 2V Step                               | 5     | <7                          | <7    | <8    | ns                 |
| TS1                 | Settling Time to 0.1%           | 2V Step                               | 10    | <15                         | <15   | <20   | ns                 |
| TS01                | to 0.01%                        | 2V Step                               | 20    | <30                         | <30   | <40   | ns                 |
| OS                  | Overshoot                       | 0.5V Step                             | 3     | <15                         | <10   | <15   | %                  |
| SR                  | Slew Rate                       |                                       | 450   | >180                        | >200  | >180  | V/µs               |
| Distortion          | And Noise Response              | 1                                     |       |                             |       |       |                    |
| HD2                 | 2nd Harmonic Distortion         | 2V <sub>PP</sub> ,20MHz               | -50   | <-34                        | <-38  | <-38  | dBc                |
| HD3                 | 3rd Harmonic Distortion         | 2V <sub>PP</sub> ,20MHz               | -58   | <-50                        | <-50  | <-45  | dBc                |
|                     | Equivalent Input Noise          |                                       |       |                             |       |       |                    |
| SNF                 | Noise Floor                     | >1MHz                                 | -155  | <-153                       | <-153 | <-153 | dBm <sub>1Hz</sub> |
| Static, DC          | Performance                     |                                       | •     |                             |       |       |                    |
| GA                  | Small Signal Gain               | 100Ω Load                             | 0.97  | >0.95                       | >0.96 | >0.96 | V/V                |
| ILIN                | Integral Endpoint Linearity     | ±1V, Full Scale                       | 0.4   | <1.0                        | <0.6  | <0.5  | %                  |
| VIO                 | Output Offset Voltage(Note 3)   |                                       | ±0.5  | <±8.2                       | <±5.0 | <±8.0 | mV                 |
| DVIO                | Average Temperature Coefficient |                                       | ±9.0  | <±40                        | -     | <±30  | µV/°C              |
| IBN                 | Input Bias Current (Note 3)     |                                       | ±1.0  | <±10                        | <±5   | <±4   | μA                 |
| DIBN                | Average Temperature Coefficient |                                       | ±6.0  | <±62                        | -     | <±25  | nA/°C              |
| PSRR                | Power Supply Rejection Ratio    |                                       | 56    | >48                         | >48   | >46   | dB                 |
| ICC                 | Supply Current, Total (Note 3)  | No Load, Quiescent                    | 12.0  | <17.0                       | <16.5 | <16.0 | mA                 |
| Miscellan           | eous Performance                |                                       | ·     |                             |       |       |                    |
| RIN                 | Input Resistance                |                                       | 1.5   | >0.3                        | >1.0  | >2.0  | MΩ                 |
| CIN                 | Input Capacitance               |                                       | 1.8   | <3.5                        | <3.0  | <3.5  | pF                 |
| RO                  | Output Impedance                | DC                                    | 2.5   | <5.0                        | <3.5  | <3.5  | Ω                  |
| VO                  | Output Voltage Range            | No Load                               | ±4.0  | >±3.6                       | >±3.8 | >±3.8 | V                  |
| 10                  | Output Current                  |                                       | 25    | >12                         | >20   | >25   | mA                 |

-40°C to +85°C

–65°C to +150°C

+300°C

500V

## Electrical Characteristics (Continued)

 $(V_{CC} = \pm 5 \text{ V}, \text{ R}_{L} = 100\Omega; \text{ Unless Specified})$ 

| Symbol   | Parameter                              | Conditions             | Тур   | Max/Min Ratings<br>(Note 2) | Units |  |  |  |
|----------|----------------------------------------|------------------------|-------|-----------------------------|-------|--|--|--|
| Performa | erformance Driving a Crosspoint Switch |                        |       |                             |       |  |  |  |
|          | Gain Flatness $V_{OUT} < 2V_{PP}$      | DC to 5MHz             | ±0.02 |                             | dB    |  |  |  |
|          | Gain Flatness $V_{OUT} < 2V_{PP}$      | DC to 30MHZ            | ±0.1  |                             | dB    |  |  |  |
|          | Differential Gain                      | 3.58 & 4.43MHz         | 0.08  |                             | %     |  |  |  |
|          | Differential Phase                     | 3.58 & 4.43MHz         | 0.1   |                             | deg   |  |  |  |
|          | 2nd Harmonic Distortion                | 5MHz,2V <sub>PP</sub>  | -60   |                             | dBc   |  |  |  |
|          |                                        | 30MHz,2V <sub>PP</sub> | -43   |                             | dBc   |  |  |  |
|          | 3rd Harmonic Distortion                | 5MHz,2V <sub>PP</sub>  | -58   |                             | dBc   |  |  |  |
|          |                                        | 30MHz,2V <sub>PP</sub> | -43   |                             | dBc   |  |  |  |
|          | Crosstalk (All Hostile)                | 5MHz                   | 58    |                             | dB    |  |  |  |
|          |                                        | 10MHz                  | 54    |                             | dB    |  |  |  |
|          | 30MHz                                  | 42                     |       | dB                          |       |  |  |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

Note 3: AJ-level: spec. is 100% tested at +25°C.



## **Typical Performance Characteristics**

#### Gain and Phase vs. Load

















CLC114

### Typical Performance Characteristics (Continued)

#### Small Signal Pulse Response



#### Large Signal Pulse Response

Integral Linearity Error



DS012738-11









Typical D.C. Errors vs. Temperature



### Typical Performance Characteristics (Continued)

#### **Equivalent Input Noise**



2-Tone, 3rd Order Intermodulation Intercept



## **Application Division**

#### Operation

The CLC114 is a quad, low power, high speed, unity gain buffer. The closed loop topology provides accuracy not found in open loop designs. The input stage incorporates a slew enhancement circuit which allows low quiescent power without sacrificing AC performance.

#### PC Board Layout and Crosstalk

High frequency devices demand a good printed circuit board layout for optimum performance. The CLC114, with power gain to 200 MHz, is no exception. A ground plane and power supply bypassing with good high frequency ceramic capacitors in close proximity to the supply pins is essential. Second harmonic distortion can be improved by ensuring equal current return paths for both the positive and negative supplies. This can be accomplished by grounding the bypass capacitors at the same point in the ground plane while keeping the power supply side of the bypass capacitors within 0.1" of the CLC114 supply pins.

Crosstalk (undesired signal coupling between buffer channels) is strongly dependent on board layout. Closely spaced signal traces on the circuit board will degrade crosstalk due

#### 2nd and 3rd Harmonic Distortion



to interface capacitance. For this reason it is recommended that unused package pins (2, 4, 6, 11) be connected to the ground plane for better channel isolation at the device pins. Similarly, crosstalk can be improved by using a grounded guard trace between signal traces. This will reduce the distributed capacitance between signal lines.

Following are two graphs depicting the effects of crosstalk. All-hostile crosstalk is measured by driving three of the four buffers simultaneously while observing the fourth, undriven, channel. *Figure 2*, "All-hostile Crosstalk Isolation", shows this effect as a function of input signal frequency. R<sub>L</sub> is the resistive load for each driven channel. *Figure 3*, "Most Susceptible Channel-to-Channel Pulse Coupling", describes one effect of crosstalk when one channel is driven with a  $2V_{PP}$  step (tr = 5ns) while the output of the undriven channel is measured. From*Figure 2* it can be observed that crosstalk decreases as the signal frequency is reduced. Similarly, the pulse coupling crosstalk will decrease as the rise time increases.

#### **Evaluation Board**

An evaluation board for the CLC114 is available. This board maybe ordered as part CLC730023.

### Application Division (Continued)

#### Unused Buffer

It is recommended that the inputs of any unused buffers be tied to ground through  $50\Omega$  resistors.

#### **Differential Gain and Phase**

The CLC114 was designed to minimize deferential gain and phase errors when driving the distributed capacitance of a video cross point switch. Refer to the section "Performance Driving a Crosspoint Switch" for typical values.



**FIGURE 1. Recommended Circuit** 







FIGURE 3. Most susceptible Channel-to-Channel Pulse Coupling





NS Package Number N14A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.