# **M2114A** ### 1024 x 4 Bit Static RAM The Intel M2114A is a 4096-bit static Random Access Memory organized as 1024 words by 4-bits using HMOS, a high performance MOS technology. It uses fully DC stable (static) circuitry throughout, in both the array and the decoding, therefore it requires no clocks or refreshing to operate. Data access is particularly simple since address setup times are not required. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The M2114A is designed for memory applications where the high performance and high reliability of HMOS, low cost, large bit storage, and simple interfacing are important design objectives. The M2114A is placed in an 18-pin package for the highest possible density. # Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. # **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-38535 - Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. #### 16 Malcolm Hoyt Drive, Newburyport, MA 01950 USA Telephone (978) 462 9332 Fax (978) 462 9512 PCN# 2002\_002 ## PRODUCT CHANGE NOTIFICATION | Rochester Part No.(s): | MD2114AL-3/B, -4/B, -5/B | Data Sheet: | Intel Data Sheet | |------------------------|--------------------------|-------------|------------------| | Generic Device: | 2114 | Die Mfgr: | Intel | | Issued By: | Robert S. Everette | Date: | 2/20/2002 | | | THIS PRODUCT CHANGE NOTIFICATION DOCUMENTS DIFFERENCES FROM THE ORIGINAL | |------|----------------------------------------------------------------------------------| | Item | MANUFACTURER'S DATA SHEET REFERENCED. THIS PCN WILL AFFECT CURRENT ORDERS AND | | # | FUTURE ORDERS UNLESS A FURTHER NOTIFICATION IS ISSUED OR UNLESS OTHERWISE STATED | | # | BELOW. | 1. $C_S$ (capacitance from any pin to $V_{SS}$ ) is changed from: 5 picofarads maximum. to: 6 picofarads maximum. The following authorized representative hereby acknowledges the above Product Change Notification: | Printed | Signed | Date Signed: | |---------|----------|--------------| | Name: | Name: | | | Title: | Company: | | # M2114A 1024 x 4 BIT STATIC RAM Military | | M2114AL-3 | M2114AL-4 | M2114A-4 | M2114AL-5 | |-----------------------|-----------|-----------|----------|-----------| | Max. Access Time (ns) | 150 | 200 | 200 | 250 | | Max. Current (mA) | 50 | 50 | 70 | 70 | - HMOS Technology - Low Power, High Speed - Identical Cycle and Access Times - Single +5V Supply ±10% - High Density 18-Pin Package - Completely Static Memory—No Clock or Timing Strobe Required - Directly TTL Compatible: All Inputs and Outputs - Common Data Input and Output Using **Three-State Outputs** - M2114 Upgrade - Military Temperature Range -55°C to + 125°C (Tc) - Not Recommended for New Designs The Intel M2114A is a 4096-bit static Random Access Memory organized as 1024 words by 4-bits using HMOS, a high performance MOS technology. It uses fully DC stable (static) circuitry throughout, in both the array and the decoding, therefore it requires no clocks or refreshing to operate. Data access is particularly simple since address setup times are not required. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided. The M2114A is\_designed for memory applications where the high performance and high reliability of HMOS, low cost, large bit storage, and simple interfacing are important design objectives. The M2114A is placed in an 18-pin package for the highest possible density. It is directly TTL compatible in all respects; inputs, outputs, and a signal +5V supply. A separate Chip Select (CS) lead allows easy selection of an individual packge when outputs are or-tied. #### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias65°C to +135 | S°C | |-------------------------------------------------------|-----| | Storage Temperature65°C to +150 | )°C | | Voltage on any Pin<br>With Respect to Ground3.5V to + | 7V | | Power Dissipation1.6 | WC | | D.C. Output Current5 r | mA | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### **Operating Conditions** | Symbol | Parameter | Min | Max | Units | |-----------------|-------------------------------|------|-------|-------| | T <sub>C</sub> | Case Temperature (Instant On) | -55 | + 125 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | ٧ | ### D.C. AND OPERATING CHARACTERISTICS (Over Specified Operating Conditions) | | | M2114AL-3/L-4 | | | M2114A-4/-5 | | | Units | Comments | | |--------------------|----------------------------------------|---------------|--------|-----|-------------|--------|-----|-------|----------------------------------------------------------------------------|--| | Symbol | Parameter | Min | Typ(2) | Max | Min | Typ(2) | Max | Units | Comments | | | l <sub>LI</sub> | Input Load Current<br>(All Input Pins) | | | 10 | | | 10 | μΑ | $V_{IN} = 0 \text{ to } 5.5V$ | | | ILO | I/O Leakage Current | | 10 | | | | 10 | μΑ | $\overline{CS} = V_{IN}$<br>$V_{I/O} = GND \text{ to } V_{CC}$ | | | lcc | Power Supply Current | | 25 | 50 | | 50 | 70 | mA | $V_{CC} = \text{max}, I_{I/O} = 0 \text{ mA},$ $T_C = -55^{\circ}\text{C}$ | | | V <sub>IL</sub> | Input Low Voltage | -3.0 | | 0.8 | -3.0 | | 0.8 | ٧ | | | | VIH | Input High Voltage | 2.0 | | 6.0 | 2.0 | | 6.0 | ٧ | | | | loL | Output Low Current | 2.1 | 9.0 | | 2.1 | 9.0 | | mA | V <sub>OL</sub> = 0.4V | | | Іон | Output High Current | -1.0 | -2.5 | | -1.0 | -2.5 | | mA | V <sub>OH</sub> = 2.4V | | | los <sup>(2)</sup> | Output Short Circuit | | 8 | 40 | | | 40 | mA | V <sub>OUT</sub> = GND | | <sup>1.</sup> Typical values are for $T_C = 25^{\circ}C$ and $V_{CC} = 5.0V$ . 2. Duration not to exceed 30 seconds. CAPACITANCE T<sub>C</sub> = 25°C, f = 1.0 MHz | Symbol | Test | Max | Units | Conditions | |------------------|-----------------------------|-----|-------|-----------------------| | C <sub>I/O</sub> | Input/Output<br>Capacitance | 6 | pF | V <sub>I/O</sub> = 0V | | CIN | Input<br>Capacitance | 6 | pF | V <sub>IN</sub> = 0V | #### A.C. CONDITIONS OF TEST | Input Pulse Levels | 0.8V to 2.0V | |-------------------------------|-------------------------| | Input Rise and Fall Times | 10 ns | | Input and Output Timing Level | s1.5V | | Output Load 1 TTL 0 | Sate and $C_L = 100 pF$ | Figure 1 Figure 2 # intel ## TYPICAL D.C. AND A.C. CHARACTERISTICS 271001-6 # A.C. CHARACTERISTICS (Over Specified Operating Conditions) #### READ CYCLE(1) | Symbol | | M2114AL-3 | | M2114A-4/L-4 | | M2114A-5 | | | |----------------------|---------------------------------|-----------|-----|--------------|-----|----------|-----|-------| | | Parameter | Min | Max | Min | Max | Min | Max | Units | | t <sub>RC</sub> | Read Cycle Time | 150 | 94 | 200 | | 250 | | ns | | t <sub>A</sub> | Access Time | | 150 | | 200 | | 250 | ns | | tco | Chip Selection to Output Valid | | 70 | | 70 | | 85 | ns | | t <sub>CX</sub> (2) | Chip Selection to Output Active | 10 | | 10 | | 10 | | ns | | t <sub>OTD</sub> (2) | Output 3-State from Deselection | | 40 | 5000 - 1 511 | 50 | | 60 | ns | | t <sub>OHA</sub> | Output Hold from Address Change | 15 | | 15 | | 15 | × | ns | #### WRITE CYCLE(3) | Symbol | 50 MH-302 | M2114AL-3 | | M2114 | A-4/L-4 | M2114A-5 | | 3554 3355 | |--------------------|----------------------------|-----------|-----|-------|---------------|----------|-------------|-----------| | | Parameter | Min | Max | Min | Max | Min | Max | Units | | twc | Write Cycle Time | 150 | | 200 | 0.00 | 250 | | ns | | t <sub>W</sub> (3) | Write Time | 90 | | 120 | | 135 | N7/65 E44 H | ns | | twR | Write Release Time | 0 | | 0 | S | 0 | | ns | | toTW(2) | Output 3-State from Write | | 40 | | 50 | | 60 | ns | | t <sub>DW</sub> | Data to Write Time Overlap | 90 | | 120 | Marie Control | 135 | | ns | | t <sub>DH</sub> | Data Hold from Write Time | 0 | | 0 | S() | 0 | | ns | #### **WAVEFORMS** #### READ CYCLE(4) #### WRITE CYCLE - 1. A Read occurs during the overlap of a low CS and a high WE. - A Read occurs during the overlap of a low CS and a high WE. Measured at ±500 mV with 1 TTL Gate and C<sub>L</sub> = 5 pf. Using Figure 2. A Write occurs during the overlap of a low CS and a low WE. t<sub>W</sub> is measured from the latter of CS or WE going low to the earlier of CS or WE going high. WE is high for a Read Cycle. If the CS low transition occurs simultaneously with the WE low transition, the output buffers remain in a high impedance - state. - 6. WE must be high during all address transitions.