

# M8097, M8397

# 16-Bit Microcontrollers

The M8097/M8397 is a high performance, 16-bit microcontroller, designed for high speed control functions. The CPU supports bit, byte, and word operations. 32-bit double-words are supported for a subset of the instruction set. With a 12 MHz input frequency the M8097 can do a 16-bit addition in 1.0  $\mu$ s and a 16 x 16-bit multiply or 32/16-bit divide in 6.5  $\mu$ s. Instruction execution times average 1 to 2  $\mu$ s in typical applications.

Four high-speed trigger inputs are provided to record the times at which external events occur. Up to six high-speed pulse generator outputs are provided to trigger external events at preset times. The high-speed output unit can simultaneously perform timer functions. Up to four such 16-bit Software Timers can be in operation at once.

| <b>Rochester Electronics</b> |
|------------------------------|
| Manufactured Components      |

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

#### 13E D 4826175 0071165 7 INTEL CORP UP/PRPHLS PRELIMINARY 7-49-19-16 M8097/M8397 -49-19-59 **16-BIT MICROCONTROLLERS** Militarv M8397: an M8097 with 8K Bytes ■ 232 Byte Register File of On-Chip ROM Memory-to-Memory Architecture High Speed Pulse I/O **Full Duplex Serial Port 10-Bit A/D Converter** Five 8-Bit I/O Ports 8 Interrupt Sources Watchdog Timer **Pulse-Width Modulated Output Military Temperature Range:** Four 16-Bit Software Timers -55°C to + 125°C (T<sub>C</sub>)

The M8097/M8397 is a high performance, 16-bit microcontroller, designed for high speed control functions. The CPU supports bit, byte, and word operations. 32-bit double-words are supported for a subset of the instruction set. With a 12 MHz input frequency the M8097 can do a 16-bit addition in 1.0  $\mu$ s and a 16 x 16-bit multiply or 32/16-bit divide in 6.5  $\mu$ s. Instruction execution times average 1 to 2  $\mu$ s in typical applications.

Four high-speed trigger inputs are provided to record the times at which external events occur. Up to six highspeed pulse generator outputs are provided to trigger external events at preset times. The high-speed output unit can simultaneously perform timer functions. Up to four such 16-bit Software Timers can be in operation at once.

An on-chip A/D Converter converts up to 8 analog input channels to 10-bit digital values.

Also provided on-chip are a serial port, a watchdog timer, and a pulse-width modulated output signal.



270039-1

Figure 1. Block Diagram (For simplicity, lines connecting port registers to port buffers are not shown.)

5-148

January 1988 Order Number: 270039-003



Figure 2. Pin Grid Array Pinout



Figure 3. 68-Lead Ceramic Quad Pack Pinout

| PGA    | CQP    | Description     | PGA             | CQP | Description     | PGA  | CQP  | Description     |
|--------|--------|-----------------|-----------------|-----|-----------------|------|------|-----------------|
| 1      | 9      | ACH7/P0.7       | 24              | 54  | AD6/P3.6        | 47   | 31   | P1.6            |
| 2      | 8      | ACH6/P0.6       | 25 <sup>·</sup> | 53  | AD7/P3.7        | 48   | 30   | P1.5            |
| 3      | 7      | ACH2/P0.2       | 26              | 52  | AD8/P4.0        | 49   | 29   | HSO.1           |
| 4<br>5 | 6      | ACH0/P0.0       | 27              | 51  | AD9/P4.1        | 50   | 28   | HSO.0           |
| 5      | 5      | ACH1/P0.1       | 28              | 50  | AD10/P4.2       | - 51 | 27   | HSO.5/HSI.3     |
| 6      | 4      | ACH3/P0.3       | 29              | 49  | AD11/P4.3       | 52   | 26   | HSO.4/HSI.2     |
| 7      | 3<br>2 | NMI             | .30             | 48  | AD12/P4.4       | 53   | 25   | HSI.1           |
| 8      | 2      | EA              | 31              | 47  | AD13/P4.5       | 54   | 24   | HSI.0           |
| 9      | 1      | V <sub>CC</sub> | 32              | 46  | AD14/P4.6       | 55   | 23   | P1.4            |
| 10     | 68     | V <sub>SS</sub> | 33 🔅            | 45  | AD15/P4.7       | 56   | 22   | P1.3            |
| 11     | 67     | XTÁL1           | 34              | 44  | T2CLK/P2.3      | 57   | 21   | P1.2            |
| 12     | 66     | XTAL2           | 35              | 43  | READY           | 58   | 20   | P1.1            |
| 13     | 65     | <u>CLKOUT</u>   | 36              | 42  | T2RST/P2.4      | 59   | 19   | P1.0            |
| 14     | 64     | TEST            | 37              | 41  | BHE             | 60   | 18   | TXD/P2.0        |
| 15     | 63     | INST            | 38              | 40  | WR              | 61   | 17   | RXD/P2.1        |
| 16     | 62     | ALE             | 39              | 39  | PWM/P2.5        | 62   | 16   | RESET           |
| 17     | 61     | RD              | 40              | 38  | P2.7            | 63   | 15   | EXTINT/P2.2     |
| 18     | 60     | AD0/P3.0        | 41              | 37  | V <sub>BB</sub> | 64   | - 14 | V <sub>PD</sub> |
| 19     | 59     | AD1/P3.1        | 42              | 36  | V <sub>SS</sub> | 65   | 13   | VREF            |
| 20     | 58     | AD2/P3.2        | 43              | 35  | HŠŎ.3           | 66   | 12   | ANGND           |
| 21     | 57     | AD3/P3.3        | 44              | 34  | HSO.2           | 67   | 11   | ACH4/P0.4       |
| 22     | 56     | AD4/P3.4        | 45              | 33  | P2.6            | 68   | 10   | ACH5/P0.5       |
| 23     | 55     | AD5/P3.5        | 46              | 32  | P1.7            |      |      |                 |

5-150

;

4826175 0071168 2

M8097/M8397

INTEL CORP UP/PRPHLS

15E D

## FUNCTIONAL OVERVIEW

The following section is an overview of the M8X97, the generic part number used to refer to the Military MCS-96 product family.

#### **CPU Architecture**

inte

:

The M8X97 has 64 Kbyte addressability and uses the same address space for both program and data memory, except in the address range from 00H through 0FFH. Data fetches in this range are always to the Register File, while instruction fetches from these locations are directed to external memory. (Locations 00H through 0FFH in external memory are reserved for Intel development systems.)

Within the Register File, locations 00H through 17H are register mapped t/O control registers, also re-

ferred to as Special Function Registers (SFRs). The reset of the Register File (018H through 0FFH) contains 232 bytes of RAM, which can be referenced as bytes, words, or double-words. The register space allows the user to keep the most frequently-used variables in on-chip RAM, which can be accessed faster than external memory. Locations 0F0H through 0FFH can be preserved during power down if power is applied to the V<sub>PD</sub> pin.

T-49-19-59

÷,

PRELIMINARY

49

Outside of the register file, program memory, data memory, and peripherals can be intermixed. the addresses with special significance are:

| 1FFEH-1FFFH | Ports 3 and 4     |
|-------------|-------------------|
| 2000H-2011H | Interrupt Vectors |
| 2012H-207FH | Factory Test Code |
| 2080H       | Reset Location    |



Figure 4. Memory Map

75E D

into

4826175 0071169 4 M8097/M8397

# INTEL CORP UP/PRPHLS

The M8397 carries 8 Kbytes of on-chip ROM, occupying addresses 2000H through 3FFFH. Instruction or data fetches from these addresses access the on-chip ROM if the  $\overline{EA}$  pin is externally held at a logical 1. If the  $\overline{EA}$  pin is at a logical 0 these addresses access off-chip memory.

A memory map for the M8X97 product family is shown in Figure 4.

The RALU (Register/ALU) section consists of a 17bit ALU, the Program Status Word, the Program Counter, and several temporary registers. A key feature of the M8X97 is that it does not use an accumulator. Rather, it operates directly on any register in the Register File. Being able to operate directly on data in the Register File without having to move it into and out of an accumulator results in a significant improvement in execution speed.

In addition to the normal arithmetic and logical functions, the M8X97 instruction set provides the following special features.

6.5 μs Multiple and Divide Multiple Shift Instructions

3 Operand Instructions Normalize Instruction Software Reset Instruction

ŝ

All operations on the M8X97 take place in a set number of "State Times." The M8X97 uses a three-

phase internal clock, so eack state time is 3 oscillator periods. With a 12 MHz clock, each state time requires 0.25 microseconds.

T-49-19-16

T-49-19-59

11

PRELIMINARY

# High Speed I/O Unit (HSIO)

The HSIO unit consists of the High Speed Input Unit (HSI), the High Speed Output Unit (HSO), one counter, and one timer. "High Speed" denotes that the units can perform functions related to the timers without CPU intervention. The HSI records times when events occur and the HSO triggers events at preprogrammed times.

All actions within the HSIO unit are synchronized to the timers. The two 16-bit timer/counter registers in the HSIO unit are cleared on chip reset and can be programmed to generate an interrupt on overflow. The Timer 1 register is automatically incremented every 8 state times (every 2.0 microseconds, with a 12 MHz clock). The Timer 2 register can be programmed to count transitions on either the T2CLK pin or HSI.1 pin. It is incremented on both positive and negative edges of the selected input line. In addition to being cleared by reset, Timer 2 can also be cleared in software or by signals from input pins T2RST or HS1.0. Neither of these timers is required for the watchdog timer or the serial port.

The High Speed Input (HSI) unit can detect transitions on any of its 4 input lines. When one occurs it records the time (from Timer 1) and which input



Figure 5. High Speed Input Unit



Figure 6. High Speed Output Unit

lines made the transition. This information is recorded with 2 microsecond resolution and stored in an 8level FIFO. The unit can be programmed to look for four types of events, as shown in Figure 5. It can activate the HSI Data Available interrupt either when the Holding Registers is loaded or the 6th FIFO entry has been made. Each input line can be individually enabled or disabled to the HSI unit by software.

The High Speed Output (HSO) unit is shown in Figure 6. It can be programmed to set or clear any of its 6 output lines, reset Timer 2, trigger an A/D conversion, or set one of 4 Software Timers flags at a programmed time. An interrupt can be enabled for any of these events. Either Timer 1 or Timer 2 can be referenced for the programmed time value and up to 8 commands for preset actions can be stored in the CAM (Content Addressable Memory) file at any one time. As each action is carried out at its preset time that command is removed from the CAM making space for another command. HSO.4 and HSO.5 are shared with the HSI unit as HSI.2 and HSI.3, and can be individually enabled or disabled as outputs.

## Standard I/O Ports

There are 5 8-bit I/O ports on the M8X97 in addition to the High Speed I/O lines.

Port 0 is an input-only port which shares its pins with the analog inputs to the A/D Converter. The port can be read digitally and/or, by writing to the A/D Command Register, one of the lines can be selected as the input to the A/D Converter.

Port 1 is a quasi-bidirectional I/O port. "Quasi-bidirectional" means the port pin has a weak internal pullup that is always active and an internal pulldown which can either be on (to output a 0) or off (to output a 1). This configuration allows the pin to be used as either an input or an output without using a data direction register. In parallel with the weak internal pullup, is a much stronger internal pullup that is activated for one state time when the pin is internally driven from 0 to 1. This is done to speed up the 0-to-1 transition time.

- 14

Port 2 is multi-functional port. Two of the pins are quasi-bidirectional while the remaining six are shared with other functions in the M8X97 as shown below:

| Port | Function | Alternate Function           |
|------|----------|------------------------------|
| P2.0 | output   | TXD (serial port transmit)   |
| P2.1 | input    | RXD (serial port receive)    |
| P2.2 | input    | EXTINT (external interrupt)  |
| P2.3 | input    | T2CLK (Timer 2 clock)        |
| P2.4 | input    | T2RST (Timer 2 reset)        |
| P2.5 | output   | PWM (pulse-width modulation) |

እድ D 4826175 0071171 2 M8097/M8397

# INTEL CORP UP/PRPHLS

Ports 3 and 4 are bi-directional I/O ports with open drain outputs. These pins are also used as the multiplexed address/data bus when accessing external memory, in which case they have strong internal pullups. The internal pullups are only used during external memory read or write cycles when the pins are outputting address or data bits. At any other time, the internal pullups are disabled.

## Serial Port

The serial port is compatible with the Military MSC®-51 family (M8051, M8031 etc.) serial port. It is full duplex and receive-buffered. There are 3 asynchronous modes and 1 synchronous mode of operation for the serial port. The asynchronous modes allow for 8 or 9 bits of data with even parity optionally inserted for one of the data bits. Selective interrupts based on the 9th data bit are available to support interprocessor communication.

Baud rates in all modes are determined by an independent 16-bit on-chip baud rate generator. Either the XTAL 1 pin or the T2CLK pin can be used as the input to the baud rate generator. The maximum baud rate in the asynchronous mode is 187.5 KBaud.

#### **Pulse Width Modulator (PWM)**

The PWM output shares a pin with port bit P2.5. When the PWM output is selected, this pin outputs a pulse train having a fixed period of 256 state times, and a programmable width of 0 to 255 state times. The width is programmed by loading the desired value, in state times, to the PWM Control Register.

#### A/D Converter

The analog-to-digital converter is a 10-bit, successive approximation converter. It has a fixed conversion time of 168 state times, (42 microseconds with a 12 MHz clock). The analog input must be in the range of 0 to  $V_{\text{REF}}$  (normally,  $V_{\text{REF}} = 5V$ ). This input can be selected from 8 analog input lines, which connect to the same pins as Port 0. A conversion can be initiated either by setting a control bit in the A/D Command register, or by programming the HSO unit to trigger the conversion at some specified time.

#### Interrupts

The M8X97 has 20 interrupt sources which vector through 8 locations. A 0-to-1 transition from any of the sources sets a corresponding bit in the Interrupt Pending register. The content of the Interrupt Mask register determines if a pending interrupt will be serviced or not. If it is to be serviced, the CPU pushed the current program counter onto the stack and reloads it with the vector corresponding to the desired interrupt. The interrupt vectors are located in addresses 2000H through 2011H, as shown in Figure 7.

T-49-19-59

|                            | Vector         | Location      | [              |
|----------------------------|----------------|---------------|----------------|
| Source                     | (High<br>Byte) | (Low<br>Byte) | Priority       |
| Software                   | 2011H          | 2010H         | Not Applicable |
| Extint                     | 200FH          | 200EH         | 7 (Highest)    |
| Serial Port                | 200DH          | 200CH         | 6              |
| Software                   | 200BH          | 200AH         | 5              |
| Timers                     |                |               |                |
| HSI.0                      | 2009H          | 2008H         | 4              |
| High Speed                 | 2007H          | 2006H         | 3              |
| Outputs<br>HSI Data        | 2005H          | 2004H         | 2              |
| Available                  |                |               | _              |
| A/D Conversion<br>Complete | 2003H          | 2002H         | 1              |
| Timer Overflow             | 2001H          | 2000H         | 0 (Lowest)     |

#### Figure 7. Interrupt Vectors

At the end of the terminal routine the RET instruction pops the program counter from the stack and execution continues where it left off. It is not necessary to store and replace registers during interrupt routines as each routine can be set up to use a different section of the register file. This feature of the architecture provides for very fast context switching.

While the M8X97 has a single priority level in the sense that any interrupt may be itself be interrupted, a priority structure exists for resolving simultaneously pending interrupts, as indicated in Figure 7. Since the interrupt pending and interrupt mask registers can be manipulated in software, it is possible to dynamically alter the interrupt priorities to suit the users' software.

#### Watchdog Timer

The watchdog timer is a 16-bit counter which, once started, is incremented every state time. After 16 milliseconds, if not cleared, it will overflow, pulling down the RESET pin for two state times, causing the system to be reinitialized. This feature is provided as a means of graceful recovery from a software upset. The counter must be cleared by the software before it overflows, or else the system assumes an upset has occurred and activates RESET.

M8097/M8397

4826175 0071172 4 PRELIMINIARY

= 49-16-16

#### **PIN DESCRIPTION**

# Vcc

Main supply voltage (5V).

## VSS

Digital circuit ground (0V).

# VPD

RAM standby supply voltage (5V). This voltage must be present during normal operation. In a Power Down condition (i.e., V<sub>CC</sub> drops to zero), if RESET is activated before  $V_{CC}$  drops below spec and  $V_{PD}$  continues to be held within spec, the top 16 bytes in the Register File will retain their contents. RESET must be held low during the Power Down and should not be brought high until V<sub>CC</sub> is within spec and the oscillator has stabilized.

# VREF

#### Reference voltage for the A/D converter (5V). VREF is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0.

#### ANGND

Reference ground for the A/D converter. Should be held at nominally the same potential as VSS.

## VBB

Substrate voltage from the on-chip back-bias generator. This pin should be connected to ANGND through a 0.01 µF capacitor (and not connected to anything else).

# XTAL1

Input of the oscillator inverter and of the internal clock generator.

## XTAL2

Output of the oscillator inverter.

# CLKOUT

;

Output of the internal clock generator. The frequency of CLKOUT is 1/3 the oscillator frequency. It has a 33% duty cycle.

#### RESET

75E D

T-49-19-59

Reset input to the chip. Input low for at least 2 state times to reset the chip. The subsequent low-to-high transition re-synchronizes CLKOUT and commences a 10-state-time sequence in which the PSW is cleared and a jump to address 2080H is executed. Input high for normal operation. RESET has an internal pullup.

## TEST

Input low enables a factory test mode. The user should tie this pin to V<sub>CC</sub> for normal operation.

#### **NMI**

A positive transition clears the watchdog timer, and causes a vector to external memory location 0000H. External memory from 00H through 0FFH is reserved for Intel development systems.

# INST

Output high during an external memory read indicates the read is an instruction fetch.

# EA

Input for memory select (External Access).  $\overline{EA} = 1$ causes memory accesses to locations 2000H through 3FFFH to be directed to on-chip ROM. EA = 0 causes accesses to these locations to be directed to off-chip memory. EA has an internal pulldown, so it goes to 0 unless driven to 1.

## ALE

Address Latch Enable output. ALE is activated only during external memory accesses. It is used to latch the address form the multiplexed address/data bus.

## RD

Read signal output to external memory. RD is activated only during external memory reads.

# WR

Write signal output to external memory. WR is activated only during external memory writes.

INTEL CORP UP/PRPHLS

M8097/M8397

75E D

### BHE

Bus High Enable signal output to external memory. BHE = 0 selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects the bank of memory that is connected to the low byte of the data bust. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0,BHE = 1, to the high byte only (A0 = 1, BHE = 0), or to both bytes (A0 = 0, BHE = 0). BHE is activated only when required during accesses to external memory. BHE can be ignored during read operations.

#### READY

The READY input is used to lengthen external memory bus cycles, for interfacing to slow or dynamic memory, or for bus sharing. If the pin is high CPU operation continues in a normal manner. If the pin is low prior to the rising edge of CLKOUT, the Memory Controller goes into a wait mode until the next negative transition in CLKOUT occurs with READY high. The bus cycle can be lengthened by up to 1 µs. When the external memory bus is not being used, READY has no effect. READY has a weak internal pullup, so it goes to 1 unless externally pulled low.

#### HSI

Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2, and HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO Unit.

. .

#### HSO -

Outputs from High Speed Output Unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSO.3, HSO.4, and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI Unit.

#### Port 0

8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter.

#### Port 1

8-bit quasi-bidirectional I/O port.

#### Port 2

1

8-bit multi-functional port. Six of its pins are shared with other functions in the M8X97, the remaining 2 are quasi-bidirectional.

Ports 3 and 4

#### T-49-19-59

2

T-49-19-16

PRELIMINARY

8-bit bi-directional I/O ports with open drain outputs. These pins are shared with the multiplexed address/ data bus which has strong internal pullups.

4826175 0071173 6

#### **INSTRUCTION SET**

The M8X97 instruction set makes use of six addressing modes as described below:

DIRECT-The operand is specified by an 8-bit address field in the instruction. The operand must be in the Register File or SFR space (locations 0000H through 00FFH).

IMMEDIATE-The operand itself follows the opcode in the instruction stream as immediate data. The immediate data can be either 8 bits or 16 bits as required by the opcode.

INDIRECT-An 8-bit address field in the instruction gives the address of a word register in the Register File which contains the 16-bit address of the operand. The operand can be anywhere in memory.

INDIRECT WITH AUTO-INCREMENT-Same as Indirect, except that, after the operand is referenced, the word register that contains the operand's address is incremented by 1 if the operand is a byte, or by 2 if the operand is a word.

INDEXED-The instruction contains an 8-bit address field and either an 8-bit or a 16-bit displacement field. The 8-bit address field gives the address of a word register in the Register File which contains a 16-bit base address. The 8- or 16-bit displacement field contains a signed displacement that will be added to the base address to produce the address of the operand. The operand can be anywhere in memory.

The M8X97 contains a Zero Register at word address 0000H (and which contains 0000H). This register is available for performing comparisons and for use as a base register in indexed addressing. This effectively provides direct addressing to all 64K of memory.

In the M8X97, the Stack Pointer is at word address 0018H in the Register File. If the 8-bit address field in an indexed instruction contains 18H, the Stack Pointer becomes the base register. This allows direct accessing of variables in the stack.

The following tables list the M8X97 instructions. their opcodes, and execution times.

75E D

4826175 0071174 8



# INTEL CORP

intel

M8097/M8397 UP/PRPHLS

T-49-19-59

|                 | <u></u> | Instruction Summary                                                                     |          |   |        |      |                    |    | <b>.</b> |
|-----------------|---------|-----------------------------------------------------------------------------------------|----------|---|--------|------|--------------------|----|----------|
| Mnemonic        | Oper-   | Operation (Note 1)                                                                      | L        |   | F      | lags |                    |    | Notes    |
|                 | ands    |                                                                                         | Z        | N | С      | V    | VT                 | ST |          |
| ADD/ADDB        | 2       | $D \leftarrow D + A$                                                                    | -        | - | -      | -    | <u>     1     </u> |    | L        |
| ADD/ADDB        | 3       | D ← B + A                                                                               | -        | - | -      | -    | <u> </u>           |    |          |
| ADDC/ADDCB      | 2       | $D \leftarrow D + A + C$                                                                | 1        | - | -      | -    | 1                  |    |          |
| SUB/SUBB        | 2       | $D \leftarrow D - A$                                                                    | -        | - | -      | -    | 1                  |    |          |
| SUB/SUBB        | 3       | D ← B – A                                                                               | -        | - | -      | -    | 1                  |    |          |
| SUBC/SUBCB      | 2       | $D \leftarrow D - A + C - 1$                                                            | ↓<br>↓   | - | -      | -    | 1                  | —  |          |
| CMP/OMPB        | 2       | D – A                                                                                   | -        | - | -      | -    | ↑                  | —  |          |
| MUL/MULU        | 2       | D, D + 2 ← D * A                                                                        | -        |   | —      | -    | —                  | ?  | 2        |
| MUL/MULU        | 3       | D, D + 2 ← B * A                                                                        | -        |   |        | —    | —                  | ?  | 2        |
| MULB/MULUB      | 2       | D, D + 1 ← D * A                                                                        |          | — | -      |      | -                  | ?  | 3        |
| MULB/MULUB      | 3       | D, D + 1 ← B * A                                                                        |          | — | —      |      |                    | ?  | 3        |
| DIV/DIVU        | 2       | $D \leftarrow (D, D + 2)/A$<br>D + 2 remainder                                          | _        | _ |        | -    | <b>↑</b>           | _  | 2        |
| DIVB/DIVUB      | 2       | $D \leftarrow (D, D + 1)/A$<br>D + 1 remainder                                          | _        | _ |        | -    | ↑                  | -  | 3        |
| AND/ANDB        | 2       | D ← D and A                                                                             | -        | - | 0      | 0    |                    | _  |          |
| AND/ANDB        | 3       | D ← B and A                                                                             | -        | ~ | 0      | 0    | -                  |    |          |
| OR/ORB          | 2       | D ← DorA                                                                                | -        | - | 0      | 0    | _                  |    |          |
| XOR/XORB        | 2       | D ← D (excl. or) A                                                                      | -        | - | 0      | 0    | _                  | _  |          |
| LD/LDB          | 2       | D ← A                                                                                   |          | _ | -      | -    |                    | _  |          |
| ST/STB          | 2       | A ← D                                                                                   |          | _ | -      |      | _                  | _  |          |
| LDBSE           | 2       | $D \leftarrow A; D + 1 \leftarrow SIGN(A)$                                              | -        | _ | -      | _    |                    | _  | 3, 4     |
| LDBZE           | 2       | D ← A; D + 1 ← 0                                                                        | -        | _ |        | -    | _                  | _  | 3, 4     |
| PUSH            | 1.      | SP ← SP - 2; (SP) ← A                                                                   |          | _ | -      | _    |                    | -  |          |
| POP             | 1       | Á ← (SP); SP ← SP + 2                                                                   |          | _ | —      | _    |                    | _  |          |
| PUSHF           | 0       | $SP \leftarrow SP - 2; (SP) \leftarrow PSW;$<br>$PSW \leftarrow 0000H$ $I \leftarrow 0$ | 0        | 0 | 0      | 0    | 0                  | 0  |          |
| POPF            | 0       | PSW ← (SP); SP ← SP + 2; I ← ✔                                                          | -        | - | -      | -    | -                  | ~  |          |
| SJMP            | 1       | PC ← PC + 11-bit offset                                                                 | -        | - | _      | _    |                    |    | 5        |
| LJMP            | 1       | PC ← PC + 16-bit offset                                                                 | _        | - | _      | _    | _                  |    | 5        |
| BR [indirect]   | 1       | PC ← (A)                                                                                | _        |   | _      | _    |                    | _  |          |
| SCALL           | 1       | SP $\leftarrow$ SP - 2; (SP) $\leftarrow$ PC;<br>PC $\leftarrow$ PC + 11-bit offset     |          |   | —      | -    | -                  | -  | 5        |
| LCALL           | 1       | SP $\leftarrow$ SP - 2; (SP) $\leftarrow$ PC;<br>PC $\leftarrow$ PC + 16-bit offset     |          | - | -      | -    | -                  | -  | 5        |
| RET             | 0       | PC ← (SP); SP ← SP + 2                                                                  | _        |   |        |      | _                  |    |          |
| J (conditional) | 1       | PC ← PC + 8-bit offset                                                                  |          |   |        |      | _1                 |    | 5        |
| JC              | . 1 .   | Jump if $C = 1$                                                                         | <u> </u> | _ | _      | _1   | _1                 |    | 5        |
| JNC             | 1       | Jump  if  C = 0                                                                         | _        |   |        | _    | _1                 |    | 5        |
| JE              | -1      | Jump if Z = 1                                                                           | _        | _ | _      | _    | _                  |    | 5        |
| JNE             | 1       | Jump if $Z = 0$                                                                         |          |   |        | _1   | _                  | _† | 5        |
| I               |         |                                                                                         |          |   | المحمد | L    |                    |    |          |

NOTES:

NOTES:
1. If the mnemonic ends in "B", a byte operation is performed, otherwise a word operation is done. Operands D, B, and A must conform to the alignment rules for the required operand type. D and B are locations in the register file; A can be located anywhere in memory.
2. D, D + 2 are consecutive WORDS in memory; D is DOUBLE-WORD aligned.
3. D, D + 1 are consecutive BYTES in memory; D is WORD aligned.
4. Changes a byte to a word.
5. Offset is a 2's complement number.

# III

# 15E D 📕 495P122 0057722 L

M8097/M8397

T-49-19.16 PRELIMINARY

#### **UP/PRPHLS** INTEL CORP

T-49-19-59

| Mnemonic            | Oper- | Operation (Note 1)                                                           |   |          | F | ags |          |    | Notes |
|---------------------|-------|------------------------------------------------------------------------------|---|----------|---|-----|----------|----|-------|
| Milemonic           | ands  |                                                                              | Z | N        | С | V   | VT       | ST |       |
| JGE                 | 1     | Jump if $N = 0$                                                              |   |          | - | -   | -        | -  | 5     |
| JLT                 | 1     | Jump if N = 1                                                                | - |          |   | -   | —        | -  | 5     |
| JGT                 | 1     | Jump if $N = 0$ and $Z = 0$                                                  | — | -        | _ | -   | -        | -  | 5     |
| JLE                 | 1     | Jump if $N = 1$ or $Z = 1$                                                   | 1 | -        | — | -   | —        | -  | 5     |
| JH ·                | 1     | Jump  if  C = 1  and  Z = 0                                                  | - | -        | - | -   |          |    | 5     |
| JNH                 | 1     | Jump  if  C = 0  or  Z = 1                                                   | - | +        |   | —   | -        | _  | 5     |
| JV                  | 1     | Jump if V = 1                                                                | _ | -        | - | -   | -        | —  | 5     |
| JNV                 | 1     | Jump if V = 0                                                                | — | -        | - | -   | -        | -  | 5     |
| JVT                 | 1     | Jump if VT = 1; Clear VT                                                     | — | —        | — |     | 0        | _  | 5     |
| JNVT                | 1     | Jump if $VT = 0$ ; Clear $VT$                                                |   |          | — | —   | 0        |    | 5     |
| JST                 | 1     | Jump if ST = 1                                                               | — | —        | — | —   | <u> </u> |    | 5     |
| JNST                | 1     | Jump if ST = 0                                                               | - |          | — |     | —        |    | 5     |
| JBS                 | 3     | Jump if Specified Bit = 1                                                    | _ | <u> </u> |   |     | —        | —  | 5,6   |
| JBC                 | 3     | Jump if Specfified Bit = 0                                                   | — | ÷.       | - |     | —        |    | 5,6   |
| DJNZ                | 1     | $D \leftarrow D - 1$ ; if $D \neq 0$ then<br>PC \leftarrow PC + 8-bit offset | _ | _        | _ | _   | _        | _  | 5     |
| DEC/DECB            | 1     | D ← D – 1                                                                    | - | 4        | - | ~   | ↑        |    |       |
| NEG/NEGB            | 1     | D ← 0 - D                                                                    | - | 4        | ٢ | ľ   | 1        | -  |       |
| INC/INCB            | 1     | D ← D + 1                                                                    | - | 4        | 1 | -   | 1        | -  | •     |
| EXT                 | 1     | D ← D; D + 2 ← Sign (D)                                                      | - | /        | 0 | 0.  | -        | -  | 2     |
| EXTB                | 1     | D ← D; D + 1 ← Sign(D)                                                       | L | 1        | 0 | 0   | 1        | 1  | 3     |
| NOT/NOTB            | 1     | D ← Logical Not (D)                                                          | ٢ | 1        | 0 | 0   | 1        | 1  |       |
| CLR/CLRB            | 1     | D ← 0                                                                        | 1 | 0        | 0 | 0   | 1        | 1  |       |
| SHL/SHLB/SHLL       | 2     | $C \leftarrow msb lsb \leftarrow 0$                                          | 1 | ?        | 1 | ۲   | 1        | -  | 7     |
| SHR/SHRB/SHRL       | 2     | $0 \rightarrow \text{msb} \text{lsb} \rightarrow C$                          | - | 0        | 1 | 0   |          | 4  | 7     |
| SHRA/SHRAB/SHRAL    | 2     | $msb \rightarrow msb lsb \rightarrow C$                                      | - | -        | - | 0   |          | -  | 7     |
| SETC                | 0     | C ← 1                                                                        | — | —        | 1 |     |          |    |       |
| CLRC                | 0     | C ← 0 ·                                                                      | — | -        | 0 | _   |          |    |       |
| CLRVT               | 0     | VT ← 0                                                                       |   | _        | - | —   | 0        |    |       |
| RST                 | 0     | PC ← 2080H                                                                   | 0 | 0        | 0 | 0   | · 0      | 0  | · 8   |
| DI                  | 0     | Disable All Interrupts (I ← 0)                                               | — | -        |   | —   |          |    |       |
| El                  | 0     | Enable All Interrupts (I 🔶 1)                                                | — | —        | — | —   |          |    |       |
| NOP                 | 0.    | PC ← PC + 1                                                                  | — |          | - |     |          |    |       |
| SKIP                | 0     | PC ← PC + 2                                                                  | — | —        |   | -   | —        | —  |       |
| NORML               | 2     | Normalize                                                                    | 7 | 1        | 0 | -   | _        | _  | 7     |
| TRAP<br>(OPCODE F7) | 0     | SP ← SP - 2; (SP) ← PC<br>PC ← (2010H)                                       | - | . 1      | _ | _   |          | _  | 9     |

NOTES:

ł

1. If the mnemonic ends in "B", a byte operation is performed, otherwise a word operation is done. Operands D, B and A must conform to the alignment rules for the required operand type. D and B are locations in the register file; A can be located anywhere in memory. 2. D, D + 2 are consecutive WORDS in memory; D is DOUBLE-WORD aligned. 3. D, D + 1 are consecutive BYTES in memory; D is WORD aligned.

4. Changes a byte to a word.

6. Specified bit is a 2's complement number.
 6. Specified bit is one of the 2048 bits in the register file.

7. The "L" (Long) suffix indicates double-word operation.

8. Initiates a Reset by pulling RESET low. Software should re-initialize all the necessary registers with code starting at 2080H.

9. The assembler will not accept this mnemonic.

| ir                                   | rte       | لو         | •                      |                         |        |             |      | ŗ     | 26       | -     | D    |        |          | 4,   | 82   |       |            |          |       | 0(<br>183 |          |       | 1.1        | , P      |          | ľ        |          |       |          |          | T-49-19-11<br>Reliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Q |
|--------------------------------------|-----------|------------|------------------------|-------------------------|--------|-------------|------|-------|----------|-------|------|--------|----------|------|------|-------|------------|----------|-------|-----------|----------|-------|------------|----------|----------|----------|----------|-------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                      |           |            |                        | Ι                       | N      | T           | EL   | -     | СС       | JR    | Ρ    |        | U        | P/   | / P  | R     | Pł         | ۱L       | S     |           |          |       |            |          |          |          |          |       |          |          | T-49-19-59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
|                                      |           | Long       | State(1)               |                         |        | 21//        | 21/0 | 21//  | 61/8     | 21//  | 2112 | 21/2   | 2 0      | 21/1 | 51/2 | 2112  | 21/1       | 2        | 21/12 |           | 28/33    | TE/RZ | 20/25      | 21/26    | 32/37    | 33/38    | 24/29    | 25/30 | 58/67    | 62/12    | 25/29<br>adirect or<br>asses the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |
|                                      |           | 1          | Bytes                  |                         |        |             |      | n   1 | 0 4      | 0 4   | , u  | -<br>- |          | 0 0  | •    | , u   | <b>.</b> . | ,        | ~     | -         |          | •     | 2          | 8        |          | ~        | 9        |       | <u> </u> | n @      | in all o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |
|                                      | "bexepu   |            | State(1)<br>Times      |                         | 6/14   |             | 212  |       | 21/2     |       |      | 2/10   | 1        | 1.10 | 211  |       |            |          |       | 007.00    | 26/12    | 26/97 | 19/24      | 20/22    | 31/36    | 32/37    | 23/28    | 24/23 | 20/32    | 32/36    | 24/28<br>tions usin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
|                                      |           | Short      | Bytes                  |                         |        | -<br>-<br>- | ,,,  | ŧ 4   | •        | r   ¬ |      |        | , ,      |      |      |       |            | -<br>  • | •     | +         | • u      |       | 4          |          | <u>،</u> |          |          | •     | ┿┥┑      | +        | f instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
|                                      |           |            | Opcode                 |                         | 67<br> | 5 5         | 7    |       | 24<br>24 |       | ; #  | 8 8    | 9 8      | 5 B  | 3 8  |       | 3 8        | 8        | g     |           | 54       | ;;;;  | <u>د</u> ا | ۲<br>۲   | (Note 2) | (7 BION) | (Note 2) |       | 5 8      | (Note 2) | (Note 2)         4         24/28         4         25/29         (Note 2)         5         24/28         6         25/29           ntical opocodes with Short indexed and Indirect modes, respectively. The second byte of instructions using any indirect or used. If the second byte is even, use Indirect or Short indexed. If it is odd, use Indirect + or Long indexed. In all cases the ven (word) location for the address referenced.         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
|                                      |           | ý          | State(1)<br>Times      |                         | 7/12   | B/13        | 7/10 | 8/13  | 2/10     | 2/12  | 7/12 | 8/13   | 2/10     | 8/13 | 21/2 | 7/12  | 112        | 2/10     | -     | 28/30     | 20/20    | 5 2   | S IS       | ╋        | 32/3/    | ╋        | 24/23    |       | 21/25    | +        | 25/29 ()<br>A The sec<br>s odd, use<br>s odd, use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
|                                      |           | Auto-Inc.  | Bytes S                |                         | 6      | +           | ╀    | ╀     | ┼        | ╀     | ┢    | ╀╴     | ╀        | ╀    | ╀    | ╀     | ╋          | ╞        | +     | 6         | ╀        | ╀     | ╉          | ╉        | 7 C      | ╉        | 4 U      | +-    | ╀        | ╀        | 4 2<br>Dectively. 2<br>d. If it is<br>d as a pr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| ßu                                   | Indirect. |            | State <sup>(1)</sup> E |                         | 6/11   | 7/12        | 6/11 | 2/12  | 8/11     | 6/11  | 6/11 | 7/12   | 6/11     | 7/12 | 8/11 | 6/11  | 8/11       | 111      |       | 27/32     | 28/33    | 10/04 | 10/0E      | 04 / DB  | 39/37    | 00/00    | 02/02    | 28/32 | 20/24    | 32/36    | 24/28<br>nodes, rest<br>thort indexe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
| <b>Opcode and State Time Listing</b> |           | Normai     | Bytee St               | ١.                      | F      | ŀ           | ╀    | +     | ┢        | -     | ┢    | ╞      | 3        | +    | 8    | 9     | ·          | 6        | 4     | 9 2       | ┢        | ╉     | ╀          | ŀ        | ╈        | ╀        | ╀        | ╀     | +        | ╞        | an "FE"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| ate Tin                              |           | Nor        |                        | Instructs               |        | ╞           | -    |       | <u> </u> | ŀ     | _    |        | $\vdash$ | ┢    | ╞    | ┝     | .          |          |       | F         |          | ╀     | +          | +-       | ╇        |          | 1        | 1     | 0        | -        | 2) 4<br>and Indi<br>a Indirec<br>referenc<br>ns with a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| and St                               |           |            | Opcode                 | Arithmetic Instructions | 8      | 8           | 82   | 8     | 8        | 8     | 8    | 44     | ¥.       | 5A   | \$   | æ     | 8          | 8        |       | 8         | ¥        | #     | ! #<br>    | (Note 2) | (Note 2) | (Note 2) | (Note 2) | 8     | 8        | (Note 2) | (Note 2)<br>indexed a<br>even, use<br>address re<br>address re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| pcode                                |           |            | State<br>Himes         | 2                       | 5      | 8           | 4    | 2     | s        | 4     | S    | 8      | 4        | 2    | 20   | 4     | 8          | •        |       | 8         | 27       | 1     | g          | 8        | 6        | 3        | 8        | 8     | \$       | 30       | 21<br>byte is<br>for the unsigned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 0                                    | Immediate |            | Bytes                  |                         | 4      | 2           | 9    | 4     | 4        |       | 4    | s      | ۳        | 4    | 4    |       | 4          | ۳        |       | 4         | 2        | 6     | 4          | 5        | 6        | 4        | 2        | 4     | <b>0</b> | ŝ        | 4<br>odes wit<br>s second<br>location<br>for the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |
|                                      |           |            | Opcode                 |                         | ន      | 45          | 75   | 55    | A5       | 85    | 69   | 49     | 62       | 29   | A9   | 68    | 68         | 8        |       | ទ         | <b>4</b> | 5     | ß          | (Note 2) | (Note 2) | (Note 2) | (Note 2) | ß     | 8        | (Note 2) | (Note 2)<br>titcal opoc<br>used. If the<br>en (word)<br>operands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
|                                      |           |            | State<br>Times         |                         | 4      | S           | 4    | 2     | 4        | 4     | 4    | 5      | ,<br>4   | 5    | 4    | 4     | 4          | 4        |       | 25        | 8        | 17    | 18         | 8        | 8        | 21       | 8        | 25    | 17       | ង        | 21<br>ave ider<br>t mode u<br>es an ev<br>external<br>e are the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
|                                      | Direct    |            | Bytes                  |                         | 3      | 4           | e    | 4     | 3        | 9     | 9    | 4      | 0        | 4    | ő    | 6     | e          | e        |       | 9         | 4        | e     | 4          | 4        | 5        | 4        | 5        | e     | 6        | 4        | 4 actions h<br>actions h<br>intermal/<br>intermal/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
|                                      |           |            | Opcode                 |                         | 8      | 4           | - 74 | 5     | A4       | 8     | 8    | \$     | 78       | 28   | 8    | 8     | 8          | 88       |       | 38        | ţ        | ų     | ß          | (Note 2) | (Note 2) | (Note 2) | (Note 2) | 8     | ŝ        | (Note 2) | (Note 2) (<br>tt + instru-<br>specifies t<br>tion alway<br>shown for<br>thur tor<br>thur tor<br>t |   |
|                                      |           | Operands - |                        |                         | 2      | <b>е</b>    | 8    | 3     | 2        | ~     | ~    |        | ~        | 9    | ~    | 2     | ~          | 2        |       | 2         | е<br>В   | 2     | с<br>С     | 2        | 9        | 2        | 3        | 2     | ~        | 8        | and Indirect<br>ssing mode<br>t the instruc<br>state times<br>s for signed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
|                                      |           | Mnemonic   |                        |                         | ADD    | ADD         | ADDB | ADDB  | ADDC     | ADDCB | SUB  | SUB    | SUBB     | SUBB | SUBC | SUBCB | dWO<br>5-  | CMPB     | 0     | MULU      | MULU     | MULUB | MULUB      | MUL      | MUL      | MULB     | MULB     | DNIG  | DIVUB    |          | UNB       2       (Note 2)       4       21       (Note 2)       4       24/28       4       25/29       (Note 2)       5       24/28       6       25/29         NOTES:         * Long indexed and Indirect + instructions have identical opocodes with Short indexed and Indirect modes, respectively. The second byte of instructions using any indirect or indexed addressing mode specifies the exact mode used. If the second byte is even, use Indirect or Short indexed. If it is odd, use Indirect + or Long indexed. In all cases the the instruction always specifies an even (word) location for the address referenced.       1. Number of state times shown for internal/external operands.         1. Number of state times shown for internal/external operands.         2. The opcodes for signed multiply and divide are the opcodes for the unsigned functions with an "FE" appended as a prefix.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |

1

•

۲

Ń

2 4

4

ო ٩ ი 4 ო ო e

8

ŝ ω ŝ S

4

6 7

4

ო ო

2

ŝ

4

ŝ

848

e **N** ო N N 2

AND ANDB ANDB

4

52

e

88

4 ŝ

4

8 ŝ S

4

888

5

ŝ

4 ო ო ო

2

4

ო

٩

2 2

N

XORB

E K

б

86 8 Ş 888 Ш Å 8

4

ŝ

4

Data Transfer Instructions

ო

ო 3 ო

4 1 4 4 æ

თ I თ

F

I ł 8 ð

4 4

88888

2

4

ю

4

F II

4

ო

~ 2

3 <sup>8</sup> 6

e ო ო ო

0

12E D 4826175 0071177 3

T-49-19-16 PRELIMINARY

21/24(5)

13/16(5) 13/16(5) 12/16(5) States

2

EF 28-2F(4) F0 F7

RET TRAP<sup>(3)</sup> **ICALL** 

| ľ           | Ì         | e         |                               |   |      |      |      |      |      |      |      |      |   |      |      | 1    | 81           | 09   | 7/   | 'M  | 83    | 97    | , |   |   |
|-------------|-----------|-----------|-------------------------------|---|------|------|------|------|------|------|------|------|---|------|------|------|--------------|------|------|-----|-------|-------|---|---|---|
|             | _         | _         |                               | _ | I    | : N  | T    | El   | •    | С    | OF   | R P  | > | ł    | UF   | ) /  | Ρ            | R f  | ۶ŀ   | IL  | S     |       | — |   | _ |
|             |           | Lond      | State <sup>(1)</sup><br>Times |   | 7/12 | 8/13 | 7/12 | 8/13 | 7/12 | 7/12 | 7/12 | 7/12 |   | 7/10 | 141  | 8/40 | 8/10<br>B/10 | 7/10 | 7/19 |     | 12/16 | 14/10 |   |   |   |
|             |           |           | Bytes                         |   | s    | 8    | 5    | 9    | 2    | 5    | 2    | 2    |   | ď    |      |      | , u          | 5    |      | ·   | P     |       |   |   |   |
|             | Indexed.  |           | State <sup>(1)</sup><br>Times |   | 6/11 | 7/12 | 6/11 | 7/12 | 6/11 | 6/11 | 6/11 | 6/11 |   | 6/11 | 6/11 | 7/11 | 7/11         | 8/11 | 6/11 |     | 11/15 | 14/18 |   |   |   |
|             |           | Short     | Bytes                         |   | 4    | 5    | 4    | 2    | 4    | 4    | 4    | 4    |   | 4    | 4    | 4    | 4            | 4    | 4    |     | 6     | 9     |   | T |   |
|             |           |           | Opcode                        |   | ន    | 43   | 73   | 53   | 83   | 83   | 87   | 87   |   | 8    | 8    | 8    | 5            | Ш    | ٩F   |     | 8     | Ъ     |   |   |   |
|             |           | Auto-Inc. | State(1)<br>Times             |   | 7/12 | 8/13 | 7/12 | 8/13 | 7/12 | 7/12 | 7/12 | 7/12 |   | 7/12 | 7/12 | 8/12 | 8/12         | 7/12 | 7/12 |     | 12/16 | 14/18 |   |   |   |
| (pei        |           | Aut       | · Bytes                       |   | 8    | 4    | 9    | 4    | 9    | 0    | 8    | 6    |   | e    | e    | 0    | 8            | 9    | 3    |     | 8     | 5     |   |   |   |
| (Continued) | Indirect* |           | State <sup>(1)</sup><br>Times |   | 6/11 | 7/12 | 8/11 | 7/12 | 6/11 | 6/11 | 6/11 | 6/11 |   | 6/11 | 6/11 | 11/1 | 7/11         | 6/11 | 6/11 | ck) | 11/15 | 14/18 |   |   |   |

T-49-19-59

NOTES:

Number of state times shown for internal/external operands.
 The assembler does not accept this mnemonic.
 The least significant 3 bits of the opcode are concatenated with the following 8 bits to form an 11-bit, 2's complement, offset for the relative call or jump.
 State times for stack located internal/external.

ş;

4 16/20 ო

Bytes ო

Opcode

Mnemonic

Jump and Calls

States

Bytes

Opcode

Mnemonic LUMP

ო 2 ~

E7 20-27(4) E3

SJMP BR[indirect]

æ 8

œ

16/20 16/20

4

15/19

ო

8 ĥ

16/20

~ 2

15/19

2

5 8

12

ო

රී

12

2 ---

co

0

0

POP PUSHF POPF

--- 1

١

ļ

7 ę

2

8888

0

POP PUSHF

PUSH

0

ЧQЧ

₽

Stack Operations (external stack)

16/20

~

~

씽

I

ł

ł

0

8

80 ₽ æ

2

3

88888

ŝ

Å

2

LDBZE

5-160

HSU

ŝ

LDBSE

STB

2

I

3

ო

Stack Operations (Internal stack)

16/20

**Opcode and State Time Listing** (Continued)

Immediate Bytes

.

Bytes'

Opcode

State Times

Opcode

State Times

Bytes Direct

Opcode

Operands

Mnemonic

z

.

Logical Instructions

Normal

#### 4826175 0071178 5 75E D



INTEL CORP UP/PRPHLS

T-49-19-59

|          |                 |                     | Conditio        | nal Jumps          | • • •            |                       |        |
|----------|-----------------|---------------------|-----------------|--------------------|------------------|-----------------------|--------|
| All c    | onditional jump | os are 2 byte instr | uctions. They r | equire 8 state tim | es if the jump i | s taken, 4 if it is n | ot.    |
| Mnemonic | Opcode          | Mnemonic            | Opcode          | Mnemonic           | Opcode           | Mnemonic              | Opcode |
| JC       | DB              | JE                  | DF              | JGE                | D6               | JGT                   | D2     |
| JNC      | D3              | JNE                 | D7              | JLT                | DE               | JLE                   | DA     |
| JH       | D9              | JV                  | DD              | JVT                | DC               | JST                   | D8     |
| JNH      | D1              | JNV ·               | D5              | JNVT               | D4               | JNST                  | D0     |

M8097/M8397

#### Jump on Bit Clear or Bit Set

| These ir | structions ar | e 3-byte instr | uctions. They | require 9 sta | te times if the | e jump is take | n, 5 if it is not. |    |
|----------|---------------|----------------|---------------|---------------|-----------------|----------------|--------------------|----|
|          | •             |                |               | Bit N         | umber           |                | · ·                |    |
| Mnemonic | o             | 1              | 2             | 3.            | 4               | : 5            | 6                  | 7  |
| JBC      | 30            | 31             | 32            | 33            | 34              | 35             | 36                 | 37 |
| JBS      | 38            | · 39           | ЗA            | 3B            | 3C              | 3D             | 3E                 | 3F |

#### LOOP CONTROL

DJNZ OPCODE EO; . 3 BYTES; 5/9 STATE TIME (NOT TAKEN/TAKEN)

| -        |        | Si    | ngle Regist | er Instructions |        |        | •      |
|----------|--------|-------|-------------|-----------------|--------|--------|--------|
| Mnemonic | Opcode | Bytes | States      | Mnemonic        | Opcode | Bytes. | States |
| DEC      | 05     | 2     | 4           | EXT             | 06     | 2      | - 4    |
| DECB     | 15     | 2     | 4           | EXTB            | 16     | 2      | 4      |
| NEG      | 03     | 2     | 4           | NOT             | · 02   | 2      | · 4.   |
| NEGB     | 13     | 2     | 4           | NOTB            | 12     | 2      | 4      |
| INC      | 07     | 2     | 4           | CLR             | 01     | 2      | 4      |
| INCB     | 17     | . 2   | 4           | CLRB            | 11     | 2      | 4      |

#### • • • Shift Instructions

| Instr    | Wo   | rd | Instr      | By   | te | instr      | DBL | WD  | State Times        |
|----------|------|----|------------|------|----|------------|-----|-----|--------------------|
| Mnemonic | OP   | B  | - Mnemonic | OP   | B  | Mnemonic . | OP  | В   |                    |
| SHL      | . 09 | 3  | SHLB       | . 19 | 3  | SHLL       | 0D  | 3   | 7 + 1 PER SHIFT(7) |
| SHR      | 08   | 3  | SHRB       | · 18 | 3  | SHRL       | 0C  | - 3 | 7 + 1 PER SHIFT(7) |
| SHRA     | 0A   | 3  | SHRAB      | 1A   | 3  | SHRAL      | 0E  | 3   | 7 + 1 PER SHIFT(7) |

|                    | · .    | Sp    | ecial Contr | ol Instructions |        | · .   |        |  |
|--------------------|--------|-------|-------------|-----------------|--------|-------|--------|--|
| Mnemonic           | Opcode | Bytes | States      | Mnemonic        | Opcode | Bytes | States |  |
| SETC               | F9     | 1     | 4           | DI              | FA     | 1     | 4      |  |
| CLRC               | F8     | 1     | 4           | DI              | FB     | 1     | 4      |  |
| CLRVT              | FC     | 1     | 4           | NOP             | FD     | 1     | 4      |  |
| RST <sup>(6)</sup> | FF     | 1     | 166         | SKIP            | 00     | 2     | 4      |  |

|          |        |       | Normalize        |
|----------|--------|-------|------------------|
| Mnemonic | Opcode | Bytes | State Times      |
| NORML    | 0F     | 3     | 11 + 1 PER SHIFT |

#### NOTES:

6. This instruction takes 2 states to pull RESET low, then holds it low for 2 states to initiate a reset. The reset takes 12 tates, at which time the program restarts at location 2080H.
 Execution will take at least 8 states, even for 0 shift.

.



4826122 0071128 2

M8097/M8397

INTEL CORP UP/PRPHLS

75E D

# FUNCTIONAL DEVIATIONS

Functional deviations of the M8097 and M8397 products.

# **CPU Section**

- Indexed 3 Word Multiply—The displacement portion of an indexed, three word multiply may not be in the range of 200H throu 17FFH inclusive.
- 2. Add or Subtract with carry—The zero flag is both set and cleared by these instructions.
- EXT—This instruction never sets the N flag, and always sets the Z flag. The EXTB works correctly.
- Read-Modify-Write on Interrupt Pending—A readmodify-write instruction on the interrupt pending register may cause interrupts that occur during execution of the instruction to be missed.
- READY line—The READY line should not be brought low during the execution of an instruction that accesses HSI—TIME, SP—STAT or IOS1. It should also not be brought low for a data write during the instruction immediately preceding one of the above operations.

The READY line also should not be brought low for more than two state times when using the EXT (extend word) instruction.

 Signed Divide—The V and VT flags may indicate an overflow after a signed divide when no overflow has occurred.

# **HSI/HSO Section**

 HSI Timing—An event occurring within 16 state times of a prior event on the same HSI line may not be recorded. Additionally, an event occurring within 16 state times of a prior event on another HSI line may be recorded with a time tag one count earlier than expected. Events are defined as the condition the line is set to trigger on. 2. HSI Divide by 8 Mode—If an event on a pin set to look for every eighth transition occurs less than 16 state times after an event on any other pin, then the divide by 8 event will be recorded twice in the HSI FIFO. The time tag of the duplicate FIFO entry will be equal to that of the initial entry plus one.

T-49-19-16

Preliminary

T-49-19-59

 HSO Interrupts—Software time interrutps cannot be generated by the HSO commands that reset Timer 2 or start an A to D conversion.

# **Serial Port Section**

- Serial Port Flags—Reading SP\_STAT may not clear the TI or RI flag if that flag was set within two state times prior to the read. In addition, the parity error bit (RPE/RB8) may not be correct if it is read within two state times after RI is set.
- Serial Port Mode 0—The serial port is not tested in mode 0. The receive function in this mode does not word correctly.
- Serial Port Baud Value—Loading the baud rate register with 8000H (maximum baud rate, internal clock) may cause an 11 millisecond delay (at FOSC = 12 MHz) before the port is properly initialized. After initialization the port works properly.

## Standard I/O Section

 Ports 3 and 4 (Internal Execution Mode Only)—To be used as outputs, Ports 3 and 4 each must be addressed as words but written to as bytes. To write to Port 3 use "ST temp, 1ffeh", where the low byte of "temp" contains the data for the port. To write to Port 4, use the DCB operator to generate the opcode sequence "OC3H, 001H, 0FFH, 01FH, (temp)", where the high byte of "temp" contains the data for the port. Ports 3 and 4 will not work as input ports. JSE D 4826175 0071180 3

M8097/M8397

#### 1-49-19 -16 Prel IMINARY

T-49-19-59

INTEL CORP UP/PRPHLS

#### **ABSOLUTE MAXIMUM RATINGS\***

| Case Temperature Under Bias(3)55°C to +125°C                     |
|------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                |
| Voltage from Any Pin to V <sub>SS</sub><br>or ANGND0.3V to +7.0V |
| Average Output Current from Any Pin10 mA                         |
| Power Dissipation 1.5W                                           |

\*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTICE: Specifications contained within the following tables are subject to change.

#### **OPERATING CONDITIONS**

| Symbol                    | Parameter                      | Min                          | Max  | Units |  |
|---------------------------|--------------------------------|------------------------------|------|-------|--|
| т <sub>с</sub>            | Case Temperature Under Bias(3) | der Bias <sup>(3)</sup> – 55 |      | С     |  |
| Vcc                       | Digital Supply Voltage         | 4.50                         | 5.50 | V     |  |
| VREF                      | Analog Supply Voltage          | 4.5                          | 5.5  | V     |  |
| fOSC Oscillator Frequency |                                | 6.0                          | 12   | MHz   |  |
| V <sub>PD</sub>           | Power-Down Supply Voltage      | 4.50                         | 5.50 | V     |  |

NOTE:

 $V_{BB}$  should be connected to ANGND through a 0.01  $\mu$ F capacitor. ANGND and  $V_{SS}$  should be nominally at the same potential.

#### **D.C. CHARACTERISTICS**

| Symbol           | Parameter                                                            | Min  | Max                   | Units | Test Conditions                     |
|------------------|----------------------------------------------------------------------|------|-----------------------|-------|-------------------------------------|
| VIL              | Input Low Voltage (Except RESET)                                     | -0.3 | + 0.8                 | V     |                                     |
| V <sub>IL1</sub> | Input Low Voltage, RESET                                             | 0.3  | +0.7                  | V     |                                     |
| VIH              | Input High Voltage (Except RESET, NMI, XTAL1)                        | 2.0  | V <sub>CC</sub> + 0.5 | V     |                                     |
| V <sub>IH1</sub> | Input High Voltage, RESET, NMI, XTAL1                                | 2.4  | V <sub>CC</sub> + 0.5 | v     |                                     |
| VOL              | Output Low Voltage                                                   |      | 0.5                   | V     | (Note 1)                            |
| VOH              | Output High Voltage                                                  | 2.4  |                       | V     | (Note 2)                            |
| lcc              | V <sub>CC</sub> Supply Current                                       |      | 200                   | mA    | All Outputs<br>Disconnected.        |
| IPD .            | VPD Supply Current                                                   |      | · <b>1</b> .          | mA    | Normal operation<br>and Power-Down. |
| IREF             | V <sub>REF</sub> Supply Current                                      |      | 10                    | mA    |                                     |
| lu               | Input Leakage Current to all pins of HSI, P0<br>P3, P4, and to P2.1. |      | ±10                   | μΑ    | $V_{in} = 0$ to $V_{CC}$            |
| Ιн .             | Input High Current to EA                                             |      | 100                   | μΑ    | $V_{\rm H} = 2.4V$                  |
| կլ               | Input Low Current to all pins of P1,<br>and to P2.6, P2.7.           |      | - 100                 | μA    | V <sub>IL</sub> = 0.45V             |
| l <sub>L1</sub>  | Input Low Current to RESET                                           |      | -2                    | mA    | $V_{  L} = 0.45V$                   |
| IIL2             | Input Low Current P2.2, P2.3, P2.4 READY                             |      | -50                   | μΑ    | $V_{ L} = 0.45V$                    |
| Cs               | Pin Capacitance (Any Pin to V <sub>SS</sub> )                        |      | 10                    | pF    | fTEST = 1.0 MHz                     |

NOTES:

1.  $I_{OL}$  = 0.36 mA for all pins of P1, for P2.6 and P2.7, and for all pins of P3 and P4 when used as ports.  $I_{OL}$  = 2.0 mA for TXD, RXD (in serial port mode 0), PWM, CLKOUT, ALE, BHE, RD, WR, RESET, and all pins of HSO and P3 and P4 when used as external memory bus (AD0-AD15).

 $I_{OH} = -20 \ \mu A$  for all pins of P1, or P2.6 and P2.7.  $I_{OH} = -200 \ \mu A$  for TXD, RXD (in serial port mode 0), PWM, CLKOUT, ALE, BHE, WR, and all pins of HSO and P3 and P4 when used as external memory bus (AD0-AD15).

P3 and P4, when used as ports, have open-drain outputs.

3. Case temperature is "instant on".

intal

;

#### 

M8097/M8397

# A/D CONVERTER SPECIFICATIONS

The absolute conversion accuracy is dependent on the accuracy of V<sub>REF</sub>. The specifications given below assume adherence to the Operating Conditions section of these data sheets. Testing is done at  $V_{REF} = 5.120V$ .

| Resolution±0.001 VREF                                   |
|---------------------------------------------------------|
| Accuracy ± 0.004 V <sub>REF</sub>                       |
| Differential nonlinearity $\dots \pm 0.002 V_{REF}$ max |
| Integral nonlinearity $\dots \pm 0.004 V_{REF}$ max     |
| Channel-to-channel matching±1 LSB                       |
| Crosstalk (DC to 100 KHz)60 dB max                      |

T-49-19-59

Preliminary

Pt

-19-16

# A.C. CHARACTERISTICS

Test Conditions: Oscillator Frequency = 12 MHz Load Capacitance on Output Pins = 80 pF Other Operating Conditions as previously described.

| TIMING REQUIREMENTS ( | Other system components must meet these specs.) |  |
|-----------------------|-------------------------------------------------|--|
|                       |                                                 |  |

| Symbol | Parameter                         | Min | Max        | Units |
|--------|-----------------------------------|-----|------------|-------|
| TCLYX  | READY Hold after CLKOUT Edge      | 0   |            | ns    |
| TLLYV  | End of ALE to READY Setup         |     | 2Tosc-60   | ns    |
| TYLYH  | Non-ready Time                    |     | 1000       | ns    |
| TAVDV  | Address Valid to Input Data Valid |     | 5Tosc-100  | ns    |
| TRLDV  | RD Active to Input Data Valid     |     | 3Tosc - 70 | пз    |
| TRXDZ  | End of RD to Input Data Float     | 0   | Tosc-20    | ns    |

## TIMING RESPONSES (MCS-96 parts meet these specs.)

| Symbol | Parameter                      | Min       | Max     | Units |
|--------|--------------------------------|-----------|---------|-------|
| FXTAL  | Oscillator Frequency           | 6.0       | 12.0    | MHz   |
| TOSC   | 1/Oscillator Frequency         | 83        | 160     | ns    |
| TCHCH  | CLKOUT Period                  | 3Tosc     | 3Tosc   | ns    |
| TCHCL  | CLKOUT High Time               | Tosc-20   | Tosc+20 | ns    |
| TCLLH  | CLKOUT Low to ALE High         | -30       | + 30    | ns    |
| TLLCH  | ALE Low to CLKOUT High         | Tosc-20   | Tosc+40 | ns    |
| TLHLL  | ALE Pulse Width                | Tosc-30   | Tosc+20 | ns    |
| TAVLL  | Address Valid to End of ALE    | Tosc-60   | Tosc-15 | ns    |
| TLLRL  | End of ALE to RD or WR Active  | Tosc-20   |         | ns    |
| TLLAX  | End of ALE to Address Invalid  | Tosc-20   |         | ns    |
| TWLWH  | WR Pulse Width                 | 2Tosc-35  |         | ns    |
| TQVWX  | Output Data Valid to End of WR | 2Tosc-60  |         | ns    |
| TWXQX  | Output Data Hold after WR      | Tosc-25   |         | ns    |
| TWXLH  | End of WR to Next ALE          | 2Tosc-30  |         | ns    |
| TRLRH  | RD Pulse Width                 | 3Tosc-30  |         | ns    |
| TRHLH  | End of RD to Next ALE          | · Tosc-30 |         | ns    |



5-165

ŧ