

# Dual Type D Master-Slave Flip-Flop

The MC10131 is a dual master-slave type D flip-flop. Asynchronous Set (S) and Reset (R) override Clock ( $C_C$ ) and Clock Enable ( $C_E$ ) inputs. Each flip-flop may be clocked separately by holding the common clock in the low state and using the enable inputs for the clocking function. If the common clock is to be used to clock the flip-flop, the Clock Enable inputs must be in the low state. In this case, the enable inputs perform the function of controlling the common clock.

The output states of the flip-flop change on the positive transition of the clock. A change in the information present at the data (D) input will affect the output information at any other time due to master slave construction.

| Rochester Electronics<br>Manufactured Components are<br>manufactured using either die/wafers<br>purchased from the original suppliers<br>or Rochester wafers recreated from the<br>original IP. All recreations are done with<br>the approval of the OCM. | <ul> <li>Quality Overview</li> <li>ISO-9001</li> <li>AS9120 certification</li> <li>Qualified Manufacturers List (QML) MIL-PRF-38535 <ul> <li>Class Q Military</li> <li>Class V Space Level</li> </ul> </li> <li>Qualified Suppliers List of Distributors (QSLD)</li> <li>Rochester is a critical supplier to DLA and meets all industry and DLA standards.</li> </ul> |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parts are tested using original factory<br>test programs or Rochester developed<br>test solutions to guarantee product<br>meets or exceeds the OCM data sheet.                                                                                            | Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.                                                                                                                                                                                    |

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

# Dual Type D Master-Slave Flip-Flop

The MC10131 is a dual master–slave type D flip–flop. Asynchronous Set (S) and Reset (R) override Clock (C<sub>C</sub>) and Clock Enable (C<sub>E</sub>) inputs. Each flip–flop may be clocked separately by holding the common clock in the low state and using the enable inputs for the clocking function. If the common clock is to be used to clock the flip–flop, the Clock Enable inputs must be in the low state. In this case, the enable inputs perform the function of controlling the common clock.

The output states of the flip–flop change on the positive transition of the clock. A change in the information present at the data (D) input will not affect the output information at any other time due to master slave construction.

- $P_D = 235 \text{ mW typ/pkg}$  (No Load)
- $F_{Tog} = 160 \text{ MHz typ}$
- $t_{pd} = 3.0 \text{ ns typ}$
- $t_r$ ,  $t_f = 2.5$  ns typ (20%-80%)









### **ON Semiconductor**

http://onsemi.com



WW = Work Week

#### **CLOCKED TRUTH TABLE**

| С | D | Q <sub>n+1</sub> |
|---|---|------------------|
| L | Х | Q <sub>n</sub>   |
| Н | L | L                |
| Н | Н | Н                |

 $\mathsf{C}=\mathsf{C}_\mathsf{E}+\mathsf{C}_\mathsf{C}\mathsf{.}\mathsf{A}$  clock H is a clock transition from a low to a high state.

#### **R-S TRUTH TABLE**

| R | S | Q <sub>n+1</sub> |
|---|---|------------------|
| L | L | Q <sub>n</sub>   |
| L | Н | Н                |
| н | L | L                |
| Н | Н | N.D.             |

N.D. = Not Defined

#### ORDERING INFORMATION

| Device    | Package | Shipping        |
|-----------|---------|-----------------|
| MC10131L  | CDIP-16 | 25 Units / Rail |
| MC10131P  | PDIP-16 | 25 Units / Rail |
| MC10131FN | PLCC-20 | 46 Units / Rail |

#### ELECTRICAL CHARACTERISTICS

|                                                   |                                                                                         |                       | Test Limits              |                                 |                          |                                 |                                 |                          |                                 |      |
|---------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|--------------------------|---------------------------------|--------------------------|---------------------------------|---------------------------------|--------------------------|---------------------------------|------|
|                                                   |                                                                                         | Pin<br>Under          | -30                      | D°C                             |                          | +25°C                           |                                 | +85                      | 5°C                             |      |
| Characteristic                                    | Symbol                                                                                  | Test                  | Min                      | Max                             | Min                      | Тур                             | Max                             | Min                      | Max                             | Unit |
| Power Supply Drain Current                        | Ι <sub>Ε</sub>                                                                          | 8                     |                          | 62                              |                          | 45                              | 56                              |                          | 62                              | mAdc |
| Input Current                                     | l <sub>inH</sub>                                                                        | 4<br>5<br>6<br>7<br>9 |                          | 525<br>525<br>350<br>390<br>425 |                          |                                 | 330<br>330<br>220<br>245<br>265 |                          | 330<br>330<br>220<br>245<br>265 | μAdc |
|                                                   | I <sub>inL</sub>                                                                        | 4, 5*<br>6, 7, 9*     | 0.5<br>0.5               |                                 | 0.5<br>0.5               |                                 |                                 | 0.3<br>0.3               |                                 | μAdc |
| Output Voltage Logic 1                            | V <sub>OH</sub>                                                                         | 2<br>2†               | -1.060<br>-1.060         | -0.890<br>-0.890                | -0.960<br>-0.960         |                                 | -0.810<br>-0.810                | -0.890<br>-0.890         | -0.700<br>-0.700                | Vdc  |
| Output Voltage Logic 0                            | V <sub>OL</sub>                                                                         | 2<br>3†               | -1.890<br>-1.890         | -1.675<br>-1.675                | -1.850<br>-1.850         |                                 | -1.650<br>-1.650                | -1.825<br>-1.825         | -1.615<br>-1.615                | Vdc  |
| Threshold Voltage Logic 1                         | V <sub>OHA</sub>                                                                        | 2<br>2†               | -1.080<br>-1.080         |                                 | -0.980<br>-0.980         |                                 |                                 | -0.910<br>-0.910         |                                 | Vdc  |
| Threshold Voltage Logic 0                         | V <sub>OLA</sub>                                                                        | 2<br>3†               |                          | -1.655<br>-1.655                |                          |                                 | -1.630<br>-1.630                |                          | -1.595<br>-1.595                | Vdc  |
| Switching Times (50 $\Omega$ Load)<br>Clock Input |                                                                                         |                       |                          |                                 |                          |                                 |                                 |                          |                                 | ns   |
| Propagation Delay                                 | t <sub>9+2–</sub><br>t <sub>9+2+</sub><br>t <sub>6+2+</sub><br>t <sub>6+2–</sub>        | 2<br>2<br>2<br>2      | 1.7<br>1.7<br>1.7<br>1.7 | 4.6<br>4.6<br>4.6<br>4.6        | 1.8<br>1.8<br>1.8<br>1.8 | 3.0<br>3.0<br>3.0<br>3.0        | 4.5<br>4.5<br>4.5<br>4.5        | 1.8<br>1.8<br>1.8<br>1.8 | 5.0<br>5.0<br>5.0<br>5.0        |      |
| Rise Time (20 to 80%)                             | t <sub>2+</sub>                                                                         | 2                     | 1.0                      | 4.6                             | 1.1                      | 2.5                             | 4.5                             | 1.1                      | 4.9                             |      |
| Fall Time (20 to 80%)                             | t <sub>2-</sub>                                                                         | 2                     | 1.0                      | 4.6                             | 1.1                      | 2.5                             | 4.5                             | 1.1                      | 4.9                             |      |
| Set Input<br>Propagation Delay                    | t <sub>5+2+</sub><br>t <sub>12+15+</sub><br>t <sub>5+3-</sub><br>t <sub>12+14-</sub>    | 2<br>15<br>3<br>14    | 1.7<br>1.7<br>1.7<br>1.7 | 4.4<br>4.4<br>4.4<br>4.4        | 1.8<br>1.8<br>1.8<br>1.8 | 2.8<br>2.8<br>2.8<br>2.8<br>2.8 | 4.3<br>4.3<br>4.3<br>4.3        | 1.8<br>1.8<br>1.8<br>1.8 | 4.8<br>4.8<br>4.8<br>4.8        | ns   |
| Reset Input                                       |                                                                                         |                       |                          |                                 |                          |                                 |                                 |                          |                                 | ns   |
| Propagation Delay                                 | t <sub>4+2</sub> -<br>t <sub>13+15</sub> -<br>t <sub>4+3</sub> -<br>t <sub>13+14+</sub> | 2<br>15<br>3<br>14    | 1.7<br>1.7<br>1.7<br>1.7 | 4.4<br>4.4<br>4.4<br>4.4        | 1.8<br>1.8<br>1.8<br>1.8 | 2.8<br>2.8<br>2.8<br>2.8        | 4.3<br>4.3<br>4.3<br>4.3        | 1.8<br>1.8<br>1.8<br>1.8 | 4.8<br>4.8<br>4.8<br>4.8        |      |
| Setup Time                                        | t <sub>setup</sub>                                                                      | 7                     | 2.5                      |                                 | 2.5                      |                                 |                                 | 2.5                      |                                 | ns   |
| Hold Time                                         | t <sub>hold</sub>                                                                       | 7                     | 1.5                      |                                 | 1.5                      |                                 |                                 | 1.5                      |                                 | ns   |
| Toggle Frequency (Max)                            | f <sub>tog</sub>                                                                        | 2                     | 125                      |                                 | 125                      | 160                             |                                 | 125                      |                                 | MHz  |

\* Individually test each input applying  $\mathsf{V}_{IH}$  or  $\mathsf{V}_{IL}$  to input under test.

 $\ddagger$  Output level to be measured after a clock pulse has been applied to the  $\overline{C}_E$  Input (Pin 6)

V<sub>IHmax</sub>
 V<sub>ILmin</sub>

#### ELECTRICAL CHARACTERISTICS (continued)

|                                         |                                                                                     |                       | TEST VOLTAGE VALUES (Volts)                                                                   |                    |                     |                     |                       |                                                    |
|-----------------------------------------|-------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|--------------------|---------------------|---------------------|-----------------------|----------------------------------------------------|
|                                         | @ Test Te                                                                           | mperature             | V <sub>IHmax</sub> V <sub>ILmin</sub> V <sub>IHAmin</sub> V <sub>ILAmax</sub> V <sub>EE</sub> |                    |                     |                     | V <sub>EE</sub>       |                                                    |
|                                         |                                                                                     | –30°C                 | -0.890                                                                                        | -1.890             | -1.205              | -1.500              | -5.2                  |                                                    |
|                                         |                                                                                     | +25°C                 | -0.810                                                                                        | -1.850             | -1.105              | -1.475              | -5.2                  |                                                    |
|                                         |                                                                                     | +85°C                 | -0.700                                                                                        | -1.825             | -1.035              | -1.440              | -5.2                  |                                                    |
|                                         |                                                                                     | Pin                   | TEST V                                                                                        | OLTAGE A           | PPLIED TO I         | PINS LISTED E       | BELOW                 |                                                    |
| Characteristic                          | Symbol                                                                              | Under<br>Test         | V <sub>IHmax</sub>                                                                            | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | V <sub>EE</sub>       | (V <sub>CC</sub> )<br>Gnd                          |
| Power Supply Drain Current              | Ι <sub>Ε</sub>                                                                      | 8                     |                                                                                               |                    |                     |                     | 8                     | 1, 16                                              |
| Input Current                           | l <sub>inH</sub>                                                                    | 4<br>5<br>6<br>7<br>9 | 4<br>5<br>6<br>7<br>9                                                                         |                    |                     |                     | 8<br>8<br>8<br>8<br>8 | 1, 16<br>1, 16<br>1, 16<br>1, 16<br>1, 16<br>1, 16 |
|                                         | l <sub>inL</sub>                                                                    | 4, 5*<br>6, 7, 9*     |                                                                                               | *                  |                     |                     | 8<br>8                | 1, 16<br>1, 16                                     |
| Output Voltage Logic                    | 1 V <sub>OH</sub>                                                                   | 2<br>2†               | 5<br>7                                                                                        |                    |                     |                     | 8<br>8                | 1, 16<br>1, 16                                     |
| Output Voltage Logic                    | 0 V <sub>OL</sub>                                                                   | 2<br>3†               | 5<br>7                                                                                        |                    |                     |                     | 8<br>8                | 1, 16<br>1, 16                                     |
| Threshold Voltage Logic                 | 1 V <sub>OHA</sub>                                                                  | 2<br>2†               |                                                                                               |                    | 5<br>7              | 9                   | 8<br>8                | 1, 16<br>1, 16                                     |
| Threshold Voltage Logic                 | 0 V <sub>OLA</sub>                                                                  | 2<br>3†               |                                                                                               |                    | 5<br>7              | 9                   | 8<br>8                | 1, 16<br>1, 16                                     |
| Switching Times (50Ω Loa<br>Clock Input | d)                                                                                  |                       | +1.11Vdc                                                                                      |                    | Pulse In            | Pulse Out           | –3.2 V                | +2.0 V                                             |
| Propagation Del                         | ay t <sub>9+2-</sub><br>t <sub>9+2+</sub><br>t <sub>6+2+</sub><br>t <sub>6+2-</sub> | 2<br>2<br>2<br>2      | 777                                                                                           |                    | 9<br>9<br>6<br>6    | 2<br>2<br>2<br>2    | 8<br>8<br>8<br>8      | 1, 16<br>1, 16<br>1, 16<br>1, 16                   |
| Rise Time (20 to 809                    | %) t <sub>2+</sub>                                                                  | 2                     | 7                                                                                             |                    | 9                   | 2                   | 8                     | 1, 16                                              |
| Fall Time (20 to 809                    | 6) t <sub>2-</sub>                                                                  | 2                     |                                                                                               |                    | 9                   | 2                   | 8                     | 1, 16                                              |
| Set Input<br>Propagation Del            | ay $t_{5+2+}$<br>$t_{12+15+}$<br>$t_{5+3-}$<br>$t_{12+14-}$                         | 2<br>15<br>3<br>14    | 6<br>9                                                                                        |                    | 5<br>12<br>5<br>12  | 2<br>15<br>3<br>14  | 8<br>8<br>8<br>8      | 1, 16<br>1, 16<br>1, 16<br>1, 16                   |
| Reset Input<br>Propagation Del          |                                                                                     | 2<br>15<br>3<br>14    | 6<br>9                                                                                        |                    | 4<br>13<br>4<br>13  | 2<br>15<br>3<br>14  | 8<br>8<br>8<br>8      | 1, 16<br>1, 16<br>1, 16<br>1, 16<br>1, 16          |
| Setup Time                              | t <sub>setup</sub>                                                                  | 7                     |                                                                                               |                    | 6, 7                | 2                   | 8                     | 1, 16                                              |
| Hold Time                               | t <sub>hold</sub>                                                                   | 7                     |                                                                                               |                    | 6, 7                | 2                   | 8                     | 1, 16                                              |
| Toggle Frequency (Max)                  | f <sub>tog</sub>                                                                    | 2                     |                                                                                               |                    | 6                   | 2                   | 8                     | 1, 16                                              |

\* Individually test each input applying V<sub>IH</sub> or V<sub>IL</sub> to input under test.

 $\ddagger$  Output level to be measured after a clock pulse has been applied to the  $\overline{C}_{\mathsf{E}}$  Input (Pin 6)

— V<sub>IHmax</sub> — V<sub>ILmin</sub>

Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibitum has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

#### PACKAGE DIMENSIONS



#### PACKAGE DIMENSIONS



NOTES:

DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
 CONTROLLING DIMENSION: INCH.
 DIMENSION L TO CENTER OF LEAD WHEN FOOMED DRAWLES

DIMENSION LTO CENTER OF LEAD WHEN FORMED PARALLEL.
 DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC       | HES       | MILLIMETERS |          |  |
|-----|-----------|-----------|-------------|----------|--|
| DIM | MIN       | MIN MAX   |             | MAX      |  |
| Α   | 0.750     | 0.785     | 19.05       | 19.93    |  |
| В   | 0.240     | 0.295     | 6.10        | 7.49     |  |
| С   |           | 0.200     |             | 5.08     |  |
| D   | 0.015     | 0.020     | 0.39        | 0.50     |  |
| Е   | 0.050     | 0.050 BSC |             | 1.27 BSC |  |
| F   | 0.055     | 0.065     | 1.40        | 1.65     |  |
| G   | 0.100     | BSC       | 2.54 BSC    |          |  |
| Н   | 0.008     | 0.015     | 0.21        | 0.38     |  |
| Κ   | 0.125     | 0.170     | 3.18        | 4.31     |  |
| L   | 0.300 BSC |           | 7.62        | BSC      |  |
| М   | 0 °       | 15 °      | 0 °         | 15°      |  |
| Ν   | 0.020     | 0.040     | 0.51        | 1.01     |  |

-A-<u>ሳ ስ ስ ስ</u> 16 в 0 L  $\Box \Box$ ι, հո - C S -T- SEATING PLANE H G **D** 16 PL

PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 ISSUE R

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL

|     | INC   | HES   | MILLIN   | <b>NETERS</b> |  |  |
|-----|-------|-------|----------|---------------|--|--|
| DIM | MIN   | MAX   | MIN      | MAX           |  |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55         |  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85          |  |  |
| C   | 0.145 | 0.175 | 3.69     | 4.44          |  |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53          |  |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77          |  |  |
| G   | 0.100 | BSC   | 2.54 BSC |               |  |  |
| Н   | 0.050 | BSC   | 1.27 BSC |               |  |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38          |  |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30          |  |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74          |  |  |
| М   | 0°    | 10 °  | 0 °      | 10 °          |  |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01          |  |  |

# **Notes**

DEWICE NOT RECOMMENDED FOR MENDESIGN

# **Notes**

DEWCE NOT RECOMMENDED FOR MENDESIGN

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor

P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

OR NEW DESIGN

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.