## **OP-07** ## Low Offset, Low Drift Operational Amplifier The OP-07 has very low input offset voltage which is obtained by trimming at the wafer stage. These low offset voltages generally eliminate any need for external nulling. The OP-07 also features low input bias current and high open-loop gain. The low offsets and high open-loop gain make the OP-07 particularly useful for high-gain applications. The wide input voltage range of ±13V minimum combined with high CMRR of 110 dB and high input impedance provide high accuracy in the non-inverting circuit configuration. Excellent linearity and gain accuracy can be maintained even at high closed-loop gains. ## Rochester Electronics Manufactured Components Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM. Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet. ## **Quality Overview** - ISO-9001 - AS9120 certification - Qualified Manufacturers List (QML) MIL-PRF-38535 - · Class Q Military - Class V Space Level - Qualified Suppliers List of Distributors (QSLD) - Rochester is a critical supplier to DLA and meets all industry and DLA standards. Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers. The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing. T-79-06-10 # **OP-07 Low Offset, Low Drift Operational Amplifier** #### **General Description** The OP-07 has very low input offset voltage which is obtained by trimming at the wafer stage. These low offset voltages generally eliminate any need for external nulling. The OP-07 also features low input bias current and high openloop gain. The low offsets and high open-loop gain make the OP-07 particularly useful for high-gain applications. The wide input voltage range of ±13V minimum combined with high CMRR of 110 dB and high input impedance provide high accuracy in the non-inverting circuit configuration. Excellent linearity and gain accuracy can be maintained even at high closed-loop gains. Stability of offsets and gain with time or variation in temperature is excellent. The OP-07 is available in TO-99 metal can, ceramic or molded DIP. For improved specifications, see the LM607. #### **Features** ■ Low V<sub>OS</sub> 75 μV Max ■ Low V<sub>OS</sub> Drift 0.6 μV/°C Max ■ Ultra-Stable vs Time 1.0 µV/Month Max Low Noise 0.6 μVp-p Max ■ Wide Input Voltage Range ±14V ■ Wide Supply Voltage Range $\pm 3V$ to $\pm 18V$ ■ Replaces the µA714 ■ Fits 725/108A/308A, 741, AD510 Sockets #### **Applications** - Strain Gauge Amplifiers - Thermocouple Amplifiers - Precision Reference Buffer - Analog Computing Functions #### **Connection Diagrams** #### **Dual-In-Line Package** TL/H/10550-1 See NS Package Number J08A or N08E #### Metal Can Package TL/H/10550-2 See NS Package Number H08C ### **Ordering Information** | T <sub>A</sub> = 25°C<br>V <sub>OS</sub> Max<br>(μV) | H08C<br>TO-99 | Package<br>J08A<br>CERDIP | N08E<br>Plastic | Operating<br>Temperature<br>Range | | | |------------------------------------------------------|---------------|---------------------------|-----------------|-----------------------------------|--|--| | 75 | OP07EJ | OP07EZ | OP07EP | COM | | | | 75 | OP07J* | OP07Z | | MIL | | | | 150 | OP07CJ | OP07CZ | OP07CP | СОМ | | | | 150 | OP07DJ | | OP07DP | СОМ | | | <sup>\*</sup>Also available per SMD #8203602 #### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ± 22V Internal Power Dissipation (Note 5) 500 mW Differential Input Voltage ± 30V Input Voltage (Note 6) ± 22V Output Short-Circuit Duration Continuous Storage Temperature Range J and Z Packages -65°C to +150°C P Package -65°C to +125°C Lead Temperature (Soldering, 60 sec.) 260°C Junction Temperature -65°C to +150°C ## **Operating Temperature Range** #### **Electrical Characteristics** Unless otherwise specified, $V_S = \pm 15 V$ , $T_A = 25 ^{\circ} C$ . **Boldface** type refers to limits over $-55 ^{\circ} C \le T_A \le +125 ^{\circ} C$ | Symbol | Parameter | Conditions | | Units | | | |--------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------|-------------------| | | | Conditions | Min | Тур | Max | Onico | | V <sub>OS</sub> | Input Offset Voltage | (Note 1)<br>(Note 1) | | 30<br><b>60</b> | 75<br><b>200</b> | μV | | ΔV <sub>OS/t</sub> | Long-Term Input Offset<br>Voltage Stability | (Note 2) | | 0.2 | 1.0 | μV/Mo | | los | Input Offset Current | | | 0.4<br><b>1.2</b> | 2.8<br><b>5.6</b> | nA | | l <sub>B</sub> | Input Bias Current | | | ±1.0<br>±2 | ±3.0<br>±6 | nA | | e <sub>np-p</sub> | Input Noise Voltage | 0.1 Hz to 10 Hz (Note 3) | | 0.35 | 0.6 | μV <sub>p-p</sub> | | e <sub>n</sub> | Input Noise Voltage<br>Density | f <sub>O</sub> = 10 Hz (Note 3)<br>f <sub>O</sub> = 100 Hz (Note 3)<br>f <sub>O</sub> = 1000 Hz (Note 3) | | 10.3<br>10.0<br>9.6 | 18.0<br>13.0<br>11.0 | nV/√Hz | | i <sub>np-p</sub> | Input Noise Current | 0.1 Hz to 10 Hz (Note 3) | | 14 | 30 | pA <sub>p-p</sub> | | in | Input Noise Current<br>Density | f <sub>O</sub> = 10 Hz (Note 3)<br>f <sub>O</sub> = 100 Hz (Note 3)<br>f <sub>O</sub> = 1000 Hz (Note 3) | | 0.32<br>0.14<br>0.12 | 0.80<br>0.23<br>0.17 | pA/√Hz | | R <sub>IN</sub> | Input Resistance<br>Differential-Mode | (Note 4) | 20 | 60 | | МΩ | | RINCM | Input Resistance<br>Common-Mode | | | 200 | | GΩ | | IVR | Input Voltage Range | | ±13.0<br>±13.0 | ±14.0<br>±13.5 | , | ٧ | | CMRR | Common-Mode<br>Rejection Ratio | V <sub>CM</sub> = ±13V | 110<br><b>106</b> | 126<br><b>123</b> | | dB | | PSRR | Power Supply<br>Rejection Ratio | $V_S = \pm 3V \text{ to } \pm 18V$ | | 4<br><b>5</b> | 10<br><b>20</b> | μ٧/٧ | | Avo | Large-Signal<br>Voltage Gain | $R_L \ge 2 k\Omega, V_O = \pm 10V$ $R_L \ge 2 k\Omega, V_O = \pm 10V$ | 200<br><b>150</b> | 500<br><b>400</b> | | V/mV | | | | $R_L \ge 500\Omega$ , $V_O = \pm 0.5V$ , $V_S = \pm 3V$ (Note 4) | 150 | 400 | | | | Vo | Output Voltage Swing | R <sub>L</sub> ≥ 10 kΩ | ± 12.5 | ±13.0 | | | | | | $R_L \ge 2 k\Omega$ | ± 12.0 | ±12.8 | | V | | | | $R_L \ge 2 k\Omega$<br>$R_L \ge 1 k\Omega$ | ± <b>12.0</b><br>± 10.5 | ± <b>12.6</b><br>± 12.0 | | | #### **Electrical Characteristics (Continued)** NATL SEMICOND (LINEAR) Unless otherwise specified, $V_S = \pm 15V$ , $T_A = 25^{\circ}C$ . **Boldface** type refers to limits over $-55^{\circ}C \le T_A \le +125^{\circ}C$ | Symbol | Parameter | Conditions | | Units | | | |---------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------|-----|---------|----------|--------| | | | | Min | Тур | Max | Office | | SR | Slew Rate | $R_L \ge 2 k\Omega$ (Note 3) | 0.1 | 0.3 | | V/µs | | BW | Closed-Loop Bandwidth | A <sub>VCL</sub> = +1 (Note 3) | 0.4 | 0.6 | | MHz | | R <sub>O</sub> | Open-Loop Output<br>Resistance | $V_{O} = 0, I_{O} = 0$ | | 60 | | Ω | | P <sub>d</sub> | Power Consumption | $V_S = \pm 15V$ , No Load<br>$V_S = \pm 3V$ , No Load | | 75<br>4 | 120<br>6 | mW | | | Offset Adj. Range | $R_P = 20 \text{ k}\Omega$ | | ±4 | | mV | | TCV <sub>OS</sub> n | Average Input Offset<br>Voltage Drift Without<br>External Trim<br>With External Trim | (Note 3) $R_{P} = 20 \text{ k}\Omega \text{ (Note 4)}$ | | 0.3 | 1.3 | μV/°C | | TClos | Average Input Offset<br>Current Drift | (Note 3) | | 8 | 50 | pA/°C | | TCIB | Average Input Bias Drift | (Note 3) | | 13 | 50 | pA/°C | Note 1: V<sub>OS</sub> is measured approximately 0.5 second after application of power. Note 2: Long-Term Offset Voltage Stability refers to the averaged trend line of VOS vs time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in Vos during the first 30 operating days are typically 2.5 μV. Parameter is sample tested. Note 4: Guaranteed by design. Note 5: The typical $\theta_{JA}$ of the H08 (TO-99) package is 155°C/W, the J08 (CERDIP) package is 92° C/W and the N08 (Molded DIP) is 100° C/W. The typical $\theta_{JC}$ of the H08 package is 17.5° C/W. All numbers apply for packages soldered directly into an etched circuit board. Note 6: For supply voltages of less than $\pm 22V$ , the maximum input voltage is 0.5V beyond either supply. Note 7: See RETSOPO7X for the OP07H military specifications. ## Simplified Schematic \*R2A and R2B are electronically trimmed on chip at the factory for minimum offset voltage. Electrical Characteristics Unless otherwise specified, $V_S = \pm 15V$ , $T_A = 25^{\circ}C$ . Boldface type refers to limits over $0^{\circ}C \le T_A \le 70^{\circ}C$ | Symbol | Parameter | Conditions | OP-07E | | | OP-07C | | | Units | |------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|----------------------|-------------------------|----------------------------------|----------------------|-------------------| | | , ulumoto | | Min | Тур | Max | Min | Тур | Max | | | Vos | Input Offset Voltage | (Note 1) | | 30<br><b>45</b> | 75<br><b>130</b> | | 60<br><b>85</b> | 150<br><b>250</b> | μV | | V <sub>OS/t</sub> | Long-Term V <sub>OS</sub><br>Stability | (Note 2) | | 0.3 | 1.5 | | 0.4 | 2.0 | μV/Mc | | los | Input Offset Current | | | 0.5<br><b>0.9</b> | 3.8<br><b>5.3</b> | | 0.8<br><b>1.6</b> | 6.0<br><b>8.0</b> | nA | | l <sub>B</sub> | Input Bias Current | | | ±1.2<br>±1.5 | ±4.0<br>±5.5 | | ±1.8<br>±2.2 | ±7.0<br>±9.0 | nA | | e <sub>np-p</sub> | Input Noise Voltage | 0.1 Hz to 10 Hz (Note 3) | | 0.35 | 0.6 | | 0.38 | 0.65 | $\mu V_{p-p}$ | | en | Input Noise Voltage<br>Density | $f_O = 10 \text{ Hz}$<br>$f_O = 100 \text{ Hz} \text{ (Note 3)}$<br>$f_O = 1000 \text{ Hz}$ | | 10.3<br>10.0<br>9.6 | 18.0<br>13.0<br>11.0 | | 10.5<br>10.2<br>9.8 | 20.0<br>13.5<br>11.5 | nV/√H; | | i <sub>np-p</sub> | Input Noise Current | 0.1 Hz to 10 Hz (Note 3) | | 14 | 30 | | 15 | 35 | pA <sub>p-p</sub> | | in | Input Noise Current<br>Density | f <sub>O</sub> = 10 Hz<br>f <sub>O</sub> = 100 Hz (Note 3)<br>f <sub>O</sub> = 1000 Hz | | 0.32<br>0.14<br>0.12 | 0.80<br>0.23<br>0.17 | | 0.35<br>0.15<br>0.13 | 0.90<br>0.27<br>0.18 | pA/√H; | | R <sub>IN</sub> | Input Resistance<br>Differential-Mode | (Note 4) | 15 | 50 | | 8 | 33 | | МΩ | | RINCM | Input Resistance<br>Common-Mode | | | 160 | | | 120 | | GΩ | | IVR | Input Voltage Range | 10.0 | ±13.0 | ±14.0 | | ±13 | ±14 | | ٧ | | CMRR | Common-Mode<br>Rejection Ratio | $V_{CM} = \pm 13V$ | 106<br>103 | 123<br><b>123</b> | | 100<br><b>97</b> | 120<br>120 | | dВ | | PSRR | Power Supply<br>Rejection Ratio | $V_S = \pm 3V \text{ to } \pm 18V$<br>$V_S = \pm 3V \text{ to } \pm 18V$ | | 5<br><b>7</b> | 20<br><b>32</b> | | 7<br><b>10</b> | 32<br><b>51</b> | μV/V | | Avo | Large Signal<br>Voltage Gain | $\begin{aligned} R_L &\geq 2 k\Omega, V_O = \pm 10V \\ R_L &\geq 2 k\Omega \\ R_L &\geq 500\Omega, V_O = \pm 0.5V, \\ V_S &= \pm 3V (\text{Note 4}) \end{aligned}$ | 200<br><b>180</b><br>150 | 500<br><b>450</b><br>400 | | 120<br>100<br>100 | 400<br><b>400</b><br>400 | | V/mV | | Vo | Output Voltage Swing | $R_L \ge 10 \text{ k}\Omega$<br>$R_L \ge 2 \text{ k}\Omega$<br>$R_L \ge 2 \text{ k}\Omega$<br>$R_L \ge 1 \text{ k}\Omega$ | ±12.5<br>±12.0<br>±12.0<br>±10.5 | ±13.0<br>±12.8<br>±12.6<br>±12.0 | | ±12.0<br>±11.5<br>±11.0 | ±13.0<br>±12.8<br>±12.6<br>±12.0 | | v | | SR | Slew Rate | $R_L \ge 2 k\Omega$ (Note 3) | 0.1 | 0.3 | | 0.1 | 0.3 | | V/µs | | BW | Closed-Loop Bandwidth | A <sub>VCL</sub> = +1 (Note 3) | 0.4 | 0.6 | | 0.4 | 0.6 | | MHz | | Ro | Output Resistance | $V_{O} = 0, I_{O} = 0$ | | 60 | | | 60 | | Ω | | P <sub>d</sub> | Power Consumption | $V_S = \pm 15V$ , No Load $V_S = \pm 3V$ , No Load | | 75<br>4 | 120<br>6 | | 80<br>4 | 150<br>8 | mW | | | Offset Adj. Range | $R_P = 20 \text{ k}\Omega$ | | ±4 | 4.5 | | ±4_ | | mV | | TCVOS | Average Input Offset<br>Voltage Drift Without<br>External Trim | (Note 4) | | 0.3 | 1.3 | | 0.5 | 1.8 | μ٧/°0 | | TCV <sub>OS</sub> n<br>TCI <sub>OS</sub> | With External Trim Average Input Offset Current Drift | $R_P = 20 \text{ k}\Omega \text{ (Note 4)}$ (Note 3) | | 8 | 35 | | 12 | 50 | pA/°C | | TCIB | Average Input Bias Current Drift | (Note 3) | | 13 | 35 | | 18 | 50 | pA/°C | Electrical Characteristics NATL SEMICOND (LINEAR Unless otherwise specified, $V_S=\pm 15V$ , $T_A=25^{\circ}C$ . Boldface type refers to limits over $0^{\circ}C \le T_A \le +70^{\circ}C$ | Symbol | Parameter | Conditions | | Units | | | |---------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------|----------------------|----------| | | | | Min | Тур | Max | - Oilles | | Vos | Input Offset Voltage | (Note 1) | | 60<br><b>85</b> | 150<br><b>250</b> | μV | | V <sub>OS/t</sub> | Long-Term VOS Stability | (Note 2) | | 0.5 | 3.0 | μV/Mα | | los | Input Offset Current | | | 0.8<br><b>1.6</b> | 6.0<br><b>8.0</b> | nA | | 1 <sub>B</sub> | Input Bias Current | | | ±2.0<br>±3.0 | ±12.0<br>±14.0 | nA | | e <sub>np-p</sub> | Input Noise Voltage | 0.1 Hz to 10 Hz (Note 3) | | 0.38 | 0.65 | μVp-p | | e <sub>n</sub> | Input Noise Voltage Density | f <sub>O</sub> = 10 Hz<br>f <sub>O</sub> = 100 Hz (Note 3)<br>f <sub>O</sub> = 1000 Hz | | 10.5<br>10.3<br>9.8 | 20.0<br>13.5<br>11.5 | nV/√H: | | i <sub>np-p</sub> | Input Noise Current | 0.1 Hz to 10 Hz (Note 3) | | 15 | 35 | рАр-р | | in | Input Noise Current Density | f <sub>O</sub> = 10 Hz<br>f <sub>O</sub> = 100 Hz (Note 3)<br>f <sub>O</sub> = 1000 Hz | | 0.35<br>0.15<br>0.13 | 0.90<br>0.27<br>0.18 | pA/√H: | | R <sub>IN</sub> | Input Resistance Differential-Mode | (Note 4) | 7 | 31 | | МΩ | | RINCM | Input Resistance Common-Mode | | | 120 | | GΩ | | IVR | Input Voltage Range | | ±13 | ±14 | | ٧ | | CMRR | Common-Mode<br>Rejection Ratio | V <sub>CM</sub> = ±13V | 94<br><b>94</b> | 110<br><b>106</b> | | dB | | PSRR | Power Supply<br>Rejection Ratio | V <sub>S</sub> = ±3V to ±18V | | 7<br><b>10</b> | 32<br><b>51</b> | μV/V | | A <sub>VO</sub> | Large Signal<br>Voltage Gain | $R_L \le 2 k\Omega$ , $V_O = \pm 10V$<br>$R_L = 2 k\Omega$ , $V_O = \pm 10V$<br>$R_L \ge 500\Omega$ , $V_O = \pm 0.5V$ ,<br>$V_S \pm 3V$ (Note 4) | 120<br>100 | 400<br><b>400</b><br>400 | | V/mV | | V <sub>O</sub> | Output Voltage Swing | $\begin{aligned} &R_{L} \geq 10 \; k \Omega \\ &R_{L} \geq 2 \; k \Omega \\ &R_{L} \geq 2 \; k \Omega \\ &R_{L} \geq 1 \; k \Omega \end{aligned}$ | ±12.0<br>±11.5<br>± <b>11.0</b> | ±13.0<br>±12.8<br>±12.6<br>±12.0 | | ٧ | | SR | Slew Rate | $R_L \ge 2 k\Omega$ (Note 3) | 0.1 | 0.3 | | V/µs | | BW | Closed-Loop Bandwidth | A <sub>VCL</sub> = +1 (Note 3) | 0.4 | 0.6 | 48-9 | MHz | | RO | Output Resistance | $V_0 = 0, I_0 = 0$ | | 60 | | Ω | | P <sub>d</sub> | Power Consumption | $V_S = \pm 15V$ , No Load<br>$V_S = \pm 3V$ , No Load | | 80<br>4 | 150<br>8 | mW | | | Offset Adj. Range | $R_P = 20 \text{ k}\Omega$ | | ±4 | | mV | | TCV <sub>OS</sub> | Average Input Offset<br>Voltage Drift Without<br>External Trim | (Note 4) | | 0.7 | 2.5 | μV/°C | | TCV <sub>OS</sub> n | With External Trim | $R_P = 20 \text{ k}\Omega \text{ (Note 4)}$ | | 0.7 | 2.5 | μV/°C | | TCIOS | Average Input Offset Current Drift | (Note 3) | | 12 | 50 | pA/°C | | TCIB | Average Input Bias Current Drift | (Note 3) | | 18 | 50 | pA/°C | Note 1: VOS is measured approximately 0.5 second after application of power. Note 2: Long-Term Offset Voltage Stability refers to the averaged trend line of VOS vs Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in Vos during the first 30 operating days are typically 2.5 µV. Parameter is sample tested. Note 3: Sample Tested. Note 4: Guaranteed by design. # **Test Circuits** # NATL SEMICOND (LINEAR) ## Offset Voltage Test Circuit TL/H/10550-4 #### **Low Frequency Noise Test Circuit** TL/H/10550-5 #### Optional Offset Nulling Circuit TL/H/10550-6