# BLF178XR; BLF178XRS

## **Power LDMOS transistor**

Rev. 3 — 25 June 2012

Product data sheet

## 1. Product profile

#### 1.1 General description

A 1400 W extremely rugged LDMOS power transistor for broadcast and industrial applications in the HF to 128 MHz band.

Table 1. Application information

| Test signal | f (8411-) | V <sub>DS</sub> | PL   | G <sub>p</sub> | η <sub>D</sub> |
|-------------|-----------|-----------------|------|----------------|----------------|
|             | (MHz)     | (V)             | (W)  | (dB)           | (%)            |
| CW          | 108       | 50              | 1200 | 23             | 80             |
| pulsed RF   | 108       | 50              | 1400 | 28             | 72             |

#### 1.2 Features and benefits

- Typical pulsed performance at frequency of 108 MHz, a supply voltage of 50 V and an  $I_{Dq}$  of 40 mA, a  $t_p$  of 100  $\mu s$  with  $\delta$  of 20 %:
  - ◆ Output power = 1400 W
  - ◆ Power gain = 28 dB
  - ◆ Efficiency = 72 %
- Easy power control
- Integrated ESD protection
- Excellent ruggedness
- High efficiency
- Excellent thermal stability
- Designed for broadband operation (HF to 128 MHz)
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)

#### 1.3 Applications

- Industrial, scientific and medical applications
- Broadcast transmitter applications



## 2. Pinning information

Table 2. Pinning

| I GIOTO Z. | 9           |                    |                |
|------------|-------------|--------------------|----------------|
| Pin        | Description | Simplified outline | Graphic symbol |
| BLF178XF   | R (SOT539A) |                    |                |
| 1          | drain1      |                    |                |
| 2          | drain2      | 1 2                | 1<br>          |
| 3          | gate1       | 2 5                | 3              |
| 4          | gate2       | 3 4                | 5              |
| 5          | source      | <u>[1]</u>         | 4 —            |
|            |             |                    | ' <u> </u>     |
|            |             |                    | 2<br>sym117    |
|            |             |                    |                |

| <b>BLF178</b> | XRS (SOT539B) |     |     |
|---------------|---------------|-----|-----|
| 1             | drain1        |     |     |
| 2             | drain2        |     | 1 2 |
| 3             | gate1         |     |     |
| 4             | gate2         |     | 3 4 |
| 5             | source        | [1] |     |
|               |               |     |     |



## 3. Ordering information

Table 3. Ordering information

| Type number | Package | ackage                                                                |         |  |
|-------------|---------|-----------------------------------------------------------------------|---------|--|
|             | Name    | Description                                                           | Version |  |
| BLF178XR    | -       | flanged balanced LDMOST ceramic package;<br>2 mounting holes; 4 leads | SOT539A |  |
| BLF178XRS   | -       | earless flanged balanced LDMOST ceramic package; 4 leads              | SOT539B |  |

## 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter            | Conditions | Min | Max  | Unit |
|------------------|----------------------|------------|-----|------|------|
| $V_{DS}$         | drain-source voltage |            | -   | 110  | V    |
| $V_{GS}$         | gate-source voltage  |            | -6  | +11  | V    |
| T <sub>stg</sub> | storage temperature  |            | -65 | +150 | °C   |
| T <sub>j</sub>   | junction temperature |            | -   | 200  | °C   |

<sup>[1]</sup> Connected to flange.

## Thermal characteristics

Table 5. **Thermal characteristics** 

| Symbol               | Parameter                                         | Conditions                                           | Тур         | Unit |
|----------------------|---------------------------------------------------|------------------------------------------------------|-------------|------|
| $R_{th(j-c)}$        | thermal resistance from junction to case          | T <sub>j</sub> = 150 °C                              | [1][2] 0.11 | K/W  |
| $Z_{\text{th(j-c)}}$ | transient thermal impedance from junction to case | $T_j$ = 150 °C; $t_p$ = 100 $\mu$ s; $\delta$ = 20 % | [3] 0.033   | K/W  |

- [1]  $T_i$  is the junction temperature.
- [2] Rth(j-c) is measured under RF conditions.
- [3] See Figure 1.



- (2)  $\delta = 2 \%$
- (3)  $\delta = 5 \%$
- (4)  $\delta = 10 \%$
- (5)  $\delta = 20 \%$
- (6)  $\delta = 50 \%$
- (7)  $\delta = 100 \% (DC)$

Transient thermal impedance from junction to case as a function of pulse Fig 1. duration

## 6. Characteristics

#### Table 6. DC characteristics

 $T_i = 25$  °C; per section unless otherwise specified.

| Symbol              | Parameter                        | Conditions                                                         | Min  | Тур  | Max  | Unit |
|---------------------|----------------------------------|--------------------------------------------------------------------|------|------|------|------|
| $V_{(BR)DSS}$       | drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_D = 5.5 \text{ mA}$                       | 110  | -    | -    | V    |
| $V_{GS(th)}$        | gate-source threshold voltage    | $V_{DS} = 10 \text{ V}; I_D = 550 \text{ mA}$                      | 1.25 | 1.7  | 2.25 | V    |
| $V_{GSq}$           | gate-source quiescent voltage    | $V_{DS} = 50 \text{ V}; I_{D} = 20 \text{ mA}$                     | 8.0  | 1.3  | 1.8  | V    |
| $I_{DSS}$           | drain leakage current            | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}$                      | -    | -    | 2.8  | μΑ   |
| I <sub>DSX</sub>    | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$V_{DS} = 10 \text{ V}$ | -    | 77   | -    | Α    |
| $I_{GSS}$           | gate leakage current             | $V_{GS} = 11 \text{ V}; V_{DS} = 0 \text{ V}$                      | -    | -    | 280  | nA   |
| R <sub>DS(on)</sub> | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$I_D = 19.25 \text{ A}$ | -    | 0.07 | -    | Ω    |

#### Table 7. AC characteristics

 $T_i = 25$  °C; per section unless otherwise specified.

| Symbol           | Parameter            | Conditions                                                       | Min | Тур | Max | Unit |
|------------------|----------------------|------------------------------------------------------------------|-----|-----|-----|------|
| $C_{rs}$         | feedback capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 5.5 | -   | pF   |
| C <sub>iss</sub> | input capacitance    | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 414 | -   | pF   |
| C <sub>oss</sub> | output capacitance   | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 184 | -   | pF   |

#### Table 8. RF characteristics

Test signal: pulsed RF;  $t_p$  = 100  $\mu$ s;  $\delta$  = 20 %; f = 108 MHz; RF performance at  $V_{DS}$  = 50 V;  $I_{Dq}$  = 40 mA;  $T_{case}$  = 25  $^{\circ}$ C; unless otherwise specified; in a class-AB production test circuit.

| Symbol     | Parameter         | Conditions              | Min | Тур | Max | Unit |
|------------|-------------------|-------------------------|-----|-----|-----|------|
| Gp         | power gain        | $P_L = 1400 \text{ W}$  | 27  | 28  | -   | dB   |
| RLin       | input return loss | $P_L = 1400 \text{ W}$  | -   | -15 | -11 | dB   |
| $\eta_{D}$ | drain efficiency  | P <sub>L</sub> = 1400 W | 68  | 72  | -   | %    |



## 7. Test information

## 7.1 Ruggedness in class-AB operation

The BLF178XR and BLF178XRS are capable of withstanding a load mismatch corresponding to VSWR > 65 : 1 through all phases under the following conditions:  $V_{DS} = 50 \text{ V}$ ;  $I_{Dq} = 40 \text{ mA}$ ;  $P_L = 1400 \text{ W}$  pulsed; f = 108 MHz.

## 7.2 Impedance information



Table 9. Typical push-pull impedance

Simulated  $Z_i$  and  $Z_L$  device impedance; impedance info at  $V_{DS} = 50 \text{ V}$  and  $P_L = 1400 \text{ W}$ .

| f     | $Z_{i}$      | $Z_L$        |
|-------|--------------|--------------|
| (MHz) | (Ω)          | (Ω)          |
| 108   | 2.35 – j6.06 | 2.78 + j0.48 |

#### 7.3 Test circuit





Printed-Circuit Board (PCB): RF 35;  $\epsilon_r$  = 3.5; thickness = 0.765 mm; thickness copper plating = 35  $\mu$ m. See Table 10 for a list of components.

Fig 4. Component layout for class-AB production test circuit

**Table 10.** List of components For test circuit see Figure 4.

| Component                             | Description                       | Value                         | Remarks    |
|---------------------------------------|-----------------------------------|-------------------------------|------------|
| C1, C2, C5, C6, C14,<br>C15, C21, C22 | multilayer ceramic chip capacitor | 1 nF                          | [1]        |
| C3                                    | multilayer ceramic chip capacitor | 82 pF                         | [1]        |
| C4                                    | multilayer ceramic chip capacitor | 240 pF                        | [1]        |
| C7, C8                                | multilayer ceramic chip capacitor | 4.7 μF; 50 V                  |            |
| C10, C11                              | electrolytic capacitor            | 2200 μF; 63 V                 |            |
| C12, C13                              | multilayer ceramic chip capacitor | 4.7 μF; 100 V                 |            |
| C16, C17                              | multilayer ceramic chip capacitor | 120 pF                        | [1]        |
| C18                                   | multilayer ceramic chip capacitor | 82 pF                         | [1]        |
| C19                                   | multilayer ceramic chip capacitor | 110 pF                        | [1]        |
| C20                                   | multilayer ceramic chip capacitor | 56 pF                         | [1]        |
| L1, L2, L3, L4                        | 1.5 turn 0.8 mm copper wire       | D = 3 mm;<br>length = 2 mm    |            |
| L5, L6                                | 5 turn 0.8 mm copper wire         | D = 3  mm;<br>length = 4.5 mm |            |
| L7, L8                                | 2.5 turn 0.8 mm copper wire       | D = 3 mm;<br>length = 3 mm    |            |
| R3, R4                                | SMD resistor                      | 9.1 Ω                         | 1206       |
| T1                                    | semi rigid coax                   | 25 $Ω$ ; 160 mm               | UT-090C-25 |
| T2                                    | semi rigid coax                   | 25 $Ω$ ; 160 mm               | UT-141C-25 |

<sup>[1]</sup> American Technical Ceramics type 800B or capacitor of same quality.

 $\delta$  = 20 %.

**Power LDMOS transistor** 

## 7.4 Graphical data

The following figures are measured in a class-AB production test circuit.

### 7.4.1 1-Tone CW pulsed



Fig 5. Power gain and drain efficiency as function of output power; typical values



- (1)  $P_{L(1dB)} = 61.3 \text{ dBm } (1350 \text{ W})$
- (2)  $P_{L(3dB)} = 61.9 \text{ dBm } (1550 \text{ W})$

Fig 6. Output power as a function of input power; typical values



 $V_{DS}$  = 50 V; f = 108 MHz;  $t_p$  = 100  $\mu$ s;  $\delta$  = 20 %.

- (1)  $I_{Dq} = 20 \text{ mA}$
- (2)  $I_{Dq} = 40 \text{ mA}$
- (3)  $I_{Dq} = 80 \text{ mA}$
- (4)  $I_{Dq} = 160 \text{ mA}$

Fig 7. Power gain as a function of output power; typical values



 $I_{Dq}$  = 40 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 20 %.

- (1)  $V_{DS} = 20 \text{ V}$
- (2)  $V_{DS} = 25 \text{ V}$
- (3)  $V_{DS} = 30 \text{ V}$
- (4)  $V_{DS} = 35 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 45 \text{ V}$
- (7)  $V_{DS} = 50 \text{ V}$

Fig 9. Power gain as a function of output power; typical values



 $V_{DS} = 50 \text{ V}$ ; f = 108 MHz;  $t_p = 100 \text{ } \mu\text{s}$ ;  $\delta = 20 \text{ } \%$ .

- (1)  $I_{Dq} = 20 \text{ mA}$
- (2)  $I_{Dq} = 40 \text{ mA}$
- (3)  $I_{Dq} = 80 \text{ mA}$
- (4)  $I_{Dq} = 160 \text{ mA}$

Fig 8. Drain efficiency as a function of output power; typical values



 $I_{Dq}$  = 40 mA; f = 108 MHz;  $t_p$  = 100  $\mu$ s;  $\delta$  = 20 %.

- (1)  $V_{DS} = 20 \text{ V}$
- (2)  $V_{DS} = 25 \text{ V}$
- (3)  $V_{DS} = 30 \text{ V}$
- (4)  $V_{DS} = 35 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 45 \text{ V}$
- (7)  $V_{DS} = 50 \text{ V}$

Fig 10. Drain efficiency as a function of output power; typical values

BLF178XR\_BLF178XRS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

## 8. Package outline



Fig 11. Package outline SOT539A

BLF178XR\_BLF178XRS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.



Fig 12. Package outline SOT539B

BLF178XR\_BLF178XRS

## 9. Handling information

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

## 10. Abbreviations

Table 11. Abbreviations

| Acronym | Description                                             |
|---------|---------------------------------------------------------|
| CW      | Continuous Wave                                         |
| ESD     | ElectroStatic Discharge                                 |
| HF      | High Frequency                                          |
| LDMOS   | Laterally Diffused Metal-Oxide Semiconductor            |
| LDMOST  | Laterally Diffused Metal-Oxide Semiconductor Transistor |
| SMD     | Surface Mounted Device                                  |
| VSWR    | Voltage Standing-Wave Ratio                             |

## 11. Revision history

Table 12. Revision history

| Document ID            | Release date                 | Data sheet status       | Change notice     | Supersedes             |
|------------------------|------------------------------|-------------------------|-------------------|------------------------|
| BLF178XR_BLF178XRS v.3 | 20120625                     | Product data sheet      | -                 | BLF178XR_BLF178XRS v.2 |
| Modifications:         | <ul><li>The status</li></ul> | of this document has be | en changed to Pro | duct data sheet.       |
| BLF178XR_BLF178XRS v.2 | 20120515                     | Preliminary data sheet  | -                 | BLF178XR_BLF178XRS v.1 |
| BLF178XR_BLF178XRS v.1 | 20120130                     | Objective data sheet    | -                 | -                      |

## 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 12.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

BLF178XR\_BLF178XRS

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

## BLF178XR; BLF178XRS

#### **Power LDMOS transistor**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 13. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## 14. Contents

| 1     | Product profile                    |
|-------|------------------------------------|
| 1.1   | General description 1              |
| 1.2   | Features and benefits1             |
| 1.3   | Applications 1                     |
| 2     | Pinning information 2              |
| 3     | Ordering information 2             |
| 4     | Limiting values 2                  |
| 5     | Thermal characteristics 3          |
| 6     | Characteristics 4                  |
| 7     | Test information 5                 |
| 7.1   | Ruggedness in class-AB operation 5 |
| 7.2   | Impedance information 5            |
| 7.3   | Test circuit 6                     |
| 7.4   | Graphical data 7                   |
| 7.4.1 | 1-Tone CW pulsed                   |
| 8     | Package outline 9                  |
| 9     | Handling information 11            |
| 10    | Abbreviations                      |
| 11    | Revision history 11                |
| 12    | Legal information                  |
| 12.1  | Data sheet status                  |
| 12.2  | Definitions 12                     |
| 12.3  | Disclaimers                        |
| 12.4  | Trademarks13                       |
| 13    | Contact information 13             |
| 14    | Contents                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.