### 9A High-Speed MOSFET Drivers #### **Features** - High Peak Output Current: 10A (typ.) - Low Shoot-Through/Cross-Conduction Current in Output Stage - · Wide Input Supply Voltage Operating Range: - 4.5V to 18V - High Continuous Output Current: 2A (max.) - Matched Fast Rise and Fall Times: - 15 ns with 4,700 pF Load - 135 ns with 47,000 pF Load - Matched Short Propagation Delays: 42 ns (typ.) - Low Supply Current: - With Logic '1' Input 130 $\mu$ A (typ.) - With Logic '0' Input 33 μA (typ.) - Low Output Impedance: 1.2Ω (typ.) - Latch-Up Protected: Will Withstand 1.5A Output Reverse Current - Input Will Withstand Negative Inputs Up To 5V - Pin-Compatible with the TC4420/TC4429 and TC4421/TC4422 MOSFET Drivers - Space-Saving, Thermally-Enhanced, 8-Pin DFN Package #### **Applications** - Line Drivers for Extra Heavily-Loaded Lines - Pulse Generators - · Driving the Largest MOSFETs and IGBTs - Local Power ON/OFF Switch - · Motor and Solenoid Driver - LF Initiator ### **General Description** The TC4421A/TC4422A are improved versions of the earlier TC4421/TC4422 family of single-output MOSFET drivers. These devices are high-current buffer/drivers capable of driving large MOSFETs and Insulated Gate Bipolar Transistors (IGBTs). The TC4421A/TC4422A have matched output rise and fall times, as well as matched leading and falling-edge propagation delay times. The TC4421A/TC4422A devices also have very low cross-conduction current, reducing the overall power dissipation of the device. These devices are essentially immune to any form of upset, except direct overvoltage or over-dissipation. They cannot be latched under any conditions within their power and voltage ratings. These parts are not subject to damage or improper operation when up to 5V of ground bounce is present on their ground terminals. They can accept, without damage or logic upset, more than 1A inductive current of either polarity being forced back into their outputs. In addition, all terminals are fully protected against up to 4 kV of electrostatic discharge. The TC4421A/TC4422A inputs may be driven directly from either TTL or CMOS (3V to 18V). In addition, 300 mV of hysteresis is built into the input, providing noise immunity and allowing the device to be driven from slowly rising or falling waveforms. With both surface-mount and pin-through-hole packages, in addition to a wide operating temperature range, the TC4421A/TC4422A family of 9A MOSFET drivers fit into most any application where high gate/line capacitance drive is required. ### Package Types<sup>(1)</sup> ### **Functional Block Diagram** # 1.0 ELECTRICAL CHARACTERISTICS ### **Absolute Maximum Ratings †** | Supply Voltage | +20V | |-----------------------------------------------------|-------------------------------| | Input Voltage (V <sub>DD</sub> | $_{0} + 0.3V$ ) to (GND – 5V) | | Input Current (V <sub>INI</sub> > V <sub>DD</sub> ) | 50 mA | † Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operation sections of the specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. ### DC CHARACTERISTICS | <b>Electrical Specifications:</b> Unless otherwise noted, $T_A = +25^{\circ}C$ with 4.5V $\leq V_{DD} \leq 18V$ . | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|------|-----------------------|-------|-------------------------------------------------------------------------------|--|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | | Input | | | | | | | | | | Logic '1', High Input Voltage | V <sub>IH</sub> | 2.4 | 1.8 | _ | V | | | | | Logic '0', Low Input Voltage | V <sub>IL</sub> | _ | 1.3 | 0.8 | V | | | | | Input Current | I <sub>IN</sub> | -10 | 1 | +10 | μΑ | $0V \le V_{IN} \le V_{DD}$ | | | | Input Voltage | V <sub>IN</sub> | -5 | _ | V <sub>DD</sub> – 0.3 | V | | | | | Output | | | | | | | | | | High Output Voltage | V <sub>OH</sub> | V <sub>DD</sub> – 0.025 | 1 | _ | V | DC Test | | | | Low Output Voltage | V <sub>OL</sub> | _ | | 0.025 | V | DC Test | | | | Output Resistance, High | R <sub>OH</sub> | _ | 1.25 | 1.5 | Ω | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | | | Output Resistance, Low | R <sub>OL</sub> | _ | 0.8 | 1.1 | Ω | $I_{OUT} = 10 \text{ mA}, V_{DD} = 18V$ | | | | Peak Output Current | I <sub>PK</sub> | _ | 10.0 | _ | Α | V <sub>DD</sub> = 18V | | | | Continuous Output Current | I <sub>DC</sub> | 2 | _ | _ | A | $10V \le V_{DD} \le 18V$ , $T_A = +25$ °C (TC4421A/TC4422A CAT only) (Note 2) | | | | Latch-Up Protection<br>Withstand Reverse Current | I <sub>REV</sub> | _ | >1.5 | _ | Α | Duty cycle ≤ 2%, t ≤ 300 µsec | | | | Switching Time (Note 1) | | | | | | | | | | Rise Time | t <sub>R</sub> | _ | 28 | 34 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | | Fall Time | t <sub>F</sub> | _ | 26 | 32 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | | Propagation Delay Time | t <sub>D1</sub> | _ | 38 | 45 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | | Propagation Delay Time | t <sub>D2</sub> | _ | 42 | 49 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | | Power Supply | | | | | | | | | | Power Supply Current | I <sub>S</sub> | _ | 130 | 250 | μΑ | V <sub>IN</sub> = 3V | | | | | | _ | 35 | 100 | μΑ | V <sub>IN</sub> = 0V | | | | Operating Input Voltage | $V_{DD}$ | 4.5 | _ | 18 | V | | | | Note 1: Switching times ensured by design. 2: Tested during characterization, not production tested. ### DC CHARACTERISTICS (OVER OPERATING TEMPERATURE RANGE) | <b>Electrical Specifications:</b> Unless otherwise noted, over operating temperature range with $4.5V \le V_{DD} \le 18V$ . | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|------|-------|-------|-------------------------------------------------|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | Input | | | | | | | | | Logic '1', High Input Voltage | $V_{IH}$ | 2.4 | _ | | V | | | | Logic '0', Low Input Voltage | $V_{IL}$ | _ | _ | 0.8 | V | | | | Input Current | I <sub>IN</sub> | -10 | _ | +10 | μA | $0V \le V_{IN} \le V_{DD}$ | | | Output | | | | | | | | | High Output Voltage | $V_{OH}$ | V <sub>DD</sub> – 0.025 | _ | | V | DC Test | | | Low Output Voltage | V <sub>OL</sub> | _ | _ | 0.025 | V | DC Test | | | Output Resistance, High | R <sub>OH</sub> | _ | _ | 2.0 | Ω | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | | Output Resistance, Low | R <sub>OL</sub> | _ | _ | 1.6 | Ω | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V | | | Switching Time (Note 1) | | | | | | | | | Rise Time | t <sub>R</sub> | _ | 38 | 45 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | Fall Time | t <sub>F</sub> | _ | 33 | 40 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | Propagation Delay Time | t <sub>D1</sub> | _ | 50.4 | 60 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | Propagation Delay Time | t <sub>D2</sub> | _ | 53 | 60 | ns | <b>Figure 4-1</b> , C <sub>L</sub> = 10,000 pF | | | Power Supply | | | | | | | | | Power Supply Current | I <sub>S</sub> | _ | 200 | 500 | μA | V <sub>IN</sub> = 3V | | | | | _ | 50 | 150 | μA | $V_{IN} = 0V$ | | | Operating Input Voltage | $V_{DD}$ | 4.5 | _ | 18 | V | | | Note 1: Switching times ensured by design. ### **TEMPERATURE CHARACTERISTICS** | <b>Electrical Specifications:</b> Unless otherwise noted, all parameters apply with $4.5V \le V_{DD} \le 18V$ . | | | | | | | | |-----------------------------------------------------------------------------------------------------------------|----------------|-----|------|------|-------|-------------------------------------------------|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | Temperature Ranges | | | | | | | | | Specified Temperature Range (V) | T <sub>A</sub> | -40 | _ | +125 | C | | | | Maximum Junction Temperature | $T_J$ | _ | _ | +150 | C | | | | Storage Temperature Range | T <sub>A</sub> | -65 | _ | +150 | C | | | | Package Thermal Resistances | | | | | | | | | Thermal Resistance, 5L-TO-220 | $\theta_{JA}$ | _ | 71 | _ | €\M | Without heat sink | | | Thermal Resistance, 8L-6x5 DFN | $\theta_{JA}$ | _ | 33.2 | _ | C/W | Typical 4-layer board with vias to ground plane | | | Thermal Resistance, 8L-PDIP | $\theta_{JA}$ | _ | 125 | _ | °C/W | | | | Thermal Resistance, 8L-SOIC | $\theta_{JA}$ | _ | 155 | _ | °C/W | | | ### 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **Note:** Unless otherwise indicated, $T_A = +25$ °C with 4.5V $\leq V_{DD} \leq 18$ V. **FIGURE 2-1:** Rise Time vs. Supply Voltage. **FIGURE 2-2:** Rise Time vs. Capacitive Load. FIGURE 2-3: Fall Time vs. Supply Voltage. FIGURE 2-4: Fall Time vs. Capacitive Load. **FIGURE 2-5:** Rise and Fall Times vs. Temperature. FIGURE 2-6: Crossover Energy vs Supply Voltage. **Note:** Unless otherwise indicated, $T_A = +25^{\circ}C$ with 4.5V $\leq V_{DD} \leq 18V$ . **FIGURE 2-7:** Propagation Delay vs. Supply Voltage. FIGURE 2-8: Propagation Delay vs. Input Amplitude. FIGURE 2-9: Propagation Delay vs. Temperature. **FIGURE 2-10:** Quiescent Supply Current vs. Supply Voltage. **FIGURE 2-11:** Quiescent Supply Current vs. Temperature. FIGURE 2-12: Input Threshold vs. Temperature.