

# MICROCHIP TC4423A/TC4424A/TC4425A

# **3A Dual High-Speed Power MOSFET Drivers**

### **Features**

- High Peak Output Current: 4.5A (typical)
- · Wide Input Supply Voltage Operating Range:
  - 4.5V to 18V
- · High Capacitive Load Drive Capability:
  - 1800 pF in 12 ns
- · Short Delay Times: 40 ns (typical)
- · Matched Rise/Fall Times
- · Low Supply Current:
  - With Logic '1' Input 1.0 mA (maximum)
  - With Logic '0' Input 150 μA (maximum)
- Low Output Impedance: 2.5Ω (typical)
- Latch-Up Protected: Will Withstand 1.5A Reverse Current
- Logic Input Will Withstand Negative Swing Up To 5V
- Pin compatible with the TC4423/TC4424/TC4425 and TC4426A/TC4427A/TC4428A devices
- Space-saving 8-Pin 150 mil body SOIC and 8-Pin 6x5 DFN Packages

### **Applications**

- · Switch Mode Power Supplies
- · Pulse Transformer Drive
- · Line Drivers
- · Direct Drive of Small DC Motors

### **General Description**

The TC4423A/TC4424A/TC4425A devices are a family of dual-output 3A buffers/MOSFET drivers. These devices are improved versions of the earlier TC4423/TC4424/TC4425 dual-output 3A driver family. This improved version features higher peak output current drive capability, lower shoot-throught current, matched rise/fall times and propagation delay times. The TC4423A/TC4424A/TC4425A devices are pincompatible with the existing TC4423/TC4424/TC4425 family. An 8-pin SOIC package option has been added to the family. The 8-pin DFN package option offers increased power dissipation capability for driving heavier capacitive or resistive loads.

The TC4423A/TC4424A/TC4425A MOSFET drivers can easily charge and discharge 1800 pF gate capacitance in under 20 ns, provide low enough impedances in both the on and off states to ensure the MOSFET's intended state will not be affected, even by large transients.

The TC4423A/TC4424A/TC4425A inputs may be driven directly from either TTL or CMOS (2.4V to 18V). In addition, the 300 mV of built-in hysteresis provides noise immunity and allows the device to be driven from slow rising or falling waveforms.

The TC4423A/TC4424A/TC4425A dual-output 3A MOSFET driver family is offerd with a -40°C to +125°C temperature rating, making it useful in any wide temperature range application.

### **Package Types**



# Functional Block Diagram<sup>(1)</sup>



# 1.0 ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings †**

| Input Voltage, IN A or IN B( $V_{DD} + 0.3V$ ) to (GND – Package Power Dissipation ( $T_{\Delta}$ =50°C) | 20V |
|----------------------------------------------------------------------------------------------------------|-----|
| Package Power Dissination (T.=50°C)                                                                      | 5V) |
| Tackage Tower Dissipation (TA-50-0)                                                                      |     |
| 8L PDIP1.                                                                                                | 2W  |
| 8L SOIC                                                                                                  | 1W  |
| 16L SOIC1.                                                                                               | 1W  |
| 8L DFN Not                                                                                               | e 3 |

† **Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

## DC CHARACTERISTICS (NOTE 2)

| Electrical Specifications: Unless otherwise indicated, $T_A = +25^{\circ}C$ , with 4.5V $\leq V_{DD} \leq 18V$ . |                  |                  |      |                      |       |                                                     |
|------------------------------------------------------------------------------------------------------------------|------------------|------------------|------|----------------------|-------|-----------------------------------------------------|
| Parameters                                                                                                       | Sym              | Min              | Тур  | Max                  | Units | Conditions                                          |
| Input                                                                                                            |                  |                  |      |                      |       |                                                     |
| Logic '1', High Input Voltage                                                                                    | $V_{IH}$         | 2.4              | 1.5  | _                    | V     |                                                     |
| Logic '0', Low Input Voltage                                                                                     | $V_{IL}$         | _                | 1.3  | 0.8                  | V     |                                                     |
| Input Current                                                                                                    | I <sub>IN</sub>  | -1               | _    | 1                    | μA    | $0V \le V_{IN} \le V_{DD}$                          |
| Input Voltage                                                                                                    | $V_{IN}$         | -5               | _    | V <sub>DD</sub> +0.3 | V     |                                                     |
| Output                                                                                                           |                  |                  |      |                      |       |                                                     |
| High Output Voltage                                                                                              | V <sub>OH</sub>  | $V_{DD} - 0.025$ | _    | _                    | V     | DC Test                                             |
| Low Output Voltage                                                                                               | V <sub>OL</sub>  | _                | _    | 0.025                | V     | DC Test                                             |
| Output Resistance, High                                                                                          | R <sub>OH</sub>  | _                | 2.2  | 3.0                  | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V     |
| Output Resistance, Low                                                                                           | R <sub>OL</sub>  | _                | 2.8  | 3.5                  | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V     |
| Peak Output Current                                                                                              | I <sub>PK</sub>  | _                | 4.5  | _                    | Α     | 10V≤ V <sub>DD</sub> ≤18V ( <b>Note 2</b> )         |
| Latch-Up Protection Withstand Reverse Current                                                                    | I <sub>REV</sub> | _                | >1.5 | _                    | Α     | Duty cycle $\leq$ 2%, t $\leq$ 300 µsec.            |
| Switching Time (Note 1)                                                                                          |                  |                  |      |                      |       |                                                     |
| Rise Time                                                                                                        | t <sub>R</sub>   | _                | 12   | 21                   | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF |
| Fall Time                                                                                                        | t <sub>F</sub>   | _                | 12   | 21                   | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF |
| Delay Time                                                                                                       | t <sub>D1</sub>  | _                | 40   | 48                   | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF |
| Delay Time                                                                                                       | t <sub>D2</sub>  | _                | 41   | 48                   | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF |
| Power Supply                                                                                                     |                  |                  |      |                      |       |                                                     |
| Supply Voltage                                                                                                   | $V_{DD}$         | 4.5              | _    | 18                   | V     |                                                     |
| Power Supply Current                                                                                             | I <sub>S</sub>   | _                | 1.0  | 2.0                  | mA    | V <sub>IN</sub> = 3V (Both inputs)                  |
|                                                                                                                  | I <sub>S</sub>   | _                | 0.15 | 0.25                 | mA    | V <sub>IN</sub> = 0V (Both inputs)                  |

- Note 1: Switching times ensured by design.
  - 2: Tested during characterization, not production tested.
  - **3:** Package power dissipation is dependent on the copper pad area on the PCB.

## DC CHARACTERISTICS (OVER OPERATING TEMPERATURE RANGE)

| <b>Electrical Specifications:</b> Unless otherwise indicated, operating temperature range with $4.5V \le V_{DD} \le 18V$ . |                 |                         |            |            |       |                                                                          |  |
|----------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|------------|------------|-------|--------------------------------------------------------------------------|--|
| Parameters                                                                                                                 | Sym             | Min                     | Тур        | Max        | Units | Conditions                                                               |  |
| Input                                                                                                                      |                 |                         |            |            |       |                                                                          |  |
| Logic '1', High Input Voltage                                                                                              | $V_{IH}$        | 2.4                     | _          | _          | V     |                                                                          |  |
| Logic '0', Low Input Voltage                                                                                               | $V_{IL}$        |                         | _          | 0.8        | V     |                                                                          |  |
| Input Current                                                                                                              | I <sub>IN</sub> | -10                     | _          | +10        | μA    | $0V \le V_{IN} \le V_{DD}$                                               |  |
| Output                                                                                                                     |                 |                         |            |            |       |                                                                          |  |
| High Output Voltage                                                                                                        | V <sub>OH</sub> | V <sub>DD</sub> – 0.025 | _          | _          | V     |                                                                          |  |
| Low Output Voltage                                                                                                         | $V_{OL}$        | _                       | _          | 0.025      | V     |                                                                          |  |
| Output Resistance, High                                                                                                    | $R_{OH}$        | _                       | 3.1        | 6          | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V                          |  |
| Output Resistance, Low                                                                                                     | R <sub>OL</sub> | _                       | 3.7        | 7          | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V                          |  |
| Switching Time (Note 1)                                                                                                    |                 |                         |            |            |       |                                                                          |  |
| Rise Time                                                                                                                  | t <sub>R</sub>  | _                       | 20         | 31         | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF                      |  |
| Fall Time                                                                                                                  | t <sub>F</sub>  | _                       | 22         | 31         | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF                      |  |
| Delay Time                                                                                                                 | t <sub>D1</sub> | _                       | 50         | 66         | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF                      |  |
| Delay Time                                                                                                                 | t <sub>D2</sub> | _                       | 50         | 66         | ns    | Figure 4-1, Figure 4-2,<br>C <sub>L</sub> = 1800 pF                      |  |
| Power Supply                                                                                                               | Power Supply    |                         |            |            |       |                                                                          |  |
| Power Supply Current                                                                                                       | I <sub>S</sub>  | _                       | 2.0<br>0.2 | 3.0<br>0.3 | mA    | V <sub>IN</sub> = 3V (Both inputs)<br>V <sub>IN</sub> = 0V (Both inputs) |  |

Note 1: Switching times ensured by design.

## **TEMPERATURE CHARACTERISTICS**

| <b>Electrical Specifications:</b> Unless otherwise noted, all parameters apply with $4.5V \le V_{DD} \le 18V$ . |                |     |      |      |       |                                                    |  |
|-----------------------------------------------------------------------------------------------------------------|----------------|-----|------|------|-------|----------------------------------------------------|--|
| Parameters                                                                                                      | Sym            | Min | Тур  | Max  | Units | Conditions                                         |  |
| Temperature Ranges                                                                                              |                |     |      |      |       |                                                    |  |
| Specified Temperature Range (V)                                                                                 | T <sub>A</sub> | -40 | _    | +125 | °C    |                                                    |  |
| Maximum Junction Temperature                                                                                    | TJ             | _   | _    | +150 | °C    |                                                    |  |
| Storage Temperature Range                                                                                       | T <sub>A</sub> | -65 | _    | +150 | °C    |                                                    |  |
| Package Thermal Resistances                                                                                     |                |     |      |      |       |                                                    |  |
| Thermal Resistance, 8L-6x5 DFN                                                                                  | $\theta_{JA}$  | _   | 33.2 | _    | °C/W  | Typical four-layer board with vias to ground plane |  |
| Thermal Resistance, 8L-PDIP                                                                                     | $\theta_{JA}$  | _   | 84.6 | _    | °C/W  |                                                    |  |
| Thermal Resistance, 8L-SOIC                                                                                     | $\theta_{JA}$  | _   | 163  | _    | °C/W  |                                                    |  |
| Thermal Resistance, 16L-SOIC                                                                                    | $\theta_{JA}$  | _   | 90   | _    | °C/W  |                                                    |  |

### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $T_A = +25$ °C with 4.5V <=  $V_{DD}$  <= 18V.



**FIGURE 2-1:** Rise Time vs. Supply Voltage.



FIGURE 2-2: Rise Time vs. Capacitive Load.



**FIGURE 2-3:** Rise and Fall Times vs. Temperature.



**FIGURE 2-4:** Fall Time vs. Supply Voltage.



FIGURE 2-5: Fall Time vs. Capacitive Load.



**FIGURE 2-6:** Propagation Delay vs. Input Amplitude.

## **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with 4.5V <=  $V_{DD}$  <= 18V.



**FIGURE 2-7:** Propagation Delay Time vs. Supply Voltage.



**FIGURE 2-8:** Quiescent Current vs. Supply Voltage.



FIGURE 2-9: Output Resistance (Output Low) vs. Supply Voltage.



**FIGURE 2-10:** Propagation Delay Time vs. Temperature.



**FIGURE 2-11:** Quiescent Current vs. Temperature.



**FIGURE 2-12:** Output Resistance (Output High) vs. Supply Voltage.

## **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with 4.5V <=  $V_{DD}$  <= 18V.



FIGURE 2-13: Supply Current vs. Capacitive Load.



FIGURE 2-14: Supply Current vs. Capacitive Load.



FIGURE 2-15: Supply Current vs. Capacitive Load.



**FIGURE 2-16:** Supply Current vs. Frequency.



FIGURE 2-17: Supply Current vs. Frequency.



FIGURE 2-18: Supply Current vs. Frequency.

## **Typical Performance Curves (Continued)**

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  with 4.5V <=  $V_{DD}$  <= 18V.



**FIGURE 2-19:** Crossover Energy vs. Supply Voltage.

### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE (1)

| 8-Pin PDIP | 8-Pin<br>DFN | 16-Pin<br>SOIC<br>(Wide) | Symbol   | Description       |
|------------|--------------|--------------------------|----------|-------------------|
| 1          | 1            | 1                        | NC       | No connection     |
| 2          | 2            | 2                        | IN A     | Input A           |
| _          | _            | 3                        | NC       | No connection     |
| 3          | 3            | 4                        | GND      | Ground            |
| _          | _            | 5                        | GND      | Ground            |
| _          | _            | 6                        | NC       | No connection     |
| 4          | 4            | 7                        | IN B     | Input B           |
| _          | _            | 8                        | NC       | No connection     |
| _          | _            | 9                        | NC       | No connection     |
| 5          | 5            | 10                       | OUT B    | Output B          |
| _          | _            | 11                       | OUT B    | Output B          |
| 6          | 6            | 12                       | $V_{DD}$ | Supply input      |
| _          | _            | 13                       | $V_{DD}$ | Supply input      |
| 7          | 7            | 14                       | OUT A    | Output A          |
| _          | _            | 15                       | OUT A    | Output A          |
| 8          | 8            | 16                       | NC       | No connection     |
| _          | PAD          | _                        | NC       | Exposed Metal Pad |

Note 1: Duplicate pins must be connected for proper operation.

### 3.1 Inputs A and B

Inputs A and B are TTL/CMOS compatible inputs that control outputs A and B, respectively. These inputs have 300 mV of hysteresis between the high and low input levels, allowing them to be driven from slow rising and falling signals, and to provide noise immunity.

### 3.2 Outputs A and B

Outputs A and B are CMOS push-pull outputs that are capable of sourcing and sinking 3A peaks of current ( $V_{DD}$  = 18V). The low output impedance ensures the gate of the external MOSFET will stay in the intended state even during large transients. These outputs also have a reverse current latch-up rating of 1.5A.

### 3.3 Supply Input (V<sub>DD</sub>)

 $V_{DD}$  is the bias supply input for the MOSFET driver and has a voltage range of 4.5V to 18V. This input must be decoupled to ground with a local ceramic capacitor. This bypass capacitor provides a localized low-impedance path for the peak currents that are to be provided to the load.

### 3.4 Ground (GND)

Ground is the device return pin. The ground pin should have a low-impedance connection to the bias supply source return. High peak currents will flow out the ground pin when the capacitive load is being discharged.

## 3.5 Exposed Metal Pad

The exposed metal pad of the DFN package is not internally connected to any potential. Therefore, this pad can be connected to a ground plane or other copper plane on a printed circuit board to aid in heat removal from the package.

### 4.0 APPLICATIONS INFORMATION



FIGURE 4-1: Inverting Driver Switching Time.



**FIGURE 4-2:** Non-inverting Driver Switching Time.

#### 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information (Not to Scale)

8-Lead DFN (6x5)



Example:



8-Lead PDIP (300 mil)



Example:



8-Lead SOIC (150 mil)



Example:



16-Lead SOIC (300 mil)



Example:



Legend: XX...X Customer-specific information

> Υ Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code

(e3) Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (@3)

can be found on the outer packaging for this package.

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

# 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S] PUNCH SINGULATED

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          | MILLIMETERS |      |  |
|--------------------------|------------------|----------|-------------|------|--|
|                          | Dimension Limits | MIN      | NOM         | MAX  |  |
| Number of Pins           | N                |          | 8           |      |  |
| Pitch                    | е                |          | 1.27 BSC    |      |  |
| Overall Height           | А                | _        | 0.85        | 1.00 |  |
| Molded Package Thickness | A2               | _        | 0.65        | 0.80 |  |
| Standoff                 | A1               | 0.00     | 0.01        | 0.05 |  |
| Base Thickness           | A3               | 0.20 REF |             |      |  |
| Overall Length           | D                | 4.92 BSC |             |      |  |
| Molded Package Length    | D1               | 4.67 BSC |             |      |  |
| Exposed Pad Length       | D2               | 3.85     | 4.00        | 4.15 |  |
| Overall Width            | Е                | 5.99 BSC |             |      |  |
| Molded Package Width     | E1               |          | 5.74 BSC    |      |  |
| Exposed Pad Width        | E2               | 2.16     | 2.31        | 2.46 |  |
| Contact Width            | b                | 0.35     | 0.40        | 0.47 |  |
| Contact Length           | L                | 0.50     | 0.60        | 0.75 |  |
| Contact-to-Exposed Pad   | K                | 0.20     | _           | _    |  |
| Model Draft Angle Top    | ф                | -        | _           | 12°  |  |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package may have one or more exposed tie bars at ends.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-113B

## 8-Lead Plastic Dual In-Line (PA) - 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |      |          |      |
|----------------------------|----------|------|----------|------|
| Dimension                  | n Limits | MIN  | NOM      | MAX  |
| Number of Pins             | N        |      | 8        |      |
| Pitch                      | е        |      | .100 BSC |      |
| Top to Seating Plane       | Α        | _    | -        | .210 |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |
| Base to Seating Plane      | A1       | .015 | -        | _    |
| Shoulder to Shoulder Width | Е        | .290 | .310     | .325 |
| Molded Package Width       | E1       | .240 | .250     | .280 |
| Overall Length             | D        | .348 | .365     | .400 |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |
| Lead Thickness             | С        | .008 | .010     | .015 |
| Upper Lead Width           | b1       | .040 | .060     | .070 |
| Lower Lead Width           | b        | .014 | .018     | .022 |
| Overall Row Spacing §      | eB       | -    | _        | .430 |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-018B

## 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          |          | 3    |
|--------------------------|------------------|----------|----------|------|
|                          | Dimension Limits | MIN      | NOM      | MAX  |
| Number of Pins           | N                |          | 8        |      |
| Pitch                    | е                | 1.27 BSC |          |      |
| Overall Height           | А                | ı        | _        | 1.75 |
| Molded Package Thickness | A2               | 1.25     | _        | _    |
| Standoff §               | A1               | 0.10     | -        | 0.25 |
| Overall Width            | E                | 6.00 BSC |          |      |
| Molded Package Width     | E1               | 3.90 BSC |          |      |
| Overall Length           | D                | 4.90 BSC |          |      |
| Chamfer (optional)       | h                | 0.25     | _        | 0.50 |
| Foot Length              | L                | 0.40     | _        | 1.27 |
| Footprint                | L1               |          | 1.04 REF |      |
| Foot Angle               | ф                | 0°       | _        | 8°   |
| Lead Thickness           | С                | 0.17     | _        | 0.25 |
| Lead Width               | b                | 0.31     | _        | 0.51 |
| Mold Draft Angle Top     | α                | 5°       | _        | 15°  |
| Mold Draft Angle Bottom  | β                | 5°       | _        | 15°  |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-057B

## 16-Lead Plastic Small Outline (OE) – Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |           | MILLIMETERS | 3    |
|--------------------------|------------------|-----------|-------------|------|
|                          | Dimension Limits | MIN       | NOM         | MAX  |
| Number of Pins           | N                |           |             |      |
| Pitch                    | е                |           | 1.27 BSC    |      |
| Overall Height           | A                | -         | _           | 2.65 |
| Molded Package Thickness | A2               | 2.05      | _           | _    |
| Standoff §               | A1               | 0.10      | _           | 0.30 |
| Overall Width            | E                | 10.30 BSC |             |      |
| Molded Package Width     | E1               | 7.50 BSC  |             |      |
| Overall Length           | D                | 10.30 BSC |             |      |
| Chamfer (optional)       | h                | 0.25      | _           | 0.75 |
| Foot Length              | L                | 0.40      | _           | 1.27 |
| Footprint                | L1               |           | 1.40 REF    |      |
| Foot Angle               | ф                | 0°        | _           | 8°   |
| Lead Thickness           | С                | 0.20      | _           | 0.33 |
| Lead Width               | b                | 0.31      | _           | 0.51 |
| Mold Draft Angle Top     | α                | 5°        | _           | 15°  |
| Mold Draft Angle Bottom  | β                | 5°        | _           | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-102B

NOTES:

### APPENDIX A: REVISION HISTORY

## Revision B (April 2007)

- · Correct numerous errors throughout document.
- Page 3: Added Package Power Dissipation information about DC Characteristic Table.
- Page 3: Added Note 3 to DC Characteristic Table.
- Page 4: Changed Thermal Resistance for 8L-PDIP device from 125 to 84.6.
   Changed Thermal Resistance for 8L-SOIC from 155 to 163.
- Page 12: Updated Package Outline Drawing.
- Page 13: Updated Package Outline Drawing.
- Page 14: Updated Package Outline Drawing.
- Page 15: Added 16-Lead SOIC Package Outline Drawing
- Page 17: Updated Revision History.

## Revision A (June 2006)

· Original Release of this Document.

**NOTES:** 

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. X XX XXX                                                                                                                                                                     | Examples:                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Device Temperature Package Tape & Reel Range                                                                                                                                          | a) TC4423AVOA: 3A Dual Inverting  MOSFET Driver,  8LD SOIC package.                                |
| Device: TC4423A: 3A Dual MOSFET Driver, Inverting TC4424A: 3A Dual MOSFET Driver, Non-Inverting                                                                                       | b) TC4423AVPA: 3A Dual Inverting<br>MOSFET Driver,<br>8LD PDIP package.                            |
| TC4425A: 3A Dual MOSFET Driver, Complementary  Temperature Range: V = -40°C to +125°C                                                                                                 | c) TC4423AVMF: 3A Dual Inverting<br>MOSFET Driver,<br>8LD DFN package.                             |
| Package: * MF = Dual, Flat, No-Lead (6x5 mm Body), 8-lead MF713 = Dual, Flat, No-Lead (6x5 mm Body), 8-lead (Tape and Reel)                                                           | d) TC4423AVOE: 3A Dual Inverting MOSFET Driver, 16LD SOIC package.                                 |
| OA = Plastic SOIC (150 mil Body), 8-Lead OA713 = Plastic SOIC (150 mil Body), 8-Lead (Tape and Reel) OE = Plastic SOIC (Wide Body), 16-lead OE713 = Plastic SOIC (Wide Body), 16-lead | a) TC4424AVOA713: 3A Dual Non-Inverting,<br>MOSFET Driver,<br>8LD SOIC package,<br>Tape and Reel.  |
| (Tape and Reel)  PA = Plastic DIP, (300 mil body), 8-lead  * All package offerings are Pb Free (Lead Free)                                                                            | b) TC4424AVPA: 3A Dual Non-Inverting,<br>MOSFET Driver,<br>8LD PDIP package.                       |
|                                                                                                                                                                                       | a) TC4425AVOA: 3A Dual Complementary,<br>MOSFET Driver,<br>8LD SOIC package.                       |
|                                                                                                                                                                                       | b) TC4425AVPA: 3A Dual Complementary,<br>MOSFET Driver,<br>8LD PDIP package.                       |
|                                                                                                                                                                                       | c) TC4425AVOE713: 3A Dual Complementary,<br>MOSFET Driver,<br>16LD SOIC package,<br>Tape and Reel. |

NOTES:

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, PS logo, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

@ 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199
Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario, Canada

Tal. OOF

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Habour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Gumi

Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Penang Tel: 60-4-646-8870

Fax: 60-4-646-5086

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870

Fax: 65-6334-8850 **Taiwan - Hsin Chu** Tel: 886-3-572-9526

Fax: 886-3-572-6459

Taiwan - Kaohsiung Tel: 886-7-536-4818

Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610

Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4450-2828

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820