# QUAD, ±16.5kV ESD Protected, 3.0V to 5.5V, RS-485/RS-422 Receivers # ISL32173E, ISL32175E, ISL32177E, ISL32273E, ISL32275E, ISL32277E These Intersil devices are $\pm 16.5$ kV IEC61000-4-2 ESD protected, 3.0V to 5.5V powered, QUAD receivers for balanced communication using the RS-485 and RS-422 standards. Each receiver has low input currents ( $\pm 200\mu A$ ), so it presents a 1/4 unit load to the RS-485 bus, and allows up to 128 receivers on the bus. The <u>ISL32173E</u>, <u>ISL32175E</u>, <u>ISL32177E</u> are high data rate receivers that operate at data rates up to 80Mbps. Their 8ns maximum propagation delay skew (tolerance) guarantees excellent part-to-part matching. The <u>ISL32273E</u>, <u>ISL32275E</u>, <u>ISL32277E</u> are reduced supply current versions that operate at data rates up to 20Mbps. Receiver outputs are tri-statable, and incorporate a hot plug feature to keep them disabled during power up and down. Versions are available with a common $EN/\overline{EN}$ ('173 pinout), a two channel EN12/EN34 ('175 pinout), or a versatile individual channel enable (see Table 1). A 26% smaller footprint is available with the ISL32177E and ISL32277E QFN packages, and these two devices also feature a logic supply pin ( $V_L$ ). The $V_L$ supply sets the switching points of the enable inputs, and the receiver outputs' $V_{OH}$ , to levels compatible with a lower supply voltage in mixed voltage systems. Individual channel and group enable pins increase the ISL32177E and ISL32277E's flexibility. #### **Features** | • IEC61000 ESD protection (RS-485 Inputs) ±16.5kV | |-----------------------------------------------------------------------| | - Class 3 ESD on all other pins > 8kV HBM | | • Wide supply range | | • Wide common mode range7V to +12V | | • Low part-to-part propagation delay tolerance $\dots \pm 4$ ns (max) | - Specified for +125°C operation - · Fail-safe open Rx inputs - 1/4 Unit load allows 128 devices on the Bus - Available in industry standard pinouts ('173/'175) and a 4x4 QFN (ISL32X77E) with added features - Logic supply pin (VL) eases operation in mixed supply systems (ISL32X77E) - High data rates..... up to 80Mbps or 20Mbps - Low shutdown supply current...... 60μA - Tri-statable Rx outputs - 5V Tolerant logic inputs when V<sub>CC</sub> = 3.3V ### **Applications** - · Telecom equipment - Motor controllers/encoders - · Programmable logic controllers - · Industrial/process control networks FIGURE 1. ISL32177E PART-TO-PART PROP DELAY VARIABILITY FIGURE 2. ISL3217XE DATA RATE AND VL PERFORMANCE **TABLE 1. SUMMARY OF FEATURES** | PART NUMBER | FUNCTION | DATA<br>RATE<br>(Mbps) | HOT<br>PLUG? | V <sub>L</sub><br>SUPPLY<br>PIN? | Rx ENABLE<br>TYPE | MAX. TOTAL<br>SUPPLY<br>CURRENT (mA) | LOW POWER SHUTDOWN? | PIN<br>COUNT | |-------------------------------------------------|----------|------------------------|--------------|----------------------------------|------------------------------|--------------------------------------|---------------------|--------------| | ISL32173E | 4 Rx | 80 | YES | NO | EN, EN | 15 | YES | 16 | | ISL32175E<br>(No longer available or supported) | 4 Rx | 80 | YES | NO | EN12, EN34 | 15 | YES | 16 | | ISL32177E | 4 Rx | 80 | YES | YES | INDIVIDUAL AND GROUP ENABLES | 15 | YES | 24 | | ISL32273E | 4 Rx | 20 | YES | NO | EN, EN | 5.5 | YES | 16 | | ISL32275E | 4 Rx | 20 | YES | NO | EN12, EN34 | 5.5 | YES | 16 | | ISL32277E | 4 Rx | 20 | YES | YES | INDIVIDUAL AND GROUP ENABLES | 5.5 | YES | 24 | ### **Pin Configurations** ISL32173E, ISL32273E (16 LD N-SOIC, 16 LD TSSOP) TOP VIEW ISL32175E, ISL32275E (16 LD N-SOIC, 16 LD TSSOP) TOP VIEW ISL32177E, ISL32277E (24 LD QFN) TOP VIEW ### **Pin Descriptions** | ISL32173E,<br>ISL32273E<br>PIN NUMBER | ISL32175E,<br>ISL32275E<br>PIN NUMBER | ISL32177E,<br>ISL32277E<br>PIN NUMBER | PIN NAME | FUNCTION | |---------------------------------------|---------------------------------------|---------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4, 12 | - | 4, 15 | EN, EN | Group driver output enables, that are internally pulled high to $V_{CC}$ . All receiver outputs are enabled by driving EN high OR $\overline{EN}$ low, and the outputs are all high impedance when EN is low AND $\overline{EN}$ is high (i.e., if using only the active high EN, connect $\overline{EN}$ to $V_{CC}$ or $V_L$ through a $1k\Omega$ resistor; if using only the active low $\overline{EN}$ , connect EN directly to GND). If the group enable function is not required, connect EN to $V_{CC}$ (or $V_L$ ) through a $1k\Omega$ or greater resistor, or connect $\overline{EN}$ directly to GND. (ISL32X73E and ISL32X77E only) | | - | 4, 12 | - | EN12, EN34 | Paired driver output enables, that are internally pulled high to $V_{CC}.$ Driving EN12 (EN34) high enables the channel 1 and 2 (3 and 4) RO outputs. Driving EN12 (EN34) low disables the channel 1 and 2 (3 and 4) outputs. If the enable function isn't required, connect EN12 and EN34 to $V_{CC}$ (or $V_L$ ) through a 1k $\Omega$ or greater resistor. (ISL32X75E only). | | - | - | 2, 3,<br>16, 17 | EN1, EN2,<br>EN3, EN4 | Individual receiver output enables that are internally pulled high to $V_{CC}.$ Forcing ENX high (along with EN high OR $\overline{EN}$ low) enables the channel X output (ROX). Driving ENX low disables the channel X output, regardless of the states of EN and $\overline{EN}.$ If the individual channel enable function isn't required, connect ENX to $V_{CC}$ (or $V_L)$ through a $1k\Omega$ or greater resistor. (ISL32X77E only) | | - | - | 9 | SHDNEN | Low power SHDN mode enable that is internally pulled high to $V_{CC}$ . A high level allows the ISL32X77E to enter a low power mode when all channels are disabled. A low level prevents the device from entering the low power mode. (ISL32X77E only) | | 3, 5,<br>11, 13 | 3, 5,<br>11, 13 | 1, 6,<br>13, 18 | R01, R02,<br>R03, R04 | Channel X receiver output: If A - B $\geq$ 200mV, RO is high; If A - B $\leq$ -200mV, RO is low. RO = High if A and B are unconnected (floating). | | 8 | 8 | 10, PAD | GND | Ground connection. This is also the potential of the QFN thermal pad. | | 2, 6,<br>10, 14 | 2, 6,<br>10, 14 | 24, 7,<br>12, 19 | A1, A2,<br>A3, A4 | ±16.5kV IEC61000-4-2 ESD protected RS-485/422 level, channel X noninverting receiver input. | | 1, 7,<br>9, 15 | 1, 7,<br>9, 15 | 23, 8,<br>11, 20 | B1, B2,<br>B3, B4 | $\pm 16.5 \text{kV}$ IEC61000-4-2 ESD protected RS-485/422 level, channel X inverting receiver input. | | 16 | 16 | 22 | v <sub>cc</sub> | System power supply input (3.0V to 5.5V). On devices with a $\rm V_L$ pin powered from a separate supply, power up $\rm V_{CC}$ first. | | - | - | 21 | VL | Logic power supply input (1.4V to $V_{CC}$ ) that powers all the TTL/CMOS inputs and outputs (logic pins). $V_L$ sets the $V_{IH}$ and $V_{IL}$ levels of the enable and SHDNEN pins, and sets the $V_{OH}$ level of the RO pins. Connect the $V_L$ pin to the lower voltage power supply of a logic device (e.g., UART or $\mu$ controller) interfacing with the ISL32X77E logic pins. If $V_L$ and $V_{CC}$ are different supplies, power up this supply after $V_{CC}$ , and keep $V_L \leq V_{CC}$ . To minimize input current and SHDN supply current, logic pins that are strapped high externally (preferably through a 1k $\Omega$ resistor) should connect to $V_{CC}$ , but they may also connect to $V_L$ . (ISL32X77E only) | | - | - | 5, 14 | NC | No Connection | Submit Document Feedback 3 intersil FN7529.2 July 27, 2015 ### **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | |-------------------------------------------------|-----------------|---------------------|-----------------------------|----------------| | ISL32173EIBZ | ISL32173 EIBZ | -40 to +85 | 16 Ld SOIC | M16.15 | | ISL32173EFBZ | ISL32173 EFBZ | -40 to +125 | 16 Ld SOIC | M16.15 | | ISL32173EIVZ | 32173 EIVZ | -40 to +85 | 16 Ld TSSOP | MDP0044 | | ISL32173EFVZ | 32173 EFVZ | -40 to +125 | 16 Ld TSSOP | MDP0044 | | ISL32175EIBZ (No longer available or supported) | ISL32175 EIBZ | -40 to +85 | 16 Ld SOIC | M16.15 | | ISL32175EFBZ (No longer available or supported) | ISL32175 EFBZ | -40 to +125 | 16 Ld SOIC | M16.15 | | ISL32175EIVZ (No longer available or supported) | 32175 EIVZ | -40 to +85 | 16 Ld TSSOP | MDP0044 | | ISL32175EFVZ (No longer available or supported) | 32175 EFVZ | -40 to +125 | 16 Ld TSSOP | MDP0044 | | ISL32177EIRZ | 321 77EIRZ | -40 to +85 | 24 Ld QFN | L24.4x4C | | SL32177EFRZ | 321 77EFRZ | -40 to +125 | 24 Ld QFN | L24.4x4C | | SL32273EIBZ | ISL32273 EIBZ | -40 to +85 | 16 Ld SOIC | M16.15 | | SL32273EFBZ | ISL32273 EFBZ | -40 to +125 | 16 Ld SOIC | M16.15 | | SL32273EIVZ | 32273 EIVZ | -40 to +85 | 16 Ld TSSOP | MDP0044 | | SL32273EFVZ | 32273 EFVZ | -40 to +125 | 16 Ld TSSOP | MDP0044 | | SL32275EIBZ | ISL32275 EIBZ | -40 to +85 | 16 Ld SOIC | M16.15 | | SL32275EFVZ | 32275 EFVZ | -40 to +125 | 16 Ld TSSOP | MDP0044 | | SL32277EIRZ | 322 77EIRZ | -40 to +85 | 24 Ld QFN | L24.4x4C | | SL32277EFRZ | 322 77EFRZ | -40 to +125 | 24 Ld QFN | L24.4x4C | #### NOTES: - 1. Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL32173E</u>, <u>ISL32175E</u>, <u>ISL32177E</u>, <u>ISL32273E</u>, <u>ISL32275E</u>, <u>ISL32275E</u>, <u>ISL32277E</u>. For more information on MSL please see tech brief <u>TB363</u>. ### **Truth Tables** | RECEIVER OUTPUT (ROX ENABLED, ALL VERSIONS) | | | | | | | | |---------------------------------------------|---|--|--|--|--|--|--| | INPUTS (A-B) OUTPUT (RO) | | | | | | | | | ≥0.2V | 1 | | | | | | | | ≤-0.2V | 0 | | | | | | | | Inputs Open (Floating) | 1 | | | | | | | | RECEIVER ENABLE (ISL32173E, ISL32273E) | | | | | | | | |----------------------------------------|----|-----------|--|--|--|--|--| | INPUTS OUTPUTS | | | | | | | | | EN | EN | ROX | | | | | | | х | 0 | ENABLED | | | | | | | 1 | Х | ENABLED | | | | | | | 0 | 1 | DISABLED* | | | | | | NOTE: \*Low Power SHDN Mode When Disabled Submit Document Feedback 4 intersil FN7529.2 July 27, 2015 ### **Truth Tables** (Continued) | RECEIVER ENABLE (ISL32175E, ISL32275E) | | | | | | | | | |----------------------------------------|----------------|-----|-----------------|----|----|--|--|--| | INP | INPUTS OUTPUTS | | | | | | | | | EN12 | EN34 | R01 | R01 R02 R03 R04 | | | | | | | 0 | 0 | Z* | Z* | Z* | Z* | | | | | 0 | 1 | Z | Z | EN | EN | | | | | 1 | 0 | EN | EN | Z | Z | | | | | 1 | 1 | EN | EN | EN | EN | | | | NOTE: \*Low Power SHDN Mode When All Outputs Disabled; Z = Tri-state | RECEIVER ENABLE (ISL32177E, ISL32277E) | | | | | | | | | |----------------------------------------|------|-----|--------|-----|------------------------------|--|--|--| | | INPU | ITS | | | OUTPUTS | | | | | ENX | EN | EN | SHDNEN | ROX | COMMENTS | | | | | 0 | х | Х | 0 | Z | Chan X output disabled | | | | | EN1-4 = 0 | х | х | 1 | Z* | All outputs disabled | | | | | Х | 0 | 1 | 0 | z | All outputs disabled | | | | | Х | 0 | 1 | 1 | Z* | All outputs disabled | | | | | 1 | х | 0 | х | EN | Individual ENX controls chan | | | | | 1 | 1 | Х | х | EN | | | | | NOTE: \* Low Power SHDN Mode; Z = Tri-state ### **Typical Operating Circuits (1 of 4 Channels Shown)** FIGURE 3. NETWORK USING GROUP ENABLES FIGURE 4. NETWORK USING PAIRED ENABLES Submit Document Feedback 5 Intersil 5 Intersil 5 July 27, 2015 ### Typical Operating Circuits (1 of 4 Channels Shown) (Continued) FIGURE 5. NETWORK WITH $V_{L}$ PIN FOR INTERFACING TO LOWER VOLTAGE LOGIC DEVICES Submit Document Feedback 6 Intersil FN7529.2 July 27, 2015 #### **Absolute Maximum Ratings** | V <sub>CC</sub> to GND | |------------------------------------------------------------------------| | V <sub>L</sub> to GND ( <u>Note 4</u> )0.3V to (V <sub>CC</sub> +0.3V) | | Input Voltages | | EN (All varieties)0.3V to 7V | | A, B9V to +13V | | Output Voltages | | RO ( <u>Note 5</u> ) | | RO ( <u>Note 4</u> ) | | Short-circuit Duration | | RO (One output at a time) Indefinite | | ESD Rating See "Electrical Specifications" Table | #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W | ) θ <sub>JC</sub> (°C/W) | |--------------------------------------------|---------------------|--------------------------| | 16 Ld SOIC Package (Notes 6, 9) | 78 | 30 | | 16 Ld TSSOP Package (Notes 6, 9) | 104 | 25 | | 24 Ld QFN Package (Notes 7, 8) | 42 | 5 | | Maximum Junction Temperature (Plastic Pack | каge) | +150°C | | Maximum Storage Temperature Range | | 65°C to +150°C | | Pb-free Reflow Profile | | <u>TB493</u> | #### **Recommended Operating Conditions** | Supply Voltages | | |-----------------------------------|-------------------------| | V <sub>CC</sub> | 3V to 5.5V | | V <sub>L</sub> ( <u>Note 4</u> ) | 1.6V to V <sub>CC</sub> | | Temperature Range | | | ISL32X7XEI4 | 0°C to +85°C | | ISL32X7XEF | °C to +125°C | | Bus Pin Common Mode Voltage Range | 7V to +12V | | RO Output Current | 9mA to +9mA | | RO Load Capacitance | ≤6pF | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 4. ISL32177E and ISL32277E only. - 5. Excluding the ISL32177E and ISL32277E. - 6. θ<sub>IA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief <u>TB379</u> for details. - 8. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 9. For $\theta_{\mbox{\scriptsize JC}}\!,$ the "case temp" location is taken at the package top center. **Electrical Specifications** Test Conditions: $V_{CC} = 3.0V$ to 5.5V; $V_L = V_{CC}$ (ISL32177E and ISL32277E only); Typicals are at the worst case of $V_{CC} = 3.3V$ or $V_{CC} = 5V$ , $T_A = +25^{\circ}C$ ; unless otherwise specified. Boldface limits apply across the operating temperature range. (Notes 10, 14) | PARAMETER | SYMBOL | TEST CONDITI | TEMP<br>(°C) | MIN<br>( <u>Note <b>13</b></u> ) | TYP | MAX<br>( <u>Note 13</u> ) | UNIT | | |--------------------------------------------|------------------|--------------------------------------------------------|-------------------------------------------------------------|----------------------------------|---------------------|---------------------------|------|----| | DC CHARACTERISTICS | | | | | | | | | | Input High Voltage | V <sub>IH1</sub> | V <sub>L</sub> = V <sub>CC</sub> if ISL32177E or | V <sub>CC</sub> ≤3.6V | Full | 2 | - | - | V | | (Logic Pins, <u>Note 17</u> ) | V <sub>IH2</sub> | ISL32277E | V <sub>CC</sub> ≤ 5.5V | Full | 2.2 | - | - | ٧ | | | V <sub>IH3</sub> | 2.7V ≤ V <sub>L</sub> < 3.0V (ISL32177E ar | nd ISL32277E Only) | Full | 2 | - | - | V | | | V <sub>IH4</sub> | 2.3V ≤ V <sub>L</sub> < 2.7V (ISL32177E ar | nd ISL32277E Only) | Full | 1.6 | - | - | ٧ | | | V <sub>IH5</sub> | 1.6V ≤ V <sub>L</sub> < 2.3V (ISL32177E ar | Full | 0.72*V <sub>L</sub> | - | - | ٧ | | | | V <sub>IH6</sub> | 1.4V ≤ V <sub>L</sub> < 1.6V (ISL32177E ar | 1.4V ≤ V <sub>L</sub> < 1.6V (ISL32177E and ISL32277E Only) | | | 0.4*V <sub>L</sub> | - | ٧ | | Input Low Voltage | V <sub>IL1</sub> | V <sub>L</sub> = V <sub>CC</sub> if ISL32177E and ISL3 | Full | - | - | 0.8 | ٧ | | | (Logic Pins, Note 17) | V <sub>IL2</sub> | V <sub>L</sub> ≥ 2.7V (ISL32177E and ISL3 | Full | - | - | 0.6 | ٧ | | | | V <sub>IL3</sub> | 2.3V ≤ V <sub>L</sub> < 2.7V (ISL32177E ar | $2.3V \le V_L < 2.7V$ (ISL32177E and ISL32277E Only) | | | - | 0.6 | ٧ | | | V <sub>IL4</sub> | 1.6V ≤ V <sub>L</sub> < 2.3V (ISL32177E ar | Full | - | - | 0.22*V <sub>L</sub> | ٧ | | | V <sub>IL5</sub> | | 1.4V ≤ V <sub>L</sub> < 1.6V (ISL32177E ar | 25 | | 0.35*V <sub>L</sub> | - | ٧ | | | Logic Input Current | I <sub>IN1</sub> | EN, ENX, SHDNEN = OV or V | cc c | Full | -15 | - | 15 | μΑ | | | I <sub>IN2</sub> | EN12, EN34 = 0V or V <sub>CC</sub> (ISL32 | X75E Only) | Full | -30 | - | 30 | μΑ | | Receiver Differential<br>Threshold Voltage | V <sub>TH</sub> | -7V ≤ V <sub>CM</sub> ≤ 12V | Full | -200 | - | 200 | mV | | | Receiver Input<br>Hysteresis | $\Delta V_{TH}$ | V <sub>CM</sub> = OV | | 25 | - | 30 | - | mV | Submit Document Feedback 7 intersil FN7529.2 July 27, 2015 **Electrical Specifications** Test Conditions: $V_{CC} = 3.0V$ to 5.5V; $V_L = V_{CC}$ (ISL32177E and ISL32277E only); Typicals are at the worst case of $V_{CC} = 3.3V$ or $V_{CC} = 5V$ , $T_A = +25^{\circ}$ C; unless otherwise specified. Boldface limits apply across the operating temperature range. (Notes 10, 14) (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | | | MIN<br>( <u>Note 13</u> ) | TYP | MAX<br>(Note 13) | UNIT | |-----------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|-------|------------------|----------| | Input Current | I <sub>IN3</sub> | V <sub>CC</sub> = 0V or 5.5V | V <sub>IN</sub> = 12V | Full | - | - | 0.2 | mA | | (A, B) | | | V <sub>IN</sub> = -7V | Full | -0.2 | - | - | mA | | Receiver Input<br>Resistance | R <sub>IN</sub> | -7V ≤ V <sub>CM</sub> ≤ 12V | | Full | 48 | - | - | kΩ | | Receiver Output<br>Leakage Current | I <sub>OZ</sub> | EN = 0V, $0 \le V_0 \le V_{CC}$ (0 to $V_L$ if ISL32177E or ISL32277E) | | Full | -10 | - | 10 | μΑ | | Receiver Short-circuit | Ios | , 0 00 t | 20Mbps Versions | Full | - | - | ±100 | mA | | Current, V <sub>O</sub> = High or<br>Low | | ISL32177E or ISL32277E) | 80Mbps Versions | Full | - | - | ±155 | mA | | Receiver Output High<br>Voltage | V <sub>OH1</sub> | I <sub>O</sub> = -8mA, V <sub>ID</sub> = 200mV<br>(V <sub>L</sub> = V <sub>CC</sub> if ISL32177E or<br>ISL32277E) | V <sub>CC</sub> ≥ 4.5V | Full | V <sub>CC</sub> - 1 | - | - | V | | | | I <sub>O</sub> = -6mA, V <sub>ID</sub> = 200mV<br>(V <sub>L</sub> = V <sub>CC</sub> if ISL32177E or<br>ISL32277E) | $V_{CC} \ge 3.0V$ | Full | 2.4 | - | - | V | | | V <sub>OH2</sub> | $I_0 = -2mA, V_L \ge 2.3V$ | ISL32177E and | Full | V <sub>L</sub> - 0.3 | - | - | ٧ | | | V <sub>OH3</sub> | $I_0 = -1.5$ mA, $V_L = 1.8$ V | ISL32277E Only | Full | V <sub>L</sub> - 0.3 | - | - | <b>v</b> | | | V <sub>OH4</sub> | $I_0 = \text{-}200 \mu\text{A}, V_L \geq \text{1.4V}$ | | Full | V <sub>L</sub> - 0.2 | - | - | V | | Receiver Output Low<br>Voltage | V <sub>OL1</sub> | $I_0 = 8mA$ , $V_{ID} = -200mV$ , $V_L = V_{ISL32277E}$ | Full | - | - | 0.4 | V | | | | V <sub>OL2</sub> | I <sub>O</sub> = 5mA, V <sub>L</sub> ≥ 1.8V | ISL32177E and ISL32277E Only | Full | - | - | 0.4 | V | | | V <sub>OL3</sub> | I <sub>0</sub> = 2mA, V <sub>L</sub> ≥ 1.4V | ISL32177E and ISL32277E Only | Full | - | - | 0.4 | V | | SUPPLY CURRENT | | | | | | 1 | -1 | | | No-load Supply<br>Current,<br>80Mbps Versions | 80I <sub>CC</sub> | EN = 1, or $\overline{\text{EN}}$ = 0 (ISL32173E a<br>EN12 = EN34 = 1 (ISL32175E),<br>or EN1 = EN2 = EN3 = EN4 = 1 | Full | - | - | 15 | mA | | | | 80I <sub>CC1/2</sub> | EN12 = 1 and EN34 = 0, or vice<br>only), or if only two channels ar<br>ISL32177E | Full | - | - | 8.5 | mA | | | | 80I <sub>CCD</sub> | SHDNEN = 0, EN1 = EN2 = EN3<br>and $\overline{\text{EN}}$ = 1 (ISL32177E only) | Full | - | - | 2.5 | mA | | | No-load Supply<br>Current,<br>20Mbps Versions | 20I <sub>CC</sub> | EN = 1, or $\overline{\text{EN}}$ = 0 (ISL32273E a<br>EN12 = EN34 = 1 (ISL32275E),<br>= EN4 = 1 (ISL32277E) | Full | - | - | 5.5 | mA | | | | 20I <sub>CC1/2</sub> | EN12 = 1 and EN34 = 0, or vice<br>only), or if only two channels are<br>ISL32277E | • | Full | - | - | 3.5 | mA | | | 20I <sub>CCD</sub> | SHDNEN = 0, EN1 = EN2 = EN3<br>and $\overline{\text{EN}}$ = 1 (ISL32277E only) | Full | - | - | 1.2 | mA | | | Shutdown Supply | I <sub>SHDN</sub> | All outputs disabled (Note 18) (all except ISL32X75E) | | Full | - | - | 15 | μΑ | | Current | | All outputs disabled (Note 19) (a | all except ISL32X73E) | Full | - | - | 60 | μΑ | | ESD PERFORMANCE | * | · | | | | • | • | | | RS-485 Pins (A, B) | | IEC61000-4-2, From Bus Pins | Air Gap | 25 | - | ±16.5 | - | kV | | | | to GND | Contact | 25 | - | ±8 | - | kV | | | | Human Body Model, From Bus | Pins to GND | 25 | - | ±15 | - | kV | Submit Document Feedback 8 intersil FN7529.2 July 27, 2015 **Electrical Specifications** Test Conditions: $V_{CC} = 3.0V$ to 5.5V; $V_L = V_{CC}$ (ISL32177E and ISL32277E only); Typicals are at the worst case of $V_{CC} = 3.3V$ or $V_{CC} = 5V$ , $T_A = +25^{\circ}C$ ; unless otherwise specified. Boldface limits apply across the operating temperature range. (Notes 10, 14) (Continued) | PARAMETER | SYMBOL | TEST CONE | TEST CONDITIONS | | MIN<br>( <u>Note 13</u> ) | TYP | MAX<br>( <u>Note 13</u> ) | UNIT | |--------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|------|---------------------------|-----|---------------------------|------| | All Pins | | нвм | | 25 | - | ±8 | - | kV | | | | Machine Model | 25 | - | 500 | - | ٧ | | | RECEIVER SWITCHING | CHARACTERIS | STICS (ISL32273E, ISL32275E | , ISL32277E, 20Mbps) | | | 1 | | | | Maximum Data Rate | f <sub>MAX</sub> | V <sub>ID</sub> = ±1.5V, C <sub>L</sub> =15pF | | Full | 20 | - | - | Mbps | | Receiver Input to<br>Output Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 6) | | Full | - | 37 | 55 | ns | | Receiver Skew<br> t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub> | (Figure 6) | | Full | - | 2.7 | 6 | ns | | Prop Delay Skew<br>Channel-to-channel | t <sub>SKC-C</sub> | ( <u>Figure 6</u> ), ( <u>Note 11</u> ) | | Full | - | 3 | 8 | ns | | Prop Delay Skew<br>Part-to-part | t <sub>SKP-P</sub> | ( <u>Figure 6</u> ), ( <u>Note 12</u> ) | | Full | - | 4 | 20 | ns | | Receiver Enable to<br>Output High | t <sub>ZH</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = G$<br>21) | ND ( <u>Figure 7</u> ), ( <u>Notes 15</u> , | Full | - | 150 | 190 | ns | | Receiver Enable to<br>Output Low | t <sub>ZL</sub> | $R_L = 1k\Omega, C_L = 15pF, SW = V$<br>(Notes 15, 21) | CC (Figure 7), | Full | - | 155 | 190 | ns | | Receiver Disable from<br>Output High | t <sub>HZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = 0$ | Full | - | 19 | 30 | ns | | | Receiver Disable from<br>Output Low | t <sub>LZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V$ | Full | - | 19 | 30 | ns | | | Receiver Enable from<br>Shutdown to Output<br>High | t <sub>ZH(SHDN)</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = G$<br>$\frac{20}{20}$ | Full | - | - | 850 | ns | | | Receiver Enable from<br>Shutdown to Output<br>Low | t <sub>ZL(SHDN)</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V$<br>(Notes 16, 20) | Full | - | - | 850 | ns | | | RECEIVER SWITCHING | CHARACTERIS | <br>STICS (ISL32173E, ISL32175E, | , ISL32177E, 80Mbps) | | | | | | | Maximum Data Rate | f <sub>MAX</sub> | V <sub>ID</sub> = ±1.5V, C <sub>L</sub> ≤ 15pF | V <sub>CC</sub> ≤ 3.6V | Full | 80 | - | - | Mbps | | | | | V <sub>CC</sub> > 3.6V | Full | 20 | - | - | Mbps | | | | $V_{ID} = \pm 1.5 \text{V}, C_{L} \le 6 \text{pF}, 3.6 \text{V} \le V_{CC} \le 5.5 \text{V}$ | | Full | 80 | - | - | Mbps | | Receiver Input to<br>Output Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 6) | | Full | 7 | 11 | 16 | ns | | Receiver Skew | t <sub>SKD</sub> | (Figure 6) | | Full | - | 0.4 | 2 | ns | | Prop Delay Skew<br>Channel-to-channel | t <sub>SKC-C</sub> | ( <u>Figure 6</u> ), ( <u>Note 11</u> ) | | Full | - | 0.7 | 4 | ns | | Prop Delay Skew<br>Part-to-part | t <sub>SKP-P</sub> | ( <u>Figure 6</u> ), ( <u>Note 12</u> ) | Full | - | 1.2 | 8 | ns | | | Receiver Enable to<br>Output High | t <sub>ZH</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = G$<br>21) | Full | - | 57 | 75 | ns | | | Receiver Enable to<br>Output Low | t <sub>ZL</sub> | $R_L = 1k\Omega, C_L = 15pF, SW = V$<br>(Notes 15, 21) | CC ( <u>Figure 7</u> ), | Full | - | 59 | 75 | ns | | Receiver Disable from<br>Output High | t <sub>HZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = 0$ | GND ( <u>Figure 7</u> ) | Full | - | 18 | 30 | ns | | Receiver Disable from<br>Output Low | t <sub>LZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V$ | CC (Figure 7) | Full | - | 19 | 30 | ns | Submit Document Feedback 9 intersil FN7529.2 July 27, 2015 **Electrical Specifications** Test Conditions: $V_{CC} = 3.0V$ to 5.5V; $V_L = V_{CC}$ (ISL32177E and ISL32277E only); Typicals are at the worst case of $V_{CC} = 3.3V$ or $V_{CC} = 5V$ , $T_A = +25$ °C; unless otherwise specified. Boldface limits apply across the operating temperature range. (Notes 10, 14) (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>( <u>Note 13</u> ) | TYP | MAX<br>( <u>Note 13</u> ) | UNIT | |----------------------------------------------------|-----------------------|----------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------| | Receiver Enable from<br>Shutdown to Output<br>High | t <sub>ZH(SHDN)</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 7), (Notes 16, 20) | Full | - | - | 850 | ns | | Receiver Enable from<br>Shutdown to Output<br>Low | t <sub>ZL(SHDN)</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 7), (Notes 16, 20) | Full | - | - | 850 | ns | #### NOTES: - 10. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. - 11. Channel-to-channel skew is the magnitude of the worst case delta between any two propagation delays of any two outputs on the same IC, at the same test conditions. - 12. t<sub>SKP-P</sub> is the magnitude of the difference in propagation delays of the specified terminals of two units tested with identical test conditions (V<sub>CC</sub>, temperature, etc.). - 13. Parameters with MIN and/or MAX limits are 100% tested at +25 °C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 14. EN = 0 indicates that the output(s) under test are disabled via the appropriate logic pin settings. EN = 1 indicates that the logic pins are set to enable the output(s) under test. - 15. For ISL32177E and ISL32277E, keep SHDNEN low to avoid entering SHDN. For ISL32175E and ISL32275E ensure that at least one channel remains enabled to prevent SHDN. - 16. For ISL32177E and ISL32277E, keep SHDNEN high to enter SHDN when all drivers are disabled. - 17. Logic Pins are the enable variants and SHDNEN. - 18. EN low and EN high on the ISL32X73E. SHDNEN, EN. EN1-EN4 all high and EN low on the ISL32X77E. - 19. EN12 and EN34 low on ISL32X75E. SHDNEN high, with EN1-EN4 low plus EN and EN high on the ISL32X77E. - 20. Shutdown is entered by simultaneously disabling all four outputs for at least 600ns. - 21. Does not apply to the ISL32173E nor the ISL32273E; only the EN from SHDN parameters apply to these two parts. ### **Test Circuits and Waveforms** FIGURE 6. RECEIVER PROPAGATION DELAY Submit Document Feedback 10 intersil FN7529.2 July 27, 2015 ### Test Circuits and Waveforms (Continued) | PARAMETER | Α | sw | |-------------------------------------------------------|-------|-----------------| | t <sub>HZ</sub> | +1.5V | GND | | t <sub>LZ</sub> | -1.5V | v <sub>cc</sub> | | t <sub>ZH</sub> ( <u>Notes 15</u> , <u>21</u> ) | +1.5V | GND | | t <sub>ZL</sub> ( <u>Notes 15, 21</u> ) | -1.5V | v <sub>cc</sub> | | t <sub>ZH(SHDN)</sub> ( <u>Notes 16</u> , <u>20</u> ) | +1.5V | GND | | t <sub>ZL(SHDN)</sub> (Notes 16, 20) | -1.5V | V <sub>CC</sub> | 3V OR VL EN 1 5V nν tzH, tzH(SHDN) t<sub>HZ</sub> **OUTPUT HIGH** VOH OH - 0.5V RO LOWER OF .5V OR V<sub>L</sub>/2 tzL, tzL(SHDN) V<sub>CC</sub> OR V<sub>L</sub> LOWER OF RO 1.5V OR V<sub>L</sub>/2 OUTPUT LOW FIGURE 7B. MEASUREMENT POINTS FIGURE 7A. TEST CIRCUIT FIGURE 7. RECEIVER ENABLE AND DISABLE TIMES ### **Application Information** RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any combination of drivers and receivers) on each bus. Another important advantage of RS-485 is the extended Common Mode Range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000', so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields. #### **Receiver Features** These devices utilize differential receivers for maximum noise immunity and common mode rejection. Input sensitivity is better than ±200mV, as required by the RS-422 and RS-485 specifications. Receiver input resistance of 48kΩ surpasses the RS-422 specification of $4k\Omega$ and is four times the RS-485 "Unit Load (UL)" requirement of $12k\Omega$ minimum. Thus, these products are known as "one-quarter UL" receivers and there can be up to 128 of these devices on a network while still complying with the RS-485 loading specification. Receiver inputs function with common mode voltages as great as +9V/-7V outside the power supplies (i.e., +12V and -7V with V<sub>CC</sub> = 3.0V), making them ideal for long networks where induced voltages, and ground potential differences are realistic concerns. All the receivers include a "fail-safe open" function that guarantees a high level receiver output if the receiver inputs are unconnected (floating). All receivers easily support a 20Mbps data rate, and the ISL32173E, ISL32175E and ISL32177E support data rates up to 80Mbps. All receiver outputs are tri-statable, with the enable scheme varying by part type (see next section). #### **Receiver Enable Functions** All product types include functionality to allow disabling of the Rx outputs. The ISL32X73E types feature group (all four Rx) enable functions that are active high (EN) or active low (EN). Receivers enable when EN = 1, or when $\overline{EN}$ = 0, and they disable only when EN = 0 and $\overline{EN} = 1$ . ISL32X75E versions use active high paired enable functions (EN12 and EN34) that enable (when high) or disable (when low) the corresponding pairs of Rx. All four of these enable pins have internal pull-up resistors to V<sub>CC</sub>, but unused enable pins that need to be high (e.g., EN when using the EN input for enable control, or EN12 and EN34 when using always enabled receivers) should always be connected externally to V<sub>CC</sub>. If V<sub>CC</sub> transients might exceed 7V, then inserting a series resistor between the input(s) and V<sub>CC</sub> limits the current that flows if the input's ESD protection starts conducting. FIGURE 8. ISL32X77E ENABLE LOGIC The ISL32177E and ISL32277E have the most flexible enable scheme. Their six enable pins allow for group, paired, or individual channel enable control. Figure 8 details the Submit Document Feedback FN7529 2 11 intersil ISL32X77E's internal enable logic. To utilize a group enable function, connect all the ENX pins high, and handle the EN and EN pins as described in the previous paragraph. For paired enables, connect EN and EN high (for the lowest current in SHDN mode, if SHDN is used) and tie EN1 and EN2 together, and EN3 and EN4 together. For individual channel enables, again connect EN and EN high, and drive the appropriate ENX (active high) for the particular channel. All six enable pins incorporate pull-up resistors to V<sub>CC</sub>, but unused enable pins of any type should be externally connected high, rather than being left floating. Connecting to V<sub>CC</sub> is the best choice, but V<sub>L</sub> may be utilized as long as SHDN power isn't a primary concern (for each V<sub>I</sub> connected input, I<sub>CC</sub> increases by $(V_{CC} - V_L)/600 k\Omega$ ). If $V_{CC}$ or $V_L$ transients might exceed 7V, then inserting a series resistor between the input(s) and the supply limits the current that will flow if the input's ESD protection starts conducting. #### **Wide Supply Range** The ISL32X7XE design operates with a wide range of supply voltages from 3.0V to 5.5V, and the receivers meet the RS-485 specs for that full supply voltage range. #### **5.5V TOLERANT LOGIC PINS** Logic input pins (enables, SHDNEN) contain no ESD nor parasitic diodes to $V_{CC}$ (nor to $V_L$ ), so they withstand input voltages exceeding 5.5V regardless of the $V_{CC}$ and $V_L$ voltages (see Figure 11 on page 14). ## Logic Supply ( $V_L$ Pin, ISL32177E and ISL32277E) Note: If powered from separate supplies, power up $V_{CC}$ before powering up the $V_1$ supply. The ISL32177E and ISL32277E include a $V_L$ pin that powers the logic inputs (enables, SHDNEN) and the RO outputs. These pins interface with "logic" devices such as UARTs, ASICs and µcontrollers, and today most of these devices use power supplies significantly lower than 3.3V. Thus, a 5V or 3.3V RO output level from an ISL32X77E IC might seriously overdrive and damage the logic device input (Figure 9). Similarly, the logic device's low $V_{OH}$ might not exceed the $V_{IH}$ of the ISL32X77E's 3.3V or 5V powered enable input. Connecting the ISL32X77E's $V_L$ pin to the power supply of the logic device (as shown in Figure 9) limits the ISL32X77E's $V_{OH}$ to $V_L$ , and reduces its logic input switching points to values compatible with the logic device's output levels. Tailoring the logic pin input switching points and RO output levels to the supply voltage of the UART, ASIC, or µcontroller eliminates the need for a level shifter/translator between the two ICs. V<sub>L</sub> can be anywhere from V<sub>CC</sub> down to 1.4V, but the data rate drops off dramatically below V<sub>L</sub> = 1.6V. <u>Table 2</u> indicates typical V<sub>IH</sub> and V<sub>IL</sub> values (applicable to both speed grades) for various V<sub>L</sub> settings, and also lists the ISL32177E's typical data rate versus V<sub>L</sub>. The ISL32277E typically runs at 20Mbps for V<sub>L</sub> ≥ 1.6V, and drops to 10Mbps to 15Mbps at V<sub>L</sub>=1.4V. Prop delays, skews and transition times increase at lower V<sub>L</sub>, as shown in <u>Figures 22</u> through 34. FIGURE 9. USING VI PIN TO ADJUST LOGIC LEVELS TABLE 2. TYPICAL $V_{IH}$ , $V_{IL}$ AND DATA RATE vs. $V_L$ FOR $V_{CC}$ = 3.3V OR 5V | V <sub>L</sub><br>(V) | V <sub>IH</sub><br>(V) | V <sub>IL</sub><br>(V) | ISL32177E<br>DATA RATE<br>(Mbps) | |-----------------------|------------------------|------------------------|----------------------------------| | 1.4 | 0.55 | 0.5 | 25 | | 1.6 | 0.6 | 0.55 | 50 | | 1.8 | 0.8 | 0.7 | 65 | | 2.3 | 1 | 0.9 | 70 | | 2.7 | 1.1 | 1 | 75 | | 3.3 | 1.3 | 1.2 | 80 | Neglecting the RO I<sub>OH</sub> currents, the quiescent V<sub>L</sub> supply current (I<sub>L</sub>) is typically less than 1 $\mu$ A for enable input voltages at ground or V<sub>L</sub>, as shown in Figure 11 on page 14. Enable pin pull-up resistors connect to V<sub>CC</sub>, so the current due to a low enable input adds to I<sub>CC</sub> rather than to I<sub>L</sub>. #### **Hot Plug Function** When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (EN, $\overline{\text{EN}}$ , ENX) is unable to ensure that the RS-485 Rx outputs are kept disabled. If the equipment is connected to the bus, a receiver activating prematurely during power up may generate RO transitions that could cause interrupts. To avoid this scenario, this family incorporates a "Hot Plug" function. During power up, circuitry monitoring $V_{CC}$ ensures that the Rx outputs remain Submit Document Feedback 12 intersil FN7529.2 disabled for a period of time, regardless of the state of the enables. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states. #### **ESD Protection** All pins on these devices include class 3 (>8kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of ±15kV HBM and ±16.5kV IEC 61000-4-2. The RS-485 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up and without degrading the RS-485 common mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (e.g., transient suppression diodes) and the associated, undesirable capacitive load they present. #### **IEC 61000-4-2 Testing** The IEC 61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-485 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-485 port. #### **AIR-GAP DISCHARGE TEST METHOD** For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The A and B RS-485 pins withstand $\pm 16.5$ kV air-gap discharges. #### **CONTACT DISCHARGE TEST METHOD** During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. These Quad receivers survive ±8kV contact discharges on the RS-485 pins. #### **Data Rate, Cables and Terminations** RS-485 and RS-422 are intended for network lengths up to 4000', but the maximum system data rate decreases as the transmission length increases. Networks operating at 80Mbps are limited to lengths much less than 100' (30m), while a 20Mbps version can operate at full data rates with lengths up to 200' (60m). Any of these ICs may be used at slower data rates over longer cables, but there are some limitations for the 80Mbps versions. The 80Mbps Rx is optimized for high speed operation, so its output may glitch if the Rx input differential transition times are too slow. Keeping the transition times below 500ns, which equates to a Tx driving a 1000' (305m) CAT 5 cable, yields excellent performance over the full operating temperature range. Twisted pair is the cable of choice for RS-485 and RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs. When using these receivers, proper termination is imperative to minimize reflections. Short networks using slew rate limited transmitters need not be terminated, but terminations are recommended unless power dissipation is an overriding concern. In point-to-point, or point-to-multipoint (single driver on a bus with multiple receivers) networks, the main cable should be terminated in its characteristic impedance (typically $120\Omega$ ) at the end farthest from the driver. In multireceiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multidriver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transmitter or receiver to the main cable should be kept as short as possible. #### **Low Power Shutdown Mode** These BiCMOS receivers all use a fraction of the power required by their bipolar counterparts, but they also include a shutdown (SHDN) feature that reduces the already low quiescent ICC to a microamp trickle. These devices enter shutdown only when all four receivers disable (see "Truth Tables" on page 4) for at least 600ns. The ISL32X73E types enter SHDN whenever EN is low and $\overline{\text{EN}}$ is high. ISL32X75E types enter SHDN only if both EN12 and EN34 are low. Note that the ISL32X75E enable times increase significantly when enabling from the SHDN condition. The ISL32X77E enter the low power SHDN mode if SHDNEN is high, and if all four Rx are disabled for at least 600ns. This is accomplished by driving EN low and $\overline{\text{EN}}$ high, or by driving all four ENX inputs low. Enable times increase if the IC was in SHDN, so if enable time is more important than SHDN supply current, tying the SHDNEN pin low defeats the low power SHDN feature. In this mode, the supply current drops to 1mA to 2mA when all four Rx are disabled, but the enable time of any Rx remains below 200ns. Remember that all enable pins have pull-up resistors on them, so each pin that is low during SHDN adds up to $15\mu\text{A}$ to the SHDN supply current. The SHDN supply current entries in the "Electrical Specifications" table on <u>page 8</u> include the resistor currents of the pins indicated to be in the low state. Submit Document Feedback 13 intersil FN7529.2 **Typical Performance Curves** $c_L = 15 pF$ , $V_{CC} = V_L = 3.3 V$ or 5 V, $T_A = +25 ^{\circ} C$ ; unless otherwise specified. $V_L$ notes apply to the ISL32277E and ISL32277E only. FIGURE 10. SUPPLY CURRENT vs TEMPERATURE FIGURE 11. V<sub>L</sub> SUPPLY CURRENT vs ENABLE PIN VOLTAGE (ISL32X77E ONLY) FIGURE 12. ISL3217XE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE FIGURE 13. ISL3217XE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE FIGURE 14. ISL32177E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE FIGURE 15. ISL32177E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE Submit Document Feedback 14 intersil FN7529.2 July 27, 2015 $\textbf{Typical Performance Curves} \quad c_{\text{L}} = \textbf{15pF}, \ v_{\text{CC}} = v_{\text{L}} = \textbf{3.3V or 5V}, \ T_{\text{A}} = \textbf{+25} \, ^{\circ}\text{C}; \ unless \ otherwise \ specified}. \ v_{\text{L}} \ notes \ apply \ notes \ otherwise \ specified$ to the ISL32177E and ISL32277E only. (Continued) FIGURE 16. ISL32177E RECEIVER OUTPUT CURRENT vs **RECEIVER OUTPUT VOLTAGE** FIGURE 17. ISL3227XE RECEIVER OUTPUT CURRENT vs **RECEIVER OUTPUT VOLTAGE** FIGURE 18. ISL3227XE RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE FIGURE 19. ISL32277E RECEIVER OUTPUT CURRENT vs **RECEIVER OUTPUT VOLTAGE** FIGURE 20. ISL32277E RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE FIGURE 21. ISL32277E RECEIVER OUTPUT CURRENT vs **RECEIVER OUTPUT VOLTAGE** Submit Document Feedback intersil FN7529.2 15 July 27, 2015 ### **Typical Performance Curves** $c_L = 15 pF$ , $V_{CC} = V_L = 3.3 V$ or 5 V, $T_A = +25 ^{\circ} C$ ; unless otherwise specified. $V_L$ notes apply to the ISL32177E and ISL32277E only. (Continued) FIGURE 22. ISL3217XE RECEIVER PROPAGATION DELAY vs TEMPERATURE FIGURE 24. ISL3217XE RECEIVER PROPAGATION DELAY vs TEMPERATURE FIGURE 26. ISL3227XE RECEIVER PROPAGATION DELAY vs TEMPERATURE FIGURE 23. ISL3217XE RECEIVER SKEW vs TEMPERATURE FIGURE 25. ISL3217XE RECEIVER SKEW vs TEMPERATURE FIGURE 27. ISL3227XE RECEIVER SKEW vs TEMPERATURE Submit Document Feedback 16 FN7529.2 July 27, 2015 $\textbf{Typical Performance Curves} \quad c_{\text{L}} = \textbf{15pF}, \ v_{\text{CC}} = v_{\text{L}} = \textbf{3.3V or 5V}, \ T_{\text{A}} = \textbf{+25} \, ^{\circ}\text{C}; \ unless \ otherwise \ specified}. \ v_{\text{L}} \ notes \ apply \ notes \ otherwise \ specified$ to the ISL32177E and ISL32277E only. (Continued) FIGURE 28. ISL3227XE RECEIVER PROPAGATION DELAY vs FIGURE 30. ISL3217XE RECEIVER WAVEFORMS TIME (4ns/DIV) FIGURE 32. ISL32177E RECEIVER WAVEFORMS FIGURE 29. ISL3227XE RECEIVER SKEW vs TEMPERATURE FIGURE 31. ISL3227XE RECEIVER WAVEFORMS FIGURE 33. ISL32177E RECEIVER WAVEFORMS Submit Document Feedback 17 FN7529.2 intersil July 27, 2015 $\textbf{Typical Performance Curves} \quad c_{\text{L}} = \textbf{15pF}, \ v_{\text{CC}} = v_{\text{L}} = \textbf{3.3V or 5V}, \ T_{\text{A}} = \textbf{+25} \, ^{\circ}\text{C}; \ unless \ otherwise \ specified}. \ v_{\text{L}} \ notes \ apply \ notes \ otherwise \ specified$ to the ISL32177E and ISL32277E only. (Continued) FIGURE 34. ISL32277E RECEIVER WAVEFORMS ### **Die Characteristics** **SUBSTRATE AND QFN THERMAL PAD POTENTIAL** (POWERED UP): **GND** #### **PROCESS:** Si Gate BiCMOS ### **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 27, 2015 | FN7529.2 | Updated entire datasheet applying Intersil's new standards. Updated Table 1 on page 2 by adding "No longer available or supported" statement to applicable base part. Updated the Ordering Information table on page 4 by adding "No longer available or supported" statement to applicable FG and removing ISL32275EFBZ and ISL32275EIVZ part numbers. Added Revision History and About Intersil sections. | ### **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support Submit Document Feedback intersil 18 ### Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. ### M16.15 (JEDEC MS-012-AC ISSUE C) 16 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INC | HES | MILLIN | | | |--------|--------|--------|----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.3859 | 0.3937 | 9.80 | 10.00 | 3 | | E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | BSC | 1.27 BSC | | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 1 | .6 | 1 | L6 | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 1 6/05 ### **Package Outline Drawing** L24.4x4C 24 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 10/06 SEE DETAIL "X" **BASE PLANE** 0.10 C SEATING PLANE □ 0.08 C #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm$ 0.05 - 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature. Submit Document Feedback 20 intersil FN7529.2 July 27, 2015 ### Thin Shrink Small Outline Package Family (TSSOP) #### **MDP0044** #### THIN SHRINK SMALL OUTLINE PACKAGE FAMILY | | | MI | | | | | |--------|-------|-------|-------|-------|-------|-------------| | SYMBOL | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE | | Α | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max | | A1 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | ±0.05 | | A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | ±0.05 | | b | 0.25 | 0.25 | 0.25 | 0.25 | 0.25 | +0.05/-0.06 | | С | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | +0.05/-0.06 | | D | 5.00 | 5.00 | 6.50 | 7.80 | 9.70 | ±0.10 | | E | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic | | E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | ±0.10 | | е | 0.65 | 0.65 | 0.65 | 0.65 | 0.65 | Basic | | L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | ±0.15 | | L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference | Rev. F 2/07 #### NOTES: - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side. - 3. Dimensions "D" and "E1" are measured at dAtum Plane H. - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>