#### **XPHASE3TM CONTROL IC**

#### **DESCRIPTION**

The IR3503 control IC combined with an *XPHASE3*TM Phase IC provides a full featured and flexible way to implement a complete VR11.0 and VR11.1 power solution. The IR3503 provides overall system control and interfaces with any number of Phase ICs, each driving and monitoring a single phase. The X*Phase3*TM architecture results in a power supply that is smaller, less expensive, and easier to design while providing higher efficiency than conventional approaches.

#### **FEATURES**

- 1 to X phase operation with matching Phase IC
- 0.5% overall system set point accuracy
- Daisy-chain digital phase timing provides accurate phase interleaving without external components
- Programmable 250kHz to 9MHz clock oscillator frequency provides per phase switching frequency of 250kHz to 1.5MHz
- Programmable Dynamic VID Slew Rate
- Programmable VID Offset or No Offset
- Programmable Load Line Output Impedance
- High speed error amplifier with wide bandwidth of 30MHz and fast slew rate of 10V/us
- Programmable constant converter output current limit during soft start
- Hiccup over current protection with delay during normal operation
- Central over voltage detection and latch with programmable threshold and communication to phase ICs
- Over voltage signal output to system with overvoltage detection during powerup and normal operation
- Load current reporting capable of interfacing directly to the CPU
- Single NTC thermistor compensation for correct current reporting, OC Threshold, and Droop
- Detection and protection of open remote sense line
- Open control loop protection
- Programmable VRHOT function monitors temperature of power stage through a NTC thermistor
- Remote sense amplifier with true converter voltage sensing
- Simplified VR Ready (VRRDY) output provides indication of proper operation
- Small thermally enhanced 32L 5mm x 5mm MLPQ package
- RoHS Compliant

#### **ORDERING INFORMATION**



Samples only

# International **IGR** Rectifier

 **IR3503** 

**APPLICATION CIRCUIT** 



**Note**: Pin 33 of IR3503 is the exposed pad located under the IC. It is connected to IC ground Figure 1: IR3503 Application Circuit

# **International**<br> **IR3503**



Figure 2: System set-point measurements

#### **ABSOLUTE MAXIMUM RATINGS**

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied.





#### **ELECTRICAL SPECIFICATIONS**

Unless otherwise specified, these specifications apply over: 4.75 V<VCCL<7.5 V, -0.3 V  $\leq$  VOSEN-  $\leq$  0.3 V, 0 °C  $\leq$  $T_J \le 100\,^{\circ}\text{C}$ , 7.75 k $\Omega \le \text{Rosc} \le 50.0 \text{ k}\Omega$ , Css/del = 0.1µF +/-10%.







**Note 1:** Guaranteed by design, but not tested in production

**Note 2:** VDAC Output is trimmed to compensate for Error Amplifier input offsets errors

### **PIN DESCRIPTION**



#### **SYSTEM THEORY OF OPERATION**

#### **Description:**

The system consists of one control IC and scalable number of phase IC's depending upon the number of converter phases. The control IC communicates with the phase ICs using three digital buses, i.e., CLOCK, PHSIN, PHSOUT and three analog buses, i.e., VDAC, EA, IIN. The digital buses are responsible for switching frequency determination and accurate phase timing control without any external component. The analog buses are used for PWM control and current sharing among interleaved phases. The control IC incorporates all the system functions, i.e., VID, CLOCK signals, error amplifier, fault protections, current monitor, etc. The Phase IC implements the functions required by each phase of the converter, i.e., the gate drivers, PWM comparator and latch, over-voltage protection, Phase disable circuit, current sensing and sharing, etc. In addition to these functions, the control IC also implements PSI# (Power System Indicator) functionality to improve the efficiency of the voltage regulator at light loads.



Figure 3: System Block Diagram

 **IR3503** 

### **APPLICATION SYSTEM CIRCUIT**



**Note**: Pin 33 of IR3503 is the exposed pad located under the IC. It is connected to IC ground

Figure 4: IR3503 Multiphase Application Circuit

#### **PWM Control Method**

The system block diagram of the *XPhase3*TM architecture is shown in Figure 3. Feed-forward voltage mode control with trailing edge modulation is used. A high-gain wide-bandwidth voltage type error amplifier in the control IC is used for the voltage control loop. Input voltage is sensed in phase ICs and feed-forward control is realized. The PWM ramp slope will change with the input voltage and automatically compensate for changes in the input voltage. The input voltage can change due to variations in the silver box output voltage or due to the wire and PCB-trace voltage drop related to changes in load current.

#### **Frequency and Phase Timing Control**

The oscillator is located in the control IC and the system clock frequency is programmable from 250 kHz to 9 MHZ by an external resistor. The control IC system clock signal CLKOUT is connected to CLKIN of all the phase ICs. The phase timing of the phase ICs is controlled by the daisy chain loop, where control IC phase clock output PHSOUT is connected to the phase clock input PHSIN of the first phase IC, and PHSOUT of the first phase IC is connected to PHSIN of the second phase IC, etc. The PHSOUT of the last phase IC is connected back to PHSIN of the control IC.

# International **IGR** Rectifier

During power up, the control IC sends out clock signals from both CLKOUT and PHSOUT pins and detects the feedback at PHSIN pin to determine the phase number and monitor any fault in the daisy chain loop. Figure 5 shows the phase timing for a four phase converter. The switching frequency is set by the resistor ROSC. The clock frequency equals the number of phase times the switching frequency.









Figure 6: PHSOUT Frequency vs RROSC chart

#### **PWM Operation**

The PWM comparator is located in the phase IC. With the PHSIN voltage high, upon receiving the falling edge of a clock pulse, the PWM latch is set. The PWMRMP voltage begins to increase; the low side driver is turned off, and the high side driver is turned on after the non-overlap time. When the PWMRMP voltage exceeds the error amplifier's output voltage, the PWM latch is reset. This turns off the high side driver and then turns on the low side driver after the non-overlap time. Along with that, it activates the ramp discharge clamp, which quickly discharges the PWMRMP capacitor to the output voltage of share adjust amplifier in phase IC until the next clock pulse.

The PWM latch is reset dominant allowing all phases to go to zero duty cycle within a few tens of nanoseconds in response to a load step decrease. Phases can overlap and go up to 100% duty cycle in response to a load step increase with turn-on gated by the clock pulses. An error amplifier output voltage greater than the common mode input range of the PWM comparator results in 100% duty cycle regardless of the voltage of the PWM ramp. This arrangement guarantees the error amplifier is always in control and can demand 0 to 100% duty cycle as required. It also favors response to a load step decrease which is appropriate, given the low output to input voltage ratio of most systems. The inductor current will increase much more rapidly than decrease in response to load transients. The error amplifier is a high speed amplifier with wide bandwidth and fast slew rate incorporated in the control IC. It is not unity gain stable.

This control method is designed to provide "single cycle transient response," where the inductor current changes in response to load transients within a single switching cycle maximizing the effectiveness of the power train and minimizing the output capacitor requirements. An additional advantage of the architecture is that differences in the ground or input voltage at the phases have no effect on operation since the PWM ramps are referenced to VDAC. Figure 6 depicts PWM operating waveforms under various conditions.



Figure 7: PWM Operating Waveforms

#### **Body BrakingTM**

In a conventional synchronous buck converter, the minimum time required to reduce the current in the inductor in response to a load step decrease is;

$$
T_{SLEW} = \frac{L * (I_{MAX} - I_{MIN})}{V_O}
$$

The slew rate of the inductor current can be significantly increased by turning off the synchronous rectifier in response to a load step decrease. The switch node voltage is then forced to decrease until conduction of the synchronous rectifier's body diode occurs. This increases the voltage across the inductor from Vout to Vout + VBODYDIODE. The minimum time required to reduce the current in the inductor in response to a load transient decrease is now;

$$
T_{SLEW} = \frac{L*(I_{MAX} - I_{MIN})}{V_O + V_{BODYDIODE}}
$$

Since the voltage drop in the body diode is often comparable to the output voltage, the inductor current slew rate can be increased significantly. This patented technique is referred to as "body braking" and is accomplished through the "body braking comparator" located in the phase IC. If the error amplifier's output voltage drops below the output voltage of the share adjust amplifier in the phase IC, this comparator turns off the low side gate driver, enabling the bottom FET body diode to take over. There is 100mV upslope and 200mV down slope hysteresis for the body braking comparator.

#### **Lossless Average Inductor Current Sensing**

Inductor current can be sensed by connecting a series resistor and a capacitor network in parallel with the inductor and measuring the voltage across the capacitor, as shown in Figure 7. The equation of the sensing network is,

$$
v_C(s) = v_L(s) \frac{1}{1 + sR_{CS}C_{CS}} = i_L(s) \frac{R_L + sL}{1 + sR_{CS}C_{CS}}
$$

Usually the resistor Rcs and capacitor Ccs are chosen, such that, the time constant of Rcs and Ccs equals the time constant of the inductor, which is the inductance L over the inductor DCR RL. If the two time constants match, the voltage across Ccs will be proportional to the current through L, and the sense circuit can be treated as if only a sense resistor with the value of RL was used. The mismatch of the time constants does not affect the measurement of inductor DC current, but affects the AC component of the inductor current.



Figure 8: Inductor Current Sensing and Current Sense Amplifier

The advantage of sensing the inductor current versus high side or low side sensing is that actual output current being delivered to the load is obtained rather than peak or sampled information about the switch currents. The output voltage can be positioned to meet a load line based on real time information. Except for a sense resistor in series with the inductor, this is the only sense method that can support a single cycle transient response. Other methods provide no information during either load increase (low side sensing) or load decrease (high side sensing).

An additional problem associated with peak or valley current mode control for voltage positioning is that they suffer from peak-to-average errors. These errors will show in many ways but one example is the effect of frequency variation. If the frequency of a particular unit is 10% low, the peak to peak inductor current will be 10% larger and the output impedance of the converter will drop by about 10%. Variations in inductance, current sense amplifier bandwidth, PWM propagation delay, any added slope compensation, input voltage, and output voltage are all additional sources of peakto-average errors.

#### **Current Sense Amplifier**

A high speed differential current sense amplifier is located in the phase IC, as shown in Figure 7. Its gain is nominally 33 at 25ºC, and the 3850 ppm/ºC increase in inductor DCR should be compensated in the voltage loop feedback path.

The current sense amplifier can accept positive differential input up to 50mV and negative up to -10mV before clipping. The output of the current sense amplifier is summed with the VDAC voltage and sent to the control IC and other phases through an on-chip 3 k $\Omega$  resistor connected to the IIN pin. The IIN pins of all the phases are tied together and the voltage on the share bus represents the average current through all the inductors and is used by the control IC for voltage positioning and current limit protection. The input offset of this amplifier is calibrated to +/- 1mV in order to reduce the current sense error.

The input offset voltage is the primary source of error for the current share loop. In order to achieve very small input offset error and superior current sharing performance, the current sense amplifier continuously calibrates itself. This

21calibration algorithm creates ripple on IIN bus with a frequency of  $\frac{f_{SW}}{32*28}$  in a multiphase architecture.

#### **Average Current Share Loop**

Current sharing between the phases of the converter is achieved by the average current share loop in each phase IC. The output of the current sense amplifier is compared with average current at the share bus. If current in a phase is smaller than the average current, the share adjust amplifier of the phase will pull down the starting point of the PWM ramp thereby increasing its duty cycle and output current; if current in a phase is larger than the average current, the share adjust amplifier of the phase will pull up the starting point of the PWM ramp thereby decreasing its duty cycle and output current. The current share amplifier is internally compensated; such that, the crossover frequency of the current share loop is much slower than that of the voltage loop and the two loops do not interact.

#### **IR3503 THEORY OF OPERATION**

#### **Block Diagram**

The block diagram of the IR3503 is shown in figure 10.

#### **VID Control**

The control IC allows the processor voltage to be set by a parallel eight bit digital VID bus. The VID codes set the VDAC as shown in Table 1. The VID pins require an external bias voltage and should not be floated. The VID input comparators monitor the VID pins and control the Digital-to-Analog Converter (DAC), whose output is sent to the VDAC buffer amplifier. The output of the buffer amplifier is the VDAC pin. The VDAC voltage, input offsets of error amplifier and remote sense differential amplifier are post-package trimmed to achieve 0.5 % system set-point accuracy for VID range between 1 V to 1.6 V. A set-point accuracy of ± 5 mV and ± 8 mV is achieved for VID ranges of 0.8 V-1 V and 0.5 V-0.8 V respectively. The actual VDAC voltage does not determine the system accuracy, which has a wider tolerance.

The IR3503 can accept changes in the VID code while operating and vary the VDAC voltage accordingly. The slew rate of the voltage at the VDAC pin can be adjusted by an external capacitor between VDAC pin and LGND pin. A resistor connected in series with this capacitor is required to compensate the VDAC buffer amplifier. Digital VID transitions result in a smooth analog transition of the VDAC voltage and converter output voltage minimizing inrush currents in the input and output capacitors and overshoot of the output voltage.

#### **Adaptive Voltage Positioning (AVP)**

Adaptive voltage positioning is needed to optimize the output voltage excursions during dynamic load variations. The objective of AVP is to control the output voltage to a value that is slightly higher than the minimum value at full load and slightly lower than the maximum permissible limit at light load. Thus, AVP also helps to reduce the output power at full load and is essential to meet the load line specifications. The circuitry related to voltage positioning is shown in Figure 9. The output voltage is set by the reference voltage VSETPT at the positive input to the error amplifier. This reference voltage can be programmed to have a constant DC offset below the VDAC by connecting RSETPT between VDAC and VSETPT. The IVSETPT is controlled by the resistor, ROSC.

The average load current information for all the phases is fed back to the control IC through the IIN pin. As shown in Figure 9, this information is thermally compensated with some gain by a set of buffer and thermal compensation amplifiers to generate the voltage at the VDRP pin. The VDRP pin is connected to the FB pin through the resistor RDRP. Since the error amplifier will force the loop to maintain FB to be equal to the VDAC reference voltage, an additional current will flow into the FB pin equal to (VDRP-VDAC) / RDRP. When the load current increases, the VDRP voltage increases accordingly. More current flows through the feedback resistor RFB and causes the output to have more droop. The resistor  $R_{\text{DRP}}$  produces the required droop in output voltage proportional to the load current.

$$
\Delta V_{DRP} = i * R_{FB} = I_{OUT} \times R_{loading}
$$

$$
i = \frac{V_{DRP} - V_{DAC}}{R_{DRP}}
$$

The positioning voltage can be programmed by the resistor RDRP so that the droop impedance produces the desired converter output impedance. The offset and slope of the converter output impedance are referenced to and therefore independent of the VDAC voltage.



Figure 9: Adaptive Voltage Positioning (AVP) with Thermal Compensation

#### **Inductor DCR Temperature Compensation**

A negative temperature coefficient (NTC) thermistor should be used for inductor DCR temperature compensation. The thermistor and tuning resistor network connected between the VN and VDRP pins provides a single NTC thermal compensation. The thermistor should be placed close to the power stage to accurately reflect the thermal performance of the inductor DCR. The resistor in series with the thermistor is used to reduce the nonlinearity of the thermistor.

#### **Remote Voltage Sensing**

VOSEN+ and VOSEN- are used for remote sensing and connected directly to the load. The remote sense differential amplifier with high speed, low input offset and low input bias current ensures accurate voltage sensing and fast transient response. There is finite input current at both pins VOSEN+ and VOSEN- due to the internal resistor of the differential amplifier. This limits the size of the resistors that can be used in series with these pins for acceptable regulation of the output voltage.



# International **TOR Rectifier**

**Block Diagram** 

**Block Diagram** 

**IR3503** 

VO

## **TABLE 1: VR11 VID TABLE (PART1)**



## **TABLE 1: VR11 VID TABLE (PART 2)**



#### **Start-up Sequence**

The IR3503 has a programmable soft-start function to limit the surge current during the converter start-up. A capacitor connected between the SS/DEL and LGND pins controls soft start timing, over-current protection delay and hiccup mode timing. A charge current of 52.5  $\mu$ A and discharge current of 4  $\mu$ A control the up slope and down slope of the voltage at the SS/DEL pin respectively. Figure 11 depicts start-up sequence of converter with VR 11.1 VID. If there is no fault, as the ENABLE is asserted, the SS/DEL pin will start charging. The error amplifier output EAOUT is clamped low until SS/DEL reaches 1.4 V. The error amplifier will then regulate the converter's output voltage to match the SS/DEL voltage less the 1.4 V offset until the converter output reaches the 1.1 V boot voltage. The SS/DEL voltage continues to increase until it rises above the 3.0 V threshold of VID delay comparator. The VID set inputs are then activated and VDAC pin transitions to the level determined by the VID inputs. The SS/DEL voltage continues to increase until it rises above 3.92 V and allows the VRRDY signal to be asserted. SS/DEL finally settles at 4.0 V, indicating the end of the soft start. The remote sense amplifier has a very low operating range of 50 mV in order to achieve a smooth soft start of output voltage without bump. *The rise time of the VCCL applied to the system should be at least greater than 25 s.*

The VCCL under voltage lock-out, VID fault modes, over current, as well as a low signal on the ENABLE input immediately sets the fault latch, which causes the EAOUT pin to drive low turning off the phase IC drivers. The VRRDY pin also drives low and SS/DEL begin to discharge until the voltage reaches 0.2 V. If the fault has cleared the fault latch will be reset by the discharge comparator allowing a normal soft start to occur.

Other fault conditions, such as over voltage, open sense lines, open loop monitor, and open daisy chain, set different fault latches, which start discharging SS/DEL, pull down EAOUT voltage and drive VRRDY low. However, the latches can only be reset by cycling VCCL power.



Figure 11: Start-up Sequence of the Converter with Boot Voltage

#### **Current Monitor (IMON)**

The control IC generates a current monitor signal IMON using the VDRP voltage and the VDAC reference, as shown in Figure 12. This voltage is thermally compensated for the inductor DCR variation. The voltage at this pin reports the average load current information without being referenced to VDAC. The slope of the IMON signal with



 respect to the load current can be adjusted with the resistors RTCMP2 and RTCMP3. The IMON signal is clamped at 1.03V in order to facilitate direct interfacing with the CPU.

Figure 12: Current Report Signal (IMON) implementation

#### **Power State Indicator (PSI#)**

PSI# is an active low input logic signal to IR3503 sent by the CPU. The PSI# signal will be asserted (low) whenever the CPU enters low power state. IR3503 uses this signal to improve the efficiency of the voltage regulator (VR) by turning off a few phases under light load conditions. A single PSI# bus is hard wired to all the phase ICs. Once, PSI# is asserted (low), IR3503 waits for 7 CLKOUT cycles and then registers the active number of phases at that instant. The phase IC (IR3529) waits for 8 PHSIN cycles after PSI# assertion to shut the phase off and then issues a down SHIFT signal. On PSI# de-assertion, IR3503 cranks the CLKOUT frequency (corresponding to the number of phases active before PSI# assertion) once it receives an up SHIFT signal from the phase ICs. *The first phase in the daisy chain should be always on during PSI mode of operation. The system design should also ensure that the VR is not forced into PSI mode of operation within 8 switching cycles after a phase shed event.*

#### **SHIFT Signal Implementation:**

The SHIFT function is used to communicate the status change of the phase ICs in order to improve the daisy chain timing. The main objective is to minimize the output voltage deviation when phases are taken into or out of the daisy

chain loop. The SHIFT signal rides on  $\frac{V_{CCL}}{2}$  and is pulled up to VCCL to indicate an up shift in CLK frequency (insertion of phases) and is pulled down to LGND to indicate a down shift in CLK frequency (phase shedding

operation). Changes in the number of phases in the system may occur due to the following operations:

- *Active or Dynamic Shedding:* This is a post-power up event when phases are shut down based on the load requirements. Such an operation will lead to perturbations in the output voltage.
- *Static Shedding:* This may occur prior to power supply turn-on as long as phases are not de-shed post-power up. Since, this occurs when the power supply is turned off and hence does not affect the output voltage.
- *PSI# assertion or de-assertion:* This is mostly a dynamic event and it will affect the output voltage. The maximum permissible deviation in output voltage is slightly higher during such events.



Figure 13: SHIFT functionality

Figure 13 clearly explains the SHIFT functionality. The phase ICs wait for 8 PHSIN cycles after the assertion of PSI# to start shedding the phases (and issue a down SHIFT signal). When the phases are shed, the CLK frequency is also reduced simultaneously. The SHIFT signal is synchronized with the CLKOUT falling edge. However, on deassertion of PSI#, all the phases that were active before PSI# assertion will be restored immediately without any delay. Another key feature in IR3503 is the internal programming of over-current protection (OCP). The OCP threshold is calculated based on the number of phases in the system as given by the equation below:

> Maximum number of phases OCP threshold =  $\frac{1.17 \times \text{Number of active phases}}{\sqrt{\text{m}}$

Hence, the OCP threshold will be automatically adjusted based on the number of active phases in the system. When PSI# de-assertion occurs, all the phases in the system are restored immediately without any delay which can also be clearly observed in figure 13.

#### **Over-Current Hiccup Protection after Soft Start**

The over current limit is fixed at  $\frac{1.17 \times \text{Number of active phases}}{\text{Maximum number of phases}}$  above the VDAC. Figure 14 shows the constant over-

current control with delay after VRRDY is asserted. The delay is required since over-current conditions can occur as part of normal operation due to load transients or VID transitions.

If the VDRP pin voltage, which is proportional to the average current plus VDAC voltage, exceeds the over current protection (OCP) limit after VRRDY is asserted, it will initiate the discharge of the capacitor at SS/DEL. The magnitude of the discharge current is proportional to the voltage difference between VDRP and OCP limit and has a maximum nominal value of 55uA. If the over-current condition persists long enough for the SS/DEL capacitor to discharge below the 120 mV offset of the delay comparator, the fault latch will be set pulling the error amplifier's

# **IR3503**

output low and inhibiting switching in the phase ICs and de-asserting the VRRDY signal. The output current is not controlled during the delay time. The SS/DEL capacitor will discharge until it reaches 200 mV and the fault latch is reset allowing a normal soft**.** 



Figure 14: Constant over-current protection during and after soft-start

#### **VCCL Under Voltage Lockout (UVLO)**

The IR3503 has no under voltage lockout for converter input voltage (VCC), but monitors the VCCL voltage instead, which is used for the gate drivers of phase ICs and circuits in control IC and phase ICs. During power up, the fault latch will be reset if VCCL is above 4.2 V. If VCCL voltage drops below 3.8 V, the fault latch will be set.

#### **Over Voltage Protection (OVP)**

Output over-voltage happens during normal operation if a high side MOSFET short occurs or if output voltage is out of regulation. The over-voltage protection comparator monitors VO pin voltage. If VO pin voltage exceeds VDAC by 130mV after SS, as shown in Figure 15, IR3503 raises ROSC/OVP pin voltage above to V (VCCL) - 1V, which sends over voltage signal to system. The ROSC/OVP pin can also be connected to a thyristor in a crowbar circuit, which pulls the converter input low in over voltage conditions. The over voltage condition also sets the over voltage fault latch, which pulls error amplifier output low to turn off the converter output. At the same time IIN pin (IIN of phase ICs) is pulled up to VCCL to communicate the over voltage condition to phase ICs, as shown in Figure 15. In each phase IC, the OVP circuit overrides the normal PWM operation and will fully turn-on the low side MOSFET within approximately 150ns. The low side MOSFET will remain on until IIN pin voltage drops below V(VCCL) - 800mV, which signals the end of over voltage condition. An over voltage fault condition is latched in the IR3503 and can only be cleared by recycling VCCL or ENABLE.

# **IR3503**



Figure 15: Over voltage protection during normal operation

During dynamic VID down, OVP may be triggered when output voltage can not follow VDAC voltage change at light load with large output capacitance. Therefore, over-voltage threshold is raised to 1.73V from VDAC+130mV whenever dynamic VID is detected and the difference between output voltage and VDAC is more than 50mV, as shown in Figure 16. The over-voltage threshold is changed back to VDAC+130mV if the difference is smaller than 50mV.

International **IQR** Rectifier

# International **TOR** Rectifier



Figure 16: Over voltage protection during dynamic VID transition

#### **VID Fault Codes**

VID codes of 0000000X and 1111111X for VR11 will set the fault latch and disable the error amplifier. A 1.3 us delay is provided to prevent a fault condition from occurring during Dynamic VID changes. A VID FAULT condition is latched with boot voltage and can only be cleared by cycling power to VCCL or re-issuing ENABLE.

#### **Voltage Regulator Ready (VRRDY)**

The VRRDY pin is an open-collector output and should be pulled up to a voltage source through a resistor. After the soft start completion cycle, the VRRDY remains high until the output voltage is in regulation and SS/DEL is above 3.92 V. The VRRDY pin becomes low if the fault latch, over voltage latch, open sense line latch, or open daisy chain is set. A high level at the VRRDY pin indicates that the converter is in operation and has no fault. The VRRDY stays high as long as the output voltage is within 300 mV of the programmed VID. During start-up, it is pulled low with an input voltage as low as 2 V. It stays low until the startup sequence has completed, and the output voltage has moved to the programmed VID.

#### **Open Voltage Loop Detection**

The output voltage range of error amplifier is detected all the time to ensure the voltage loop is in regulation. If any fault condition forces the error amplifier output above VCCL-1.08 V for 8 switching cycles, the fault latch is set. The fault latch can only be cleared by cycling power to VCCL.

#### **Open Remote Sense Line Protection**

If either remote sense line VOSEN+ or VOSEN- or both are open, the output of remote sense amplifier (VO) drops. The IR3503 monitors VO pin voltage continuously. If VO voltage is lower than 200 mV, two separate pulse currents are applied to VOSEN+ and VOSEN- pins respectively to check if the sense lines are open. If VOSEN+ is open, a voltage higher than 90 % of V(VCCL) will be present at VOSEN+ pin and the output of open line detect comparator will be high. If VOSEN- is open, a voltage higher than 700 mV will be present at VOSEN- pin and the output of open-line-detect comparator will be high. The open sense line fault latch is set, which pulls error amplifier output low immediately and shut down the converter. The SS/DEL voltage is discharged and the fault latch can only be reset by cycling VCCL power. During dynamic VID down, OVP may be triggered when output voltage can not follow

VDAC voltage change at light load with large output capacitance. Therefore, over-voltage threshold is raised to 1.73 V from VDAC+130 mV whenever dynamic VID is detected and the difference between output voltage and VDAC is more than 50mV, as shown in Figure 17. The over-voltage threshold is changed back to VDAC+130 mV if the difference is smaller than 50 mV.

#### **Open Daisy Chain Protection**

IR3503 checks the daisy chain every time it powers up. It starts a daisy chain pulse on the PHSOUT pin and detects the feedback at PHSIN pin. If no pulse comes back after 32 CLKOUT pulses, the pulse is restarted again. If the pulse fails to come back the second time, the open daisy chain fault is registered, and SS/DEL is not allowed to charge. The fault latch can only be reset by cycling the power to VCCL.

After powering up, the IR3503 monitors PHSIN pin for a phase input pulse equal or less than the number of phases detected. If PHSIN pulse does not return within the number of phases in the converter, another pulse is started on PHSOUT pin. If the second started PHSOUT pulse does not return on PHSIN, an open daisy chain fault is registered.

#### **Enable Input**

The ENABLE pin below 0.8 V sets the Fault Latch and a voltage above 0.85 V enables the soft start of the converter.

#### **Thermal Monitoring (VRHOT)**

A resistor divider including a thermistor at HOTSET pin sets the VRHOT threshold. The thermistor is usually placed at the temperature sensitive region of the converter, and is linearized by a series resistor. The IR3503 compare HOTSET pin voltage with a reference voltage of 1.6 V. The VRHOT pin is an open-collector output and should be pulled up to a voltage source through a resistor. If the thermal trip point is reached the VRHOT output drives low. The hysteresis of the VRHOT comparator helps eliminate toggling of VRHOT output.

The overall system must be considered when designing for OVP. In many cases the over-current protection of the AC-DC or DC-DC converter supplying the multiphase converter will be triggered and provide effective protection without damage as long as all PCB traces and components are sized to handle the worst-case maximum current. If this is not possible, a fuse can be added in the input supply to the multiphase converter.

#### **Phase Number Determination**

After a daisy chain pulse is started, the IR3503 checks the timing of the input pulse at PHSIN pin to determine the phase number. This information is used to have symmetrical phase delay between phase switching without the need of any external component.

#### **Single Phase Operation**

In an architecture where only a single phase is needed the switching frequency is determined by the clock frequency.

#### **Current Share Loop Compensation**

The internal compensation of current share loop ensures that crossover frequency of the current share loop is at least one decade lower than that of the voltage loop so that the interaction between the two loops is eliminated. The crossover frequency of current share loop is approximately 8 kHz.

#### **Fault Operation Table**



#### **DESIGN PROCEDURES - IR3503 AND IR3529 CHIPSET**

#### **IR3503 EXTERNAL COMPONENTS**

#### **Oscillator Resistor Rosc**

The oscillator of IR3503 generates square-wave pulses to synchronize the phase ICs. The switching frequency of the each phase converter equals the PHSOUT frequency, which is set by the external resistor ROSC according to the curve in Figure 6. The CLKOUT frequency equals the switching frequency multiplied by the phase number. The Rosc sets the reference current used for no load offset which can be calculated by the equation shown below:

$$
ISETPT = \frac{0.595}{Rosc} \tag{1}
$$

#### **Soft Start Capacitor CSS/DEL**

The soft start capacitor CSS/DEL programs five different time parameters. They include soft start delay time, soft start time, VID sample delay time, VR ready delay time and over-current fault latch delay time after VR ready.

For the converter using VID with boot voltage, the SS/DEL pin voltage controls the slew rate of the converter output voltage, as shown in Figure 11. After the ENABLE pin voltage rises above 0.85V, there is a soft-start delay time TD1, after which the error amplifier output is released to allow the soft start of output voltage. The soft start time TD2 represents the time during which converter voltage rises from 0 to 1.1V. The VID sample delay time (TD3) is the time period when VID stays at boot voltage of 1.1V. VID rise or fall time (TD4) is the time when VID changes from boot voltage to the final voltage. The VRRDY delay time (TD5) is the time period from VR reaching the final voltage to the VRRDY signal being issued, which is determined by the delay comparator threshold.

CSS/DEL = 0.1uF meets all the specifications of TD1 to TD5, which are determined by (2) to (6) respectively.

$$
TD1 = \frac{C_{SS/DEL} * 1.4}{I_{CHG}} = \frac{C_{SS/DEL} * 1.4}{52.5 * 10^{-6}}
$$
(2)

$$
TD2 = \frac{C_{SS/DEL} * 1.1}{I_{CHG}} = \frac{C_{SS/DEL} * 1.1}{52.5 * 10^{-6}}
$$
(3)

$$
TD3 = \frac{C_{SS/DEL} * (3 - 1.4 - 1.1)}{I_{CHG}} = \frac{C_{SS/DEL} * 0.7}{52.5 * 10^{-6}}
$$
(4)

$$
TD4 = \frac{C_{SS/DEL} * |V_{DAC} - 1.1|}{I_{CHG}} = \frac{C_{SS/DEL} * |V_{DAC} - 1.1|}{52.5 * 10^{-6}}
$$
(5)

$$
TD5 = \frac{C_{SS/DEL} * (3.92 - 3)}{I_{CHG}} - TD4 = \frac{C_{SS/DEL} * 0.92}{52.5 * 10^{-6}} - TD4
$$
 (6)

$$
C_{SS/DEL} = \frac{TD2 \cdot N_{CHG}}{V_O} = \frac{TD2 \cdot 52.5 \cdot 10^{-6}}{V_O} \tag{7}
$$

The soft start delay time (TD1) and VR ready delay time (TD3) are determined by (8) to (9) respectively.

$$
TD1 = \frac{C_{SS/DEL} * 1.4}{I_{CHG}} = \frac{C_{SS/DEL} * 1.4}{52.5 * 10^{-6}}
$$
(8)

$$
TD3 = \frac{C_{SS/DEL} * (4.0 - V_O)}{I_{CHG}} = \frac{C_{SS/DEL} * (4.0 - V_O)}{52.5 * 10^{-6}}
$$
(9)

Once CSS/DEL is chosen, the minimum over-current fault latch delay time  $t_{OCDEL}$  is fixed and can be quantified as

$$
t_{OCDEL} = \frac{C_{SS/DEL} * 0.12}{I_{DISCHG}} = \frac{C_{SS/DEL} * 0.12}{55 * 10^{-6}}
$$
(10)

#### **VDAC Slew Rate Programming Capacitor CVDAC and Resistor RVDAC**

The slew rate of VDAC slope  $SR_{DOWN}$  can be programmed by the external capacitor CVDAC as defined in (11), where  $I_{SINK}$  is the sink current of VDAC pin. The slew rate of VDAC up-slope is the same as that of down-slope. The resistor RVDAC is used to compensate VDAC circuit and can be calculated as follows

$$
C_{VDAC} = \frac{I_{SNK}}{SR_{DOWN}} = \frac{44*10^{-6}}{SR_{DOWN}}
$$
(11)

$$
R_{\text{VDAC}} = \frac{1}{2 \cdot \pi \cdot 900 \, kHz \cdot C_{\text{VDAC}}}
$$
\n<sup>(12)</sup>

#### **Current Report Gain and Thermal Compensation**

Intel VR11.1 specifications require IMON to report the core maximum load current of the CPU be reported as 1 V nominal. The core maximum current can be different for different platforms. The IMON tuning resistors can therefore be adjusted and thermally compensated to adjust the load current gain with respect to the IMON. The expressions that govern the relationship between load current, IMON, and VDRP at room temperature are given by

$$
VDRP = VDAC + \frac{1}{3} \cdot \left( \frac{R_{L\_room} \cdot G_{cs}}{n} \right) \cdot \left[ 1 + \frac{(RTCMP3)II(RTCMP1 + RTHERM\_room)}{RTCMP3} \right] \cdot I_o \tag{13}
$$

$$
IMON = \frac{1}{3} \cdot \left( \frac{R_{L\_room} \cdot G_{cs}}{n} \right) \cdot \left[ 1 + \frac{(RTCMDP3)II(RTCMP1 + RTHERM\_room)}{RTCMP3} \right] \cdot I_o \tag{14}
$$

The change in inductor DCR with temperature is compensated by an equivalent variation in the RTHERM. The following equations derive the  $R_{TCMP1}$  and  $R_{TCMP2}$  if  $R_{TCMP3}$  and the thermistor ( $R_{THERM}$  and  $\beta_{THERM}$ ) are fixed.

$$
R_{L_{\_MAX}} = R_{L_{\_room}} * [1 + 3850 * 10^{-6} * (T_{L_{\_MAX}} - T_{room})]
$$
\n(15)

$$
K_{\text{THERM}_{\text{1}-\text{room}}} = \frac{1V}{I_{o\max}} \,, K_{c_{\text{1}-\text{room}}} = \frac{(R_{L_{\text{1}-\text{room}}}\cdot G_{cs})}{n} \,, K_{c_{\text{1}-\text{max}}} = \frac{(R_{L_{\text{1}-\text{max}}}\cdot G_{cs})}{n} \tag{16}
$$

Page 29 of 39 February 12, 2010

# International **IGR** Rectifier

$$
R_{t_{\text{1}-room}} = \left(\frac{3 \cdot K_{\text{THERM\_room}}}{K_{c_{\text{2}-room}}} - 1\right) \cdot RTCMP3 \tag{17}
$$

$$
R_{t_{\text{r}}\text{max}} = \left(\frac{3 \cdot K_{\text{THERM\_room}}}{K_{c_{\text{r}}\text{max}}} - 1\right) \cdot RTCMP3
$$
\n(18)

$$
RTHERM_{t\max} = RTHERM_{room} \cdot e^{\beta_{THERM} \left(\frac{1}{273 + T_{max}} - \frac{1}{273 + T_{room}}\right)}
$$
(19)

$$
B_{TH} = RTHERM_{room} + RTHERM_{tmax}
$$
 (20)

$$
C_{TH} = RTHERM_{room} \cdot RTHERM_{rmax} - \left(\frac{RTHERM_{room} - RTHERM_{rmax}}{1 - 1}\right)
$$
\n(21)

$$
RTCMP1 = \frac{-B_{TH} + \sqrt{(B_{TH})^2 - 4} \cdot C_{TH}}{2}
$$
 (22)

$$
RTCMP2 = \frac{1}{\left(\frac{1}{R_{t_{\text{1}}/\text{max}}} - \frac{1}{R_{t_{\text{2}}/\text{max}} + RTCMP1}\right)}
$$
(23)

#### **Droop Resistor**

The inductor DC resistance is utilized to sense the inductor current. The copper wire of inductor has a constant temperature coefficient of 3850 ppm/°C, and therefore the maximum inductor DCR can be calculated from (15), where RL\_tmax and RL\_room are the inductor DCR at maximum temperature  $T_{max}$  and room temperature  $T_{room}$ respectively. After the thermal compensation is achieved using the procedure given above, the droop resistance can be calculated using the following equation.

$$
R_{DRP} = \frac{1}{3} * \frac{R_{FB}}{R_o} * \left(\frac{G_{CS} * R_{L\_Room}}{n}\right) * \left[1 + \frac{R_{L\_room}}{RTCMP3}\right]
$$
(24)

#### **Over-current Threshold**

Once the current report gain and the thermal compensation are calculated the OCP threshold is calculated using the following expression.

$$
I_{ocr} = \frac{1}{1 \cdot \left(\frac{R_{L\_room} \cdot G_{cs}}{n}\right) \cdot \left[1 + \frac{(RTCMP2)II(RTCMP1 + RTHERM\_room)}{RTCMP3}\right]} \times \left(\frac{Number\_of\_active\_phases}{Maximum\_number\_of\_phases}\right)
$$

#### **No Load Output Voltage Setting Resistor RVSETPT,**

A resistor between VSETPT pin and VDAC is used to create output voltage offset VO\_NLOFST, which is the difference between VDAC voltage and output voltage at no load condition. RVSETPT is determined by (26), where IVSETPT is the current flowing out of VSETPT pin as shown in Figure 19.

$$
R_{VSETPT} = \frac{V_{O_NLOFST}}{I_{VSETPT}} \tag{26}
$$

Page 30 of 39 February 12, 2010

(25)

#### **Thermistor RTHERM and Over Temperature Setting Resistors RHOTSET1 and RHOTSET2**

The threshold voltage of VRHOT comparator is fixed at 1.6V, and a negative temperature coefficient (NTC) thermistor  $R_{\text{THERM}}$  is required to sense the temperature of the power stage. If we pre-select  $R_{\text{THERM}}$ , the NTC thermistor resistance at allowed maximum temperature TMAX is calculated from (27).

$$
R_{TMAX} = R_{THERM} * EXP[B_{THERM} * (\frac{1}{T_{L\_MAX}} - \frac{1}{T_{ROM}})]
$$
\n(27)

Select the series resistor  $R_{HOTSET2}$  to linearize the NTC thermistor, which has non-linear characteristics in the operational temperature range. Then calculate  $R_{HOTSET1}$  corresponding to the allowed maximum temperature  $T_{MAX}$ from (28).

$$
R_{HOTSET1} = \frac{(R_{TMAX} + R_{HOTSET2}) * (VCL - 1.6)}{1.6}
$$
 (28)

#### **VCCL Capacitor CVCCL**

 The capacitor is selected based on the stability requirement of the linear regulator and the load current to be driven. The linear regulator supplies the bias and gate drive current of the phase ICs. A 4.7uF normally ensures a stable VCCL performance for Intel VR11.1 applications.

#### **Current Monitor Filter**

A filter is added to isolate the CPU from rapid changes in the load current and trigger false response. A filter with 300 us time constant provides adequate delay for Intel VR11.1 response. A 1k resistor between IMON and local ground helps equalize the source and sink current of the IMON pin.

# *<u><b>IR3503*</u>

#### **DESIGN EXAMPLE**

#### **SPECIFICATIONS**

Input Voltage: VIN =12 V DAC Voltage: VDAC = 1.2 V No Load Output Voltage Offset: VO\_NLOFST = 10 mV Continuous Output Current: IOTDC = 110 A Current for Gain Setting for IMON: IO, PEAK=180 A Current Report Gain = 0.95 V represents IO, PEAK Output Impedance:  $Ro = 0.8$  m $\Omega$ Soft Start Delay Time: TD1 = 0-5 ms Soft Start Time: TD2 = 0.05 ms - 10 ms VID Sample Delay Time: TD3 = 0.05-3 ms VID Rise Time:  $TD4 = 0 - 3.5$  ms VR Ready Delay Time: TD5 = 0.05 - 3 ms Maximum Over Current Delay Time: tOCDEL < 2.5 ms Dynamic VID Up-Slope Slew Rate:  $SR_{up} = 10$  mV/ $\mu$ s Over Temperature Threshold: TMAX = 100 ºC

#### **POWER STAGE**

Phase Number:  $n = 5$ Switching Frequency: fSW = 400 kHz Output Inductors: L = 150 nH, RL =  $0.29$  m $\Omega$ Output Capacitors: Ceramic:  $C = 22\mu F$ , Number N<sub>C</sub> = 50  $SP$  :  $C = 470 \mu F$ , Number N<sub>SP</sub>= 4

#### **IR3503 EXTERNAL COMPONENTS**

#### **Oscillator Resistor Rosc**

Once the switching frequency is chosen, ROSC can be determined from the curve in Figure 6 of this data sheet. For a switching frequency of 400 kHz per phase, choose Rosc =  $30.1 \text{ k}\Omega$ . The reference current is given by 19.9 A. This will also be the bias current for the VSETPT pin.

#### **Soft Start Capacitor CSS/DEL**

Determine the soft start capacitor to meet the specifications of the delay time.

Choose CSS/DEL =  $0.1 \mu$ F. The soft start delay time is

$$
TD1 = \frac{C_{SS/DEL} * 1.4}{I_{CHG}} = \frac{0.1 * 10^{-6} * 1.4}{52.5 * 10^{-6}} = 2.67 mS
$$

The soft start time is

$$
TD2 = \frac{C_{SS/DEL} * 1.1}{I_{CHG}} = \frac{0.1 * 10^{-6} * 1.1}{52.5 * 10^{-6}} = 2.1 mS
$$

The VID sample delay time is

$$
TD3 = \frac{C_{SS/DEL} * (3.2 - 1.4 - 1.1)}{I_{CHG}} = \frac{0.1 * 10^{-6} * 0.7}{52.5 * 10^{-6}} = 1.33 mS
$$

Page 32 of 39 February 12, 2010

# International **TOR** Rectifier

VID rise time is

$$
TD4 = \frac{C_{SS/DEL} * |V_{DAC} - 1.1|}{I_{CHG}} = \frac{0.1 * 10^{-6} * |1.3 - 1.1|}{52.5 * 10^{-6}} = 0.38 mS
$$

The VRRDY delay time is

$$
TD5 = \frac{C_{SS/DEL} * (3.92 - 3)}{I_{CHG}} - TD4 = \frac{0.1 * 10^{-6} * 0.92}{52.5 * 10^{-6}} - TD4 = 1.37 mS
$$

Minimum over current fault latch delay time is

$$
t_{\text{OCDEL}} = \frac{C_{SS/DEL} * 0.12}{I_{\text{OCDISCHG}}} = \frac{0.1 * 10^{-6} * 0.12}{55 * 10^{-6}} = 0.21ms
$$

#### **VDAC Slew Rate Programming Capacitor CVDAC and Resistor RVDAC**

Calculate the VDAC down-slope slew-rate programming capacitor from the required down-slope slew rate. The up-slope slew rate is the same as the down-slope slew rate.

$$
C_{\text{VDAC}} = \frac{I_{\text{SINK}}}{SR_{\text{DOWN}}} = \frac{44 * 10^{-6}}{10 * 10^{-3} / 10^{-6}} = 4.4 nF
$$

A 3.3 nF capacitor can be used. A series resistor is used to stabilize the VDAC buffer.

 $= 53\Omega$  $\cdot \pi \cdot 900kHz \cdot$  $=\frac{1}{2 \cdot \pi \cdot 900kHz \cdot C_{\text{VDAC}}}$  = 53 1  $R_{\text{VDAC}} = \frac{1}{2 \cdot \pi \cdot 900 \text{kHz} \cdot C_{\text{VDAC}}} = 53 \Omega$  . A 50  $\Omega$  resistor is selected.

#### **No Load Output Voltage Setting Resistor RVSETPT**

The bias current of VSETPT pin is 19.9  $\mu$ A with Rosc = 30.1 k $\Omega$ .

$$
R_{\text{vSETPT}} = \frac{V_{O_{\text{NLOFST}}}}{I_{\text{vSETPT}}} = \frac{10*10^{-3}}{19.9*10^{-6}} = 499 \Omega
$$

#### **Current Report Gain and Thermal Compensation**

The reporting gain specifies the maximum load current in the form of a voltage. For this example, the 180 A current represents 0.95 V at IMON. If the thermal effects are neglected (14) can be used to find the reporting gain. However, as the inductor DCR increases with temperature, the thermal compensation string (RTCMP1, RTCMP2, and RTHERM) can be used to compensate this change in DCR.

Assuming  $T_{room} = 25 \,^{\circ}\text{C}$ ,  $T_{max} = 100 \,^{\circ}\text{C}$  the change in DCR can be found using (15)

 $R_{L_{MAX}} = 0.29m * [1 + 3850 * 10^{-6} * (100 - 25)] = 0.374m\Omega$ \_

Pre-select RTCMP3 =1 k $\Omega$ , and R<sub>THERM\_room</sub>=10 k $\Omega$  with  $\beta$ <sub>THERM</sub> = 3380K. RTCMP1 and RTCMP2 can be found out using (16)-(23)

 $\mathsf{RTCMP1} = 9.411~\mathsf{k}\Omega$  $RTCMP2 = 9.24 k\Omega$ 

#### **Droop Resistor**

Based on the above calculation  $R_{DRP}$  can be selected to obtain specific output impedance.

Pre-select R<sub>FB</sub> = 2 k $\Omega$  and using R<sub>O</sub> = 0.8 m $\Omega$ , G<sub>CS</sub> = 33 along with the converter parameters can be plugged into (24) to find out  $R_{\text{DRP}}$ .

$$
R_{DRP} = \frac{1}{3} * \frac{2k\Omega}{0.8m\Omega} * \left(\frac{33 * 0.29m}{5}\right) * \left[1 + \frac{7.699k}{1k}\right] = 13.87k\Omega
$$

#### **Over Current Threshold**

The OCP threshold is fixed at 1.17 V above the VDAC voltage. Therefore, it can be determined based on (25) depending upon the number of active phases in the system as shown below:

$$
5_{-}phase_{-}system_{-}I_{_{ocr}} = \frac{1.17}{\left[\frac{1}{3} \cdot \left(\frac{0.29m \cdot 33}{5}\right) \cdot \left(1 + \frac{(9.24k)II(9.411k + 10k)}{1k}\right)\right]} \times \left(\frac{5}{5}\right) = 252.6A
$$
  

$$
4_{-}phase_{-}system_{-}I_{_{ocr}} = \frac{1.17}{\left[\frac{1}{3} \cdot \left(\frac{0.29m \cdot 33}{5}\right) \cdot \left(1 + \frac{(9.24k)II(9.411k + 10k)}{1k}\right)\right]} \times \left(\frac{4}{5}\right) = 202A
$$
  

$$
1_{-}phase_{-}system_{-}I_{_{ocr}} = \frac{1.17}{\left[\frac{1}{3} \cdot \left(\frac{0.29m \cdot 33}{5}\right) \cdot \left(1 + \frac{(9.24k)II(9.411k + 10k)}{1k}\right)\right]} \times \left(\frac{1}{5}\right) = 50.5A
$$

#### **Thermistor RTHERM and Over Temperature Setting Resistors RHOTSET1 and RHOTSET2**

Choose NTC thermistor RTHERM = 2.2 k $\Omega$ , which has a constant of B<sub>THERM</sub> = 3520, and the NTC thermistor resistance at the allowed maximum temperature  $T<sub>MAX</sub>$  is,

$$
R_{TMAX}=R_{THERM}*EXP[B_{THERM}*(\frac{1}{T_{L\_MAX}}-\frac{1}{T_{\_Room}})]=2.2*10^{3}*EXP[3520*(\frac{1}{273+115}-\frac{1}{273+25})]=142\Omega
$$

Select RHOTSET2 = 931  $\Omega$  to linearize the NTC, which has non-linear characteristics in the operational temperature range.

Then calculate RHOTSET1 corresponding to the allowed maximum temperature  $T_{MAX}$  as shown below:

$$
R_{\text{HOTSET1}} = \frac{(R_{\text{TMAX}} + R_{\text{HOTSET2}}) * (VCCL - 1.6)}{1.6} = \frac{(142 + 931) * (7 - 1.6)}{1.6} = 3.63 \text{k}\Omega, \text{ choose RHOTSET1} = 3.65 \text{ k}\Omega
$$

#### **Layout Guidelines**

The following layout guidelines are recommended to reduce the parasitic inductance and resistance of the PCB layout, therefore minimizing the noise coupled to the IC.

- Dedicate at least one middle layer for a ground plane LGND.
- Since, the centre pad under the IC is the LGND, connect it to the ground plane through at least 4 vias to reduce the routing lengths for components around the control IC
- Connect the ground tab under the control IC to LGND plane through a via.
- Place VCCL decoupling capacitor VCCL as close as possible to VCCL and LGND pins.
- Place the following critical components on the same layer as control IC and position them as close as possible to the respective pins, ROSC, RVDAC, CVDAC, and CSS/DEL. Avoid using any via for the connection.
- Place the compensation components on the same layer as control IC and position them as close as possible to EAOUT, FB, VO and VDRP pins. Avoid using any via for the connection.
- Use Kelvin connections for the remote voltage sense signals, VOSNS+ and VOSNS-, and avoid crossing over the fast transition nodes, i.e. switching nodes, gate drive signals and bootstrap nodes.
- Avoid analog control bus signals, VDAC, IIN, and especially EAOUT, crossing over the fast transition nodes.
- Separate digital bus, CLKOUT, PHSIN and PHSOUT from the analog control bus and other compensation components.



#### **PCB Metal and Component Placement**

- Lead land width should be equal to nominal part lead width. The minimum lead to lead spacing should  $be \geq 0.2$ mm to minimize shorting.
- Lead land length should be equal to maximum part lead length + 0.3 mm outboard extension + 0.05mm inboard extension. The outboard extension ensures a large and inspectable toe fillet, and the inboard extension will accommodate any part misalignment and ensure a fillet.
- Center pad land length and width should be equal to maximum part pad length and width. However, the minimum metal to metal spacing should be  $\geq 0.17$ mm for 2 oz. Copper ( $\geq 0.1$ mm for 1 oz. Copper and  $\geq$ 0.23mm for 3 oz. Copper)
- At least four 0.30mm diameter vias shall be placed in the center of the pad land and connected to ground to reduce the routing lengths for all the components around the control IC.
- No PCB traces should be routed nor vias placed under any of the 4 corners of the IC package. Doing so can cause the IC to rise up from the PCB resulting in poor solder joints to the IC leads.



#### **Solder Resist**

- The solder resist should be pulled away from the metal lead lands by a minimum of 0.06mm. The solder resist mis-alignment is a maximum of 0.05mm and it is recommended that the lead lands are all Non Solder Mask Defined (NSMD). Therefore pulling the S/R 0.06mm will always ensure NSMD pads.
- The minimum solder resist width is 0.13mm.
- At the inside corner of the solder resist where the lead land groups meet, it is recommended to provide a fillet so a solder resist width of  $\geq 0.17$ mm remains.
- The land pad should be Solder Mask Defined (SMD), with a minimum overlap of the solder resist onto the copper of 0.06mm to accommodate solder resist mis-alignment. In 0.5mm pitch cases it is allowable to have the solder resist opening for the land pad to be smaller than the part pad.
- Ensure that the solder resist in-between the lead lands and the pad land is  $\geq 0.15$ mm due to the high aspect ratio of the solder resist strip separating the lead lands from the pad land.
- The vias in the land pad should be tented or plugged from bottom board side with solder resist**.**



#### **Stencil Design**

- The stencil apertures for the lead lands should be approximately 80% of the area of the lead lands. Reducing the amount of solder deposited will minimize the occurrence of lead shorts. Since for 0.5mm pitch devices the leads are only 0.25mm wide, the stencil apertures should not be made narrower; openings in stencils < 0.25mm wide are difficult to maintain repeatable solder release.
- The stencil lead land apertures should therefore be shortened in length by 80% and centered on the lead land.
- The land pad aperture should be striped with 0.25mm wide openings and spaces to deposit approximately 50% area of solder on the center pad. If too much solder is deposited on the center pad the part will float and the lead lands will be open.
- The maximum length and width of the land pad stencil aperture should be equal to the solder resist opening minus an annular 0.2mm pull back to decrease the incidence of shorting the center land to the lead lands when the part is pushed into the solder paste.



Stencil Aperture All Dimensions in mm

#### **PACKAGE INFORMATION**



32L MLPQ (5 x 5 mm Body)  $-\theta_{JA} = 33 \degree C/W$ ,  $\theta_{JC} = 2.4 \degree C/W$ 

Data and specifications subject to change without notice. This product has been designed and qualified for the Consumer market. Qualification Standards can be found on IR's Web site.

0.50

International **IGR** Rectifier

**IR WORLD HEADQUARTERS:** 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903Visit us at www.irf.com for sales contact information**.** www.irf.com

 $0.30$ 

 $0.5$  REF

0.55 REF

 $0.40$ 

0.125 TYP

e

Ģ L

 $\mathsf{R}$