# NTS0102-Q100 # Dual supply translating transceiver; open drain; auto direction sensing Rev. 1 — 27 February 2013 **Product data sheet** ### 1. General description The NTS0102-Q100 is a 2-bit, dual supply translating transceiver with auto direction sensing, that enables bidirectional voltage level translation. It features two 2-bit input-output ports (An and Bn), one output enable input (OE) and two supply pins ( $V_{CC(A)}$ and $V_{CC(B)}$ ). $V_{CC(A)}$ can be supplied at any voltage between 1.65 V and 3.6 V and $V_{CC(B)}$ can be supplied at any voltage between 2.3 V and 5.5 V, making the device suitable for translating between any of the voltage nodes (1.8 V, 2.5 V, 3.3 V and 5.0 V). Pins An and OE are referenced to $V_{CC(A)}$ and pins Bn are referenced to $V_{CC(B)}$ . A LOW level at pin OE causes the outputs to assume a high-impedance OFF-state. This device is fully specified for partial power-down applications using $I_{OFF}$ . The $I_{OFF}$ circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. #### 2. Features and benefits - Automotive product qualification in accordance with AEC-Q100 (Grade 1) - ◆ Specified from -40 °C to +85 °C and from -40 °C to +125 °C - Wide supply voltage range: - ◆ V<sub>CC(A)</sub>: 1.65 V to 3.6 V and V<sub>CC(B)</sub>: 2.3 V to 5.5 V - Maximum data rates: - Push-pull: 50 Mbps - I<sub>OFF</sub> circuitry provides partial Power-down mode operation - Inputs accept voltages up to 5.5 V - ESD protection: - ◆ MIL-STD-883, method 3015 Class 2 exceeds 2500 V for A port - ◆ MIL-STD-883, method 3015 Class 3B exceeds 8000 V for B port - ◆ HBM JESD22-A114E Class 2 exceeds 2500 V for A port - ◆ HBM JESD22-A114E Class 3B exceeds 8000 V for B port - $\bullet$ MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 $\Omega$ ) - Latch-up performance exceeds 100 mA per JESD 78B Class II - Multiple package options # 3. Applications - I<sup>2</sup>C/SMBus - UART - GPIO # 4. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | |----------------|------------------------|--------|------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Temperature range Name | | Description | Version | | | | | | NTS0102DP-Q100 | –40 °C to +125 °C | TSSOP8 | plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm | SOT505-2 | | | | | | NTS0102GD-Q100 | –40 °C to +125 °C | XSON8 | plastic extremely thin small outline package; no leads; 8 terminals; body $3 \times 2 \times 0.5$ mm | SOT996-2 | | | | | # 5. Marking #### Table 2. Marking | Type number | Marking code | |----------------|--------------| | NTS0102DP-Q100 | s02 | | NTS0102GD-Q100 | s02 | # 6. Functional diagram ### 7. Pinning information #### 7.1 Pinning #### 7.2 Pin description Table 3. Pin description | Symbol | Pin | Description | |--------------------|------|----------------------------------------------------------------------| | B2, B1 | 1, 8 | data input or output (referenced to $V_{\text{CC}(B)}$ ) | | GND | 2 | ground (0 V) | | V <sub>CC(A)</sub> | 3 | supply voltage A | | A2, A1 | 4, 5 | data input or output (referenced to V <sub>CC(A)</sub> ) | | OE | 6 | output enable input (active HIGH; referenced to $V_{\text{CC}(A)}$ ) | | $V_{CC(B)}$ | 7 | supply voltage B | | n.c. | - | not connected | # 8. Functional description Table 4. Function table[1] | Supply voltage | | Input | Input/output | | |------------------------------|----------------|-------|-----------------|-----------------| | $V_{CC(A)}$ $V_{CC(B)}$ | | OE | An | Bn | | 1.65 V to V <sub>CC(B)</sub> | 2.3 V to 5.5 V | L | Z | Z | | 1.65 V to V <sub>CC(B)</sub> | 2.3 V to 5.5 V | Н | input or output | output or input | | GND[2] | GND[2] | Χ | Z | Z | $<sup>[1] \</sup>quad \ \ H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = don't \ care; \ Z = high-impedance \ OFF-state.$ <sup>[2]</sup> When either $V_{CC(A)}$ or $V_{CC(B)}$ is at GND level, the device goes into power-down mode. ### 9. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|--------------------------------------------------------------------|--------------------|------------------------|------| | $V_{CC(A)}$ | supply voltage A | | -0.5 | +6.5 | V | | $V_{CC(B)}$ | supply voltage B | | -0.5 | +6.5 | V | | $V_{I}$ | input voltage | A port and OE input | <u>[1][2]</u> –0.5 | +6.5 | V | | | | B port | [1][2] -0.5 | +6.5 | V | | Vo | output voltage | Active mode | [1][2] | | | | | | A or B port | -0.5 | V <sub>CCO</sub> + 0.5 | V | | | | Power-down or 3-state mode | <u>[1]</u> | | | | | | A port | -0.5 | +4.6 | V | | | | B port | 3-state mode [1] | +6.5 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | -50 | - | mA | | I <sub>OK</sub> | output clamping current | V <sub>O</sub> < 0 V | -50 | - | mA | | Io | output current | $V_O = 0 V \text{ to } V_{CCO}$ | <u>[2]</u> - | ±50 | mA | | I <sub>CC</sub> | supply current | I <sub>CC(A)</sub> or I <sub>CC(B)</sub> | - | 100 | mA | | I <sub>GND</sub> | ground current | | -100 | - | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | <u>[3]</u> _ | 250 | mW | <sup>[1]</sup> The minimum input and minimum output voltage ratings may be exceeded if the input and output current ratings are observed. ### 10. Recommended operating conditions Table 6. Recommended operating conditions[1][2] | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------| | $V_{CC(A)}$ | supply voltage A | | 1.65 | 3.6 | V | | V <sub>CC(B)</sub> | supply voltage B | | 2.3 | 5.5 | V | | T <sub>amb</sub> | ambient temperature | | -40 | +125 | °C | | Δt/ΔV | input transition rise and fall rate | A or B port; push-pull driving | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | - | 10 | ns/V | | | | OE input | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | - | 10 | ns/V | <sup>[1]</sup> The A and B sides of an unused I/O pair must be held in the same state, both at $V_{\text{CCI}}$ or both at GND. <sup>[2]</sup> V<sub>CCO</sub> is the supply voltage associated with the output. <sup>[3]</sup> For TSSOP8 package: above 55 °C the value of P<sub>tot</sub> derates linearly with 2.5 mW/K. For XSON8 package: above 118 °C the value of P<sub>tot</sub> derates linearly with 7.8 mW/K. <sup>[2]</sup> $V_{CC(A)}$ must be less than or equal to $V_{CC(B)}$ . #### 11. Static characteristics Table 7. Typical static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V); T<sub>amb</sub> = 25 °C. | | , , | , 3 | // Giiik | , | | | | |------------------|------------------------------|----------------------------------------------------------------------------------------------------|----------|------|-----|-----|------| | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | II | input leakage current | OE input; $V_I$ = 0 V to 3.6 V; $V_{CC(A)}$ = 1.65 V to 3.6 V; $V_{CC(B)}$ = 2.3 V to 5.5 V | | - | - | ±1 | μА | | I <sub>OZ</sub> | OFF-state output current | A or B port; $V_O$ = 0 V or $V_{CCO}$ ; $V_{CC(A)}$ = 1.65 V to 3.6 V $V_{CC(B)}$ = 2.3 V to 5.5 V | V; [ | 1] - | - | ±1 | μА | | I <sub>OFF</sub> | power-off<br>leakage current | A port; $V_1$ or $V_O = 0$ V to 3.6 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 0$ V to 5.5 V | | - | - | ±1 | μА | | | | B port; $V_1$ or $V_O = 0$ V to 5.5 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0$ V to 3.6 V | | - | - | ±1 | μА | | C <sub>I</sub> | input<br>capacitance | OE input; $V_{CC(A)} = 3.3 \text{ V}$ ; $V_{CC(B)} = 3.3 \text{ V}$ | | - | 1 | - | pF | | C <sub>I/O</sub> | input/output | A port | | - | 5 | - | pF | | | capacitance | B port | | - | 8.5 | - | pF | | | | A or B port; $V_{CC(A)} = 3.3 \text{ V}$ ; $V_{CC(B)} = 3.3 \text{ V}$ | | - | 11 | - | pF | | | | | | | | | | <sup>[1]</sup> V<sub>CCO</sub> is the supply voltage associated with the output. Table 8. Typical supply current At recommended operating conditions; voltages are referenced to GND (ground = 0 V); T<sub>amb</sub> = 25 °C. | V <sub>CC(A)</sub> | | | | | | | Unit | | |--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------|--| | | 2.5 V | | 3.3 V | 3.3 V | | | | | | | I <sub>CC(A)</sub> | I <sub>CC(B)</sub> | I <sub>CC(A)</sub> | I <sub>CC(B)</sub> | I <sub>CC(A)</sub> | I <sub>CC(B)</sub> | | | | 1.8 V | 0.1 | 0.5 | 0.1 | 1.5 | 0.1 | 4.6 | μΑ | | | 2.5 V | 0.1 | 0.1 | 0.1 | 0.8 | 0.1 | 3.8 | μΑ | | | 3.3 V | • | - | 0.1 | 0.1 | 0.1 | 2.8 | μΑ | | Table 9. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | -40 °C to | +85 °C | -40 °C to | +125 °C | Unit | |-----------|------------|---------------------------------------------------------------------------------------------------|------------|------------------------|--------|------------------------|---------|------| | | | | | Min | Max | Min | Max | | | $V_{IH}$ | HIGH-level | A port | | | | | | | | input vol | | $V_{CC(A)} = 1.65 \text{ V to } 1.95 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | [1] | V <sub>CCI</sub> - 0.2 | - | V <sub>CCI</sub> - 0.2 | - | V | | | | $V_{CC(A)} = 2.3 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | <u>[1]</u> | $V_{CCI} - 0.4$ | - | $V_{\text{CCI}} - 0.4$ | - | V | | | | B port | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | [1] | $V_{CCI}-0.4$ | - | V <sub>CCI</sub> – 0.4 | - | V | | | | OE input | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | 0.65V <sub>CC(A)</sub> | - | 0.65V <sub>CC(A)</sub> | - | V | **Table 9. Static characteristics** ...continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | -40 °C t | to +85 °C | -40 °C to | Unit | | |-----------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------------------------|----------------------|-----------------------------|----| | | | | | Min | Max | Min | Max | | | V <sub>IL</sub> | LOW-level | A or B port | | | ' | | • | | | | input voltage | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 0.15 | - | 0.15 | V | | | | OE input | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 0.35V <sub>CC(A)</sub> | - | 0.35V <sub>CC(A)</sub> | V | | V <sub>ОН</sub> | HIGH-level | $I_{O} = -20 \mu A$ | | | | | | | | | output voltage | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | [2] | 0.67V <sub>CCO</sub> | - | 0.67V <sub>CCO</sub> | - | V | | V <sub>OL</sub> | LOW-level | A or B port; $I_0 = 1 \text{ mA}$ | [2] | | | | | | | | output voltage | $V_I \le 0.15 \text{ V};$<br>$V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 0.4 | - | 0.4 | V | | l | input leakage<br>current | OE input; $V_I = 0 \text{ V to } 3.6 \text{ V};$ $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$ $V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | ±2 | - | ±12 | μΑ | | OZ | OFF-state output current | A or B port; $V_O = 0 \text{ V or } V_{CCO}$ ; $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V}$ ; $V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | [2] | - | ±2 | - | ±12 | μΑ | | OFF | power-off<br>leakage | A port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 0$ V to 5.5 V | | - | <u>±2</u> | - | ±12 | μΑ | | | current | B port; $V_1$ or $V_0 = 0$ V to 3.6 V; $V_{CC(B)} = 0$ V; $V_{CC(A)} = 0$ V to 3.6 V | | - | ±2 | - | ±12 | μΑ | | CC | supply current | $V_I = 0 \text{ V or } V_{CCI}; I_O = 0 \text{ A}$ | [1] | | | | ±12 ±12 ±12 ±12 15 15 -8 | | | | | I <sub>CC(A)</sub> | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 2.4 | - | 15 | μΑ | | | | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$ | | - | 2.2 | - | 15 | μΑ | | | | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 5.5 \text{ V}$ | | - | -1 | - | -8 | μΑ | | | | I <sub>CC(B)</sub> | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 12 | - | 30 | μΑ | | | | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$ | - –1 | - | -5 | μΑ | | | | | | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 5.5 \text{ V}$ | | - | 1 | - | 6 | μΑ | | | | $I_{CC(A)} + I_{CC(B)}$ | | | | | | | | | | $V_{CC(A)} = 1.65 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 2.3 \text{ V to } 5.5 \text{ V}$ | | - | 14.4 | - | 30 | μΑ | <sup>[1]</sup> $V_{CCI}$ is the supply voltage associated with the input. <sup>[2]</sup> $V_{CCO}$ is the supply voltage associated with the output. # 12. Dynamic characteristics Table 10. Dynamic characteristics for temperature range –40 °C to +85 °C[1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 6; for wave forms see Figure 4 and Figure 5. | Symbol | Parameter | Conditions | | | | Vc | C(B) | | | Unit | |----------------------|-------------------------------|---------------------------|-----|---------|---------|-----|---------|-------|---------|------| | | | | | 2.5 V ± | ± 0.2 V | | ± 0.3 V | 5.0 V | ± 0.5 V | | | | | | | Min | Max | Min | Max | Min | Max | | | V <sub>CC(A)</sub> = | 1.8 V ± 0.15 V | | ' | | 1 | | | | | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | 4.6 | - | 4.7 | - | 5.8 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | 6.8 | - | 6.8 | - | 7.0 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | 4.4 | - | 4.5 | - | 4.7 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | 5.3 | - | 4.5 | - | 0.5 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | 200 | - | 200 | - | 200 | ns | | t <sub>dis</sub> | disable time | OE to A; no external load | [2] | - | 25 | - | 25 | - | 25 | ns | | | | OE to B; no external load | [2] | - | 25 | - | 25 | - | 25 | ns | | | | OE to A | | - | 230 | - | 230 | - | 230 | ns | | | | OE to B | | - | 200 | - | 200 | - | 200 | ns | | 1 - 1 | LOW to HIGH | A port | | 3.2 | 9.5 | 2.3 | 9.3 | 1.8 | 7.6 | ns | | | output transition time | B port | | 3.3 | 10.8 | 2.7 | 9.1 | 2.7 | 7.6 | ns | | · · · · <del>-</del> | HIGH to LOW | A port | | 2.0 | 5.9 | 1.9 | 6.0 | 1.7 | 13.3 | ns | | | output transition time | B port | | 2.9 | 7.6 | 2.8 | 7.5 | 2.8 | 10.0 | ns | | t <sub>sk(o)</sub> | output skew time | between channels | [3] | - | 0.7 | - | 0.7 | - | 0.7 | ns | | tw | pulse width | data inputs | | 20 | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | 50 | - | 50 | - | 50 | Mbp | | $V_{CC(A)} =$ | 2.5 V ± 0.2 V | | | | | | | | | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | 3.2 | - | 3.3 | - | 3.4 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | 3.5 | - | 4.1 | - | 4.4 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | 3.0 | - | 3.6 | - | 4.3 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | 2.5 | - | 1.6 | - | 0.7 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | 200 | - | 200 | - | 200 | ns | | ·dis | disable time | OE to A; no external load | [2] | - | 20 | - | 20 | - | 20 | ns | | | | OE to B; no external load | [2] | - | 20 | - | 20 | - | 20 | ns | | | | OE to A | | - | 200 | - | 200 | - | 200 | ns | | | | OE to B | | - | 200 | - | 200 | - | 200 | ns | | TLH | LOW to HIGH | A port | | 2.8 | 7.4 | 2.6 | 6.6 | 1.8 | 6.2 | ns | | | output transition time | B port | | 3.2 | 8.3 | 2.9 | 7.9 | 2.4 | 6.8 | ns | NTS0102-Q100 All information provided in this document is subject to legal disclaimers. Table 10. Dynamic characteristics for temperature range –40 °C to +85 °C[1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 6; for wave forms see Figure 4 and Figure 5. | Symbol | Parameter | Conditions | Conditions | | V <sub>CC(B)</sub> | | | | | | |--------------------|-----------------------------------|---------------------------|------------|---------|--------------------|---------|---------|-------|---------|------| | | | | | 2.5 V : | ± 0.2 V | 3.3 V : | ± 0.3 V | 5.0 V | ± 0.5 V | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>THL</sub> | HIGH to LOW | A port | | 1.9 | 5.7 | 1.9 | 5.5 | 1.8 | 5.3 | ns | | | output transition<br>time | B port | | 2.2 | 7.8 | 2.4 | 6.7 | 2.6 | 6.6 | ns | | t <sub>sk(o)</sub> | output skew time | between channels | [3] | - | 0.7 | - | 0.7 | - | 0.7 | ns | | $t_{VV}$ | pulse width | data inputs | | 20 | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | 50 | - | 50 | - | 50 | Mbps | | $V_{CC(A)} =$ | $3.3 \text{ V} \pm 0.3 \text{ V}$ | | | | | | | | | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | - | - | 2.4 | - | 3.1 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | - | - | 4.2 | - | 4.4 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | - | - | 2.5 | - | 3.3 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | - | - | 2.5 | - | 2.6 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | - | - | 200 | - | 200 | ns | | t <sub>dis</sub> | disable time | OE to A; no external load | [2] | - | - | - | 15 | - | 15 | ns | | | | OE to B; no external load | [2] | - | - | - | 15 | - | 15 | ns | | | | OE to A | | - | - | - | 260 | - | 260 | ns | | | | OE to B | | - | - | - | 200 | - | 200 | ns | | t <sub>TLH</sub> | LOW to HIGH | A port | | - | - | 2.3 | 5.6 | 1.9 | 5.9 | ns | | | output transition time | B port | | - | - | 2.5 | 6.4 | 2.1 | 7.4 | ns | | t <sub>THL</sub> | HIGH to LOW | A port | | - | - | 2.0 | 5.4 | 1.9 | 5.0 | ns | | | output transition time | B port | | - | - | 2.3 | 7.4 | 2.4 | 7.6 | ns | | t <sub>sk(o)</sub> | output skew time | between channels | [3] | - | - | - | 0.7 | - | 0.7 | ns | | t <sub>W</sub> | pulse width | data inputs | | - | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | - | - | 50 | - | 50 | Mbps | <sup>[1]</sup> $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ . <sup>[2]</sup> Delay between OE going LOW and when the outputs are actually disabled. <sup>[3]</sup> Skew between any two outputs of the same package switching in the same direction. Table 11. Dynamic characteristics for temperature range -40 °C to +125 °C[1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 6; for wave forms see Figure 4 and Figure 5. | Symbol | Parameter | Conditions | | | V <sub>CC(B)</sub> | | | | | Unit | |---------------------------|-------------------------------|---------------------------|-----|---------------|--------------------|-----------------------------------|------|---------------|------|------| | | | | | 2.5 V ± 0.2 V | | $3.3 \text{ V} \pm 0.3 \text{ V}$ | | 5.0 V ± 0.5 V | | | | | | | | Min | Max | Min | Max | Min | Max | | | V <sub>CC(A)</sub> = | 1.8 V ± 0.15 V | | | | | | | | ' | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | 5.8 | - | 5.9 | - | 7.3 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | 8.5 | - | 8.5 | - | 8.8 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | 5.5 | - | 5.7 | - | 5.9 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | 6.7 | - | 5.7 | - | 0.7 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | 200 | - | 200 | - | 200 | ns | | t <sub>dis</sub> | disable time | OE to A; no external load | [2] | - | 30 | - | 30 | - | 30 | ns | | | | OE to B; no external load | [2] | - | 30 | - | 30 | - | 30 | ns | | | | OE to A | | - | 250 | - | 250 | - | 250 | ns | | | | OE to B | | - | 220 | - | 220 | - | 220 | ns | | t <sub>TLH</sub> | LOW to HIGH | A port | | 3.2 | 11.9 | 2.3 | 11.7 | 1.8 | 9.5 | ns | | | output transition time | B port | | 3.3 | 13.5 | 2.7 | 11.4 | 2.7 | 9.5 | ns | | = | HIGH to LOW | A port | | 2.0 | 7.4 | 1.9 | 7.5 | 1.7 | 16.7 | ns | | output transition<br>time | | B port | | 2.9 | 9.5 | 2.8 | 9.4 | 2.8 | 12.5 | ns | | t <sub>sk(o)</sub> | output skew time | between channels | [3] | - | 8.0 | - | 8.0 | - | 0.8 | ns | | t <sub>W</sub> | pulse width | data inputs | | 20 | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | 50 | - | 50 | - | 50 | Mbp | | $V_{CC(A)} =$ | 2.5 V ± 0.2 V | | | | | | | | | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | 4.0 | - | 4.2 | - | 4.3 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | 4.4 | - | 5.2 | - | 5.5 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | 3.8 | - | 4.5 | - | 5.4 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | 3.2 | - | 2.0 | - | 0.9 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | 200 | - | 200 | - | 200 | ns | | dis | disable time | OE to A; no external load | [2] | - | 25 | - | 25 | - | 25 | ns | | | | OE to B; no external load | [2] | - | 25 | - | 25 | - | 25 | ns | | | | OE to A | | - | 220 | - | 220 | - | 220 | ns | | | | OE to B | | - | 220 | - | 220 | - | 220 | ns | | t <sub>TLH</sub> | LOW to HIGH | A port | | 2.8 | 9.3 | 2.6 | 8.3 | 1.8 | 7.8 | ns | | | output transition time | B port | | 3.2 | 10.4 | 2.9 | 9.7 | 2.4 | 8.3 | ns | Table 11. Dynamic characteristics for temperature range -40 °C to +125 °C $\frac{[1]}{}$ ... continued Voltages are referenced to GND (ground = 0 V); for test circuit see $\frac{Figure\ 6}{}$ ; for wave forms see $\frac{Figure\ 4}{}$ and $\frac{Figure\ 5}{}$ . | Symbol | Parameter | Conditions | | V <sub>CC(B)</sub> | | | | | | Unit | |------------------------|-------------------------------|---------------------------|-----|--------------------|---------|---------|-----|---------|---------|------| | | | | | 2.5 V : | ± 0.2 V | 3.3 V ± | | 5.0 V : | ± 0.5 V | | | | | | | Min | Max | Min | Max | Min | Max | | | $t_{THL}$ | HIGH to LOW | A port | | 1.9 | 7.2 | 1.9 | 6.9 | 1.8 | 6.7 | ns | | | output transition time | B port | | 2.2 | 9.8 | 2.4 | 8.4 | 2.6 | 8.3 | ns | | $t_{sk(o)}$ | output skew time | between channels | [3] | - | 8.0 | - | 8.0 | - | 0.8 | ns | | t <sub>W</sub> | pulse width | data inputs | | 20 | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | 50 | - | 50 | - | 50 | Mbps | | $V_{CC(A)} =$ | $3.3~V\pm0.3~V$ | | | | | | | | | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | A to B | | - | - | - | 3.0 | - | 3.9 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | A to B | | - | - | - | 5.3 | - | 5.5 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | B to A | | - | - | - | 3.2 | - | 4.2 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | B to A | | - | - | - | 3.2 | - | 3.3 | ns | | t <sub>en</sub> | enable time | OE to A; B | | - | - | - | 200 | - | 200 | ns | | t <sub>dis</sub> | disable time | OE to A; no external load | [2] | - | - | - | 20 | - | 20 | ns | | | | OE to B; no external load | [2] | - | - | - | 20 | - | 20 | ns | | | | OE to A | | - | - | - | 280 | - | 280 | ns | | | | OE to B | | - | - | - | 220 | - | 220 | ns | | t <sub>TLH</sub> | LOW to HIGH | A port | | - | - | 2.3 | 7.0 | 1.9 | 7.4 | ns | | | output transition time | B port | | - | - | 2.5 | 8.0 | 2.1 | 9.3 | ns | | t <sub>THL</sub> | HIGH to LOW | A port | | - | - | 2.0 | 6.8 | 1.9 | 6.3 | ns | | output transition time | | B port | | - | - | 2.3 | 9.3 | 2.4 | 9.5 | ns | | $t_{sk(o)}$ | output skew time | between channels | [3] | - | - | - | 8.0 | - | 8.0 | ns | | $t_{W}$ | pulse width | data inputs | | - | - | 20 | - | 20 | - | ns | | f <sub>data</sub> | data rate | | | - | - | - | 50 | - | 50 | Mbps | <sup>[1]</sup> $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ . <sup>[2]</sup> Delay between OE going LOW and when the outputs are actually disabled. <sup>[3]</sup> Skew between any two outputs of the same package switching in the same direction. #### 13. Waveforms Measurement points are given in Table 12. $V_{OL}$ and $V_{OH}$ are typical output voltage levels that occur with the output load. Fig 4. The data input (An, Bn) to data output (Bn, An) propagation delay times Fig 5. Enable and disable times Table 12. Measurement points[1][2] | Supply voltage | Input | Output | | | | |-------------------------------------|---------------------|---------------------|--------------------------|--------------------------|--| | V <sub>CCO</sub> | V <sub>M</sub> | V <sub>M</sub> | V <sub>X</sub> | V <sub>Y</sub> | | | $1.8~V\pm0.15~V$ | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.15 V | $V_{OH} - 0.15 V$ | | | $2.5~\textrm{V}\pm0.2~\textrm{V}$ | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> – 0.15 V | | | 3.3 V $\pm$ 0.3 V | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | $V_{OL}$ + 0.3 $V$ | $V_{OH}-0.3\ V$ | | | $5.0~\textrm{V} \pm 0.5~\textrm{V}$ | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V | | <sup>[1]</sup> $V_{CCI}$ is the supply voltage associated with the input. [2] V<sub>CCO</sub> is the supply voltage associated with the output. NTS0102-Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved. Test data is given in Table 13. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz; $Z_0 = 50~\Omega$ ; dV/dt $\geq$ 1.0 V/ns. R<sub>L</sub> = Load resistance. C<sub>L</sub> = Load capacitance including jig and probe capacitance. V<sub>EXT</sub> = External voltage for measuring switching times. Fig 6. Test circuit for measuring switching times Table 13. Test data | Supply voltage | Input | | Load | V <sub>EXT</sub> | | | | | |--------------------|--------------------|--------------------|-----------------|------------------|--------------------|-------------------------------------|-------------------------------------|-----------------------------------------| | V <sub>CC(A)</sub> | V <sub>CC(B)</sub> | V <sub>I</sub> [1] | Δt/ΔV | CL | R <sub>L</sub> [2] | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> [3] | | 1.65 V to 3.6 V | 2.3 V to 5.5 V | $V_{\text{CCI}}$ | $\leq$ 1.0 ns/V | 15 pF | 50 kΩ, 1 MΩ | open | open | 2V <sub>CCO</sub> | - [1] $V_{CCI}$ is the supply voltage associated with the input. - [2] For measuring data rate, pulse width, propagation delay and output rise and fall measurements, R<sub>L</sub> = 1 MΩ; for measuring enable and disable times, R<sub>L</sub> = 50 KΩ. - [3] V<sub>CCO</sub> is the supply voltage associated with the output. ### 14. Application information #### 14.1 Applications Voltage level-translation applications. The NTS0102-Q100 can be used in point-to-point applications to interface between devices or systems operating at different supply voltages. The device is primarily targeted at I<sup>2</sup>C or 1-wire which use open-drain drivers. It may also be used in applications where push-pull drivers are connected to the ports although the NTB0102-Q100 may be more suitable. # 14.2 Architecture The architecture of the NTS0102-Q100 is shown in <u>Figure 8</u>. The device does not require an extra input signal to control the direction of data flow from A to B or B to A. The NTS0102-Q100 is a "switch" type voltage translator, it employs two key circuits to enable voltage translation: - 1. A pass-gate transistor (N-channel) that ties the ports together. - 2. An output edge-rate accelerator that detects and accelerates rising edges on the I/O pins. NTS0102-Q100 NXP Semiconductors NTS0102-Q100 #### Dual supply translating transceiver; open drain; auto direction sensing The gate bias voltage of the pass gate transistor (T3) is set at approximately one threshold voltage above the $V_{CC}$ level of the low-voltage side. During a LOW-to-HIGH transition, the output one-shot accelerates the output transition by switching on the PMOS transistors (T1, T2). This action bypasses the 10 $k\Omega$ pull-up resistors and increases current drive capability. The one-shot is activated once the input transition reaches approximately $V_{CCI}/2$ . It is de-activated approximately 50 ns after the output reaches $V_{CCO}/2$ . During the acceleration time, the driver output resistance is between approximately 50 $\Omega$ and 70 $\Omega$ . To avoid signal contention and minimize dynamic $I_{CC}$ , before applying a signal in the opposite direction, wait for the one-shot circuit to turn-off. Pull-up resistors are included in the device for DC current sourcing capability. #### 14.3 Input driver requirements As the NTS0102-Q100 is a switch type translator, properties of the input driver directly affect the output signal. The external open-drain or push-pull driver applied to an I/O, determines the static current sinking capability of the system. The max data rate, HIGH-to-LOW output transition time ( $t_{THL}$ ) and propagation delay ( $t_{PHL}$ ) are dependent upon the output impedance and edge-rate of the external driver. The limits provided for these parameters in the data sheet assume a driver with output impedance below 50 $\Omega$ is used. #### 14.4 Output load considerations The maximum lumped capacitive load that can be driven is dependant upon the one-shot pulse duration. In cases with very heavy capacitive loading, there is a risk that the output does not reach the positive rail within the one-shot pulse duration. To avoid excessive capacitive loading and to ensure correct triggering of the one-shot, use short trace lengths and low capacitance connectors on NTS0102-Q100 PCB layouts. To ensure low impedance termination and avoid output signal oscillations and one-shot retriggering, limit the length of the PCB trace. The PCB trace should be such that the round-trip delay of any reflection is within the one-shot pulse duration (approximately 50 ns). #### 14.5 Power-up During operation $V_{CC(A)}$ must never be higher than $V_{CC(B)}$ , however during power-up $V_{CC(A)} \ge V_{CC(B)}$ does not damage the device, so either power supply can be ramped up first. There is no special power-up sequencing required. The NTS0102-Q100 includes circuitry that disables all output ports when either $V_{CC(A)}$ or $V_{CC(B)}$ is switched off. #### 14.6 Enable and disable An output enable input (OE) is used to disable the device. Setting OE = LOW causes all I/Os to assume the high-impedance OFF-state. The disable time ( $t_{dis}$ with no external load) indicates the delay between when OE goes LOW and when outputs actually become disabled. The enable time ( $t_{en}$ ) indicates the amount of time to allow for one one-shot circuit to become operational after OE is taken HIGH. To ensure the high-impedance OFF-state during power-up or power-down, pin OE should be tied to GND through a pull-down resistor. The current-sourcing capability of the driver determines the minimum value of the resistor. NXP Semiconductors NTS0102-Q100 Dual supply translating transceiver; open drain; auto direction sensing #### 14.7 Pull-up or pull-down resistors on I/Os lines Each A port I/O has an internal 10 k $\Omega$ pull-up resistor to $V_{CC(A)}$ . Each B port I/O has an internal 10 k $\Omega$ pull-up resistor to $V_{CC(B)}$ . If a smaller value of pull-up resistor is required, an external resistor must be added parallel to the internal 10 k $\Omega$ . The reduction in the value of the pull-up resistor affects the $V_{OL}$ level. When OE goes LOW, the internal pull-ups of the NTS0102-Q100 are disabled. ### 15. Package outline TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm; lead length 0.5 mm SOT505-2 Fig 9. Package outline SOT505-2 (TSSOP8) NTS0102-Q100 Fig 10. Package outline SOT996-2 (XSON8) # 16. Abbreviations #### Table 14. Abbreviations | Acronym | Description | |------------------|---------------------------------------------| | CMOS | Complementary Metal Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | GPIO | General Purpose Input Output | | HBM | Human Body Model | | I <sup>2</sup> C | Inter-Integrated Circuit | | MIL | Military | | MM | Machine Model | | PCB | Printed Circuit Board | | PMOS | Positive Metal Oxide Semiconductor | | SMBus | System Management Bus | | UART | Universal Asynchronous Receiver Transmitter | | UTLP | Ultra Thin Leadless Package | # 17. Revision history #### Table 15. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |------------------|--------------|--------------------|---------------|------------| | NTS0102_Q100 v.1 | 20130227 | Product data sheet | - | - | ### 18. Legal information #### 18.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 18.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 18.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. NXP Semiconductors NTS0102-Q100 #### Dual supply translating transceiver; open drain; auto direction sensing No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 18.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 19. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ### 20. Contents | 1 | General description | |------|-------------------------------------------------| | 2 | Features and benefits | | 3 | Applications | | 4 | Ordering information | | 5 | Marking | | 6 | Functional diagram | | 7 | Pinning information | | 7.1 | Pinning | | 7.2 | Pin description | | 8 | Functional description 3 | | 9 | Limiting values 4 | | 10 | Recommended operating conditions 4 | | 11 | Static characteristics 5 | | 12 | Dynamic characteristics | | 13 | Waveforms | | 14 | Application information | | 14.1 | Applications | | 14.2 | Architecture | | 14.3 | Input driver requirements | | 14.4 | Output load considerations | | 14.5 | Power-up | | 14.6 | Enable and disable | | 14.7 | Pull-up or pull-down resistors on I/Os lines 15 | | 15 | Package outline | | 16 | Abbreviations | | 17 | Revision history 18 | | 18 | Legal information 19 | | 18.1 | Data sheet status | | 18.2 | Definitions | | 18.3 | Disclaimers | | 18.4 | Trademarks | | 19 | Contact information | | 20 | Contents 21 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.