# **PTN3355**

# Low power DisplayPort to VGA adapter with integrated 1:2 VGA switch

Rev. 3.1 — 4 November 2016

**Product data sheet** 

# 1. General description

PTN3355 is a DisplayPort to VGA adapter with an integrated 1: 2 VGA switch optimized primarily for motherboard applications, to convert a DisplayPort signal from the chip set to an analog video signal that directly connects to the VGA connector. PTN3355 integrates a DisplayPort receiver, a high-speed triple video digital-to-analog converter and 1: 2 VGA switch that supports a wide range of display resolutions, for example, VGA to WUXGA (see Table 9). PTN3355 supports either one or two DisplayPort lanes operating at either 2.7 Gbit/s or 1.62 Gbit/s per lane.

PTN3355 supports I<sup>2</sup>C-bus over AUX per *DisplayPort standard* (Ref. 1), and bridges the VESA DDC channel to the DisplayPort Interface.

PTN3355 is powered from a 3.3 V power supply and consumes approximately 200 mW of power for video streaming in WUXGA resolution and 410  $\mu W$  of power in Low-power mode. The VGA output is powered down when there is no valid DisplayPort source data being transmitted. PTN3355 also aids in monitor detection by performing load sensing on RGB lines and reporting sink connection status to the source.

### 2. Features and benefits

### 2.1 VESA-compliant DisplayPort converter

- Main Link: 1-lane and 2-lane modes supported
  - ◆ HBR (High Bit Rate) at 2.7 Gbit/s per lane
  - RBR (Reduced Bit Rate) at 1.62 Gbit/s per lane
  - ◆ BER (Bit Error Rate) better than 10<sup>-9</sup>
  - DisplayPort Link down-spreading supported
- 1 MHz AUX channel
  - Supports native AUX CH syntax
  - ◆ Supports I<sup>2</sup>C-bus over AUX CH syntax
- Active HIGH Hot Plug Detect (HPD) signal to the source

### 2.2 VESA-compliant eDP extensions

- Supports Alternate Scrambler Seed Reset (ASSR)
- Supports Alternate Enhanced Framing mode Enhanced Framing



### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 2.3 DDC channel output

 I<sup>2</sup>C-Over-AUX feature facilitates support of MCCS, DDC/CI, and DDC protocols (see Ref. 2)

### 2.4 Analog video output

- VSIS 1.2 compliance (Ref. 3) for supported video output modes
- Analog RGB current-source outputs
- 3.3 V VSYNC and HSYNC outputs
- Pixel clock up to 240 MHz
- Triple 8-bit Digital-to-Analog Converter (DAC)
- Direct drive of double terminated 75  $\Omega$  load with standard 700 mV (peak-to-peak) signals
- Integrated 1 : 2 VGA switch

### 2.5 General features

- Supports firmware upgradability through 'Flash-over-AUX' scheme for Windows
- Supports firmware upgradability through I<sup>2</sup>C-bus interface
- Monitor presence detection through load detection scheme. Connection/disconnection reported via HPD IRQ and DPCD update.
- Wide set of display resolutions are supported¹:
  - ◆ 1920 × 1440, 60 Hz, 18 bpp, 234 MHz pixel clock rate
  - ◆ 2048 × 1152, 60 Hz (reduced blanking), 24 bpp, 162 MHz pixel clock rate
  - ◆ 2048 × 1536, 50 Hz (reduced blanking), 24 bpp, 167.2 MHz pixel clock rate
  - ◆ WUXGA: 1920 × 1200, 60 Hz, 18 bpp, 193 MHz pixel clock rate
  - ◆ WUXGA: 1920 × 1200, 60 Hz (reduced blanking), 24 bpp, 154 MHz pixel clock rate
  - ◆ UXGA: 1600 × 1200, 60 Hz, 162 MHz pixel clock rate
  - ◆ SXGA: 1280 × 1024, 60 Hz, 108 MHz pixel clock rate
  - ◆ XGA: 1024 × 768, 60 Hz, 65 MHz pixel clock rate
  - ◆ SVGA: 800 × 600, 60 Hz, 40 MHz pixel clock rate
  - ◆ VGA: 640 × 480, 60 Hz, 25 MHz pixel clock rate
  - Any resolution and refresh rates are supported from 25 MHz up to 180 MHz pixel clock rate at 24 bpp, or up to 240 MHz pixel clock rate at 18 bpp
- Bits per color (bpc) supported<sup>1</sup>
  - 6, 8 bits supported
  - ◆ 10, 12, 16 bits supported by truncation to 8 MSBs
- All VGA colorimetry formats (RGB) supported
- Power modes (when the application design is as per Figure 4)
  - ◆ Active-mode power consumption: ~200 mW at WUXGA, 1920 × 1200, 60 Hz (18 bpc)
  - 410 μW at Low-power mode
- Supports slave I<sup>2</sup>C-bus interface for host debugging and configuration

PTN3355

Except for color depth beyond 8 bits, display resolutions and refresh rates are only limited to those which a standard 2-lane DisplayPort configuration is able to support over 2.7 Gbit/s per lane of DP Main Link.

### Low power DP to VGA adapter with integrated 1:2 VGA switch

- Supports flexible choice of timing reference
  - On-board oscillator with external crystal, ceramic resonator
  - ◆ Different frequencies supported: 25 MHz, 27 MHz, 33 MHz
- ESD protection: 7.5 kV HBM
- Single power supply (3.3 V) for easy integration in the platforms
- Commercial temperature range: 0 °C to 85 °C
- 40-pin HVQFN, 6 mm × 6 mm × 0.85 mm (nominal); 0.5 mm pitch; lead-free package

# 3. Applications

- Notebook computers, tablets and desktop PCs
  - Dongles, adapters, docking stations

# 4. Ordering information

Table 1. Ordering information

| Type number     | Topside mark | Package |                                                                                                                               |          |  |
|-----------------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------|----------|--|
|                 |              | Name    | Description                                                                                                                   | Version  |  |
| PTN3355BS[1]    | PTN3355      | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; $6 \times 6 \times 0.85 \text{ mm}^{\boxed{3}}$ | SOT618-1 |  |
| PTN3355BS/FX[2] | PTN3355      | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals; $6 \times 6 \times 0.85 \text{ mm}^{\boxed{3}}$ | SOT618-1 |  |

<sup>[1]</sup> PTN3355BS uses latest firmware version.

### 4.1 Ordering options

Table 2. Ordering options

| Type number     | Orderable part number | Package | <b>J</b>                                   | Minimum<br>order<br>quantity | Temperature                                                       |
|-----------------|-----------------------|---------|--------------------------------------------|------------------------------|-------------------------------------------------------------------|
| PTN3355BS[1]    | PTN3355BSMP           | HVQFN40 | Reel 13" Q2/T3 *standard mark SMD dry pack | 4000                         | $T_{amb} = 0  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |
| PTN3355BS/FX[2] | PTN3355BS/FXMP        | HVQFN40 | Reel 13" Q2/T3 *standard mark SMD dry pack | 4000                         | $T_{amb} = 0  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ |

<sup>[1]</sup> PTN3355BS uses latest firmware version.

[2] PTN3355BS/FX uses specific firmware version ('X' = 1, 2, 3, etc., and changes according to firmware version).

<sup>[2]</sup> PTN3355BS/FX uses specific firmware version ('X' = 1, 2, 3, etc., and changes according to firmware version).

<sup>[3]</sup> Maximum height is 1 mm.

# 5. Functional diagram



Rev.

All information provided in this document is subject to legal disclaimers

PTN3355

Product data sheet

Low power DP to VGA adapter with integrated 1:2 VGA switch

# 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

Table 3. Pin description

| Symbol     | Pin | Туре                            | Description                                                                       |
|------------|-----|---------------------------------|-----------------------------------------------------------------------------------|
| VDDA33_DNW | 1   | power                           | 3.3 V power supply                                                                |
| DOCK_IN    | 2   | 3.3 V digital I/O               | Docked indication signal                                                          |
| AUX_P      | 3   | self-biasing differential input | DisplayPort AUX channel positive input                                            |
| AUX_N      | 4   | self-biasing differential input | DisplayPort AUX channel negative input                                            |
| VDDE33_IO  | 5   | power                           | 3.3 V power supply for I/O                                                        |
| ML0_P      | 6   | self-biasing differential input | DisplayPort Main Link lane 0 positive input                                       |
| ML0_N      | 7   | self-biasing differential input | DisplayPort Main Link lane 0 negative input                                       |
| VDDA15_DP  | 8   | power                           | 1.5 V power supply for DisplayPort PHY; power provided to this pin from SWOUT pin |
| ML1_P      | 9   | self-biasing differential input | DisplayPort Main Link lane 1 positive input                                       |

PTN3355

# Low power DP to VGA adapter with integrated 1 : 2 VGA switch

Table 3. Pin description ... continued

| Symbol     | Pin | Туре                            | Description                                                                                           |
|------------|-----|---------------------------------|-------------------------------------------------------------------------------------------------------|
| ML1_N      | 10  | self-biasing differential input | DisplayPort Main Link lane 1 negative input                                                           |
| RST_N      | 11  | 3.3 V digital input             | Reset input active LOW; pulled up to V <sub>DD(3V3)</sub> internally                                  |
| DDC_SDA2   | 12  | 5 V open-drain I/O              | DDC I <sup>2</sup> C-bus data for channel 2                                                           |
| HPD        | 13  | 3.3 V digital I/O               | DisplayPort Hot Plug Detection output                                                                 |
| CFG1_SCL   | 14  | 5 V open-drain I/O              | General purpose configuration pin CFG1 or slave I <sup>2</sup> C clock                                |
| CFG5       | 15  | 3.3 V digital I/O               | Configuration pin supporting trinary input                                                            |
| CFG3       | 16  | 3.3 V digital I/O               | Reserved                                                                                              |
| CFG2_SDA   | 17  | 5 V open-drain I/O              | General purpose configuration pin CFG2 or slave I <sup>2</sup> C data                                 |
| VSYNC2     | 18  | 3.3 V 50 Ω digital I/O          | Vertical sync for channel 2                                                                           |
| HSYNC2     | 19  | 3.3 V 50 Ω digital I/O          | Horizontal sync for channel 2                                                                         |
| DDC_SCL1   | 20  | 5 V open-drain I/O              | DDC I <sup>2</sup> C-bus clock for channel 1                                                          |
| VDDE33_IO  | 21  | power                           | 3.3 V power supply for I/O                                                                            |
| DDC_SDA1   | 22  | 5 V open-drain I/O              | DDC I <sup>2</sup> C-bus data for channel 1                                                           |
| DDC_SCL2   | 23  | 5 V open-drain I/O              | DDC I <sup>2</sup> C-bus clock for channel 2                                                          |
| VSYNC1     | 24  | 3.3 V 50 Ω digital I/O          | Vertical sync for channel 1                                                                           |
| HSYNC1     | 25  | 3.3 V 50 Ω digital I/O          | Horizontal sync for channel 1                                                                         |
| BLU1       | 26  | analog output                   | Blue DAC analog output for channel 1                                                                  |
| BLU2       | 27  | analog output                   | Blue DAC analog output for channel 2                                                                  |
| GRN1       | 28  | analog output                   | Green DAC analog output for channel 1                                                                 |
| GRN2       | 29  | analog output                   | Green DAC analog output for channel 2                                                                 |
| RSET       | 30  | input                           | Resistor for DAC output reference control                                                             |
| RED1       | 31  | analog output                   | Red DAC analog output for channel 1                                                                   |
| RED2       | 32  | analog output                   | Red DAC analog output for channel 2                                                                   |
| OSC_IN     | 33  | input                           | Crystal oscillator input                                                                              |
| OSC_OUT    | 34  | output                          | Crystal oscillator output                                                                             |
| VDDA15_DAC | 35  | power                           | 1.5 V power supply for DAC; power provided to this pin from SWOUT pin                                 |
| VDDD15     | 36  | power                           | 1.5 V power supply for digital core; power provided to this pin from SWOUT pin                        |
| TESTMODE   | 37  | input                           | Test mode selection for CFG/JTAG and I <sup>2</sup> C slave address selection; supports trinary input |
| PVDD33     | 38  | power                           | 3.3 V power supply for switching regulator                                                            |
| SWOUT      | 39  | power                           | Switching regulator output                                                                            |
| PGND       | 40  | ground                          | Ground for switching regulator                                                                        |
| GND[1]     | -   | power                           | central supply ground connection (exposed die pad)                                                    |
|            | -   | · ·                             | 1                                                                                                     |

<sup>[1]</sup> HVQFN40 package die supply ground is connected to exposed center pad. Exposed center pad must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad must be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias must be incorporated in the PCB in the thermal pad region.

Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 7. Functional description

Referring to Figure 1 "Functional diagram", the PTN3355 performs protocol conversion from VESA DisplayPort specification to VESA VGA output. At the physical layer, PTN3355 implements the advanced DisplayPort Front-end technology (Auto receive equalization, Clock Data Recovery) to support the objectives of delivering excellent Signal Integrity (SI) performance, and consuming very low power consumption. The PTN3355 integrates a DisplayPort receiver (according to VESA DisplayPort standard, Ref. 1) and a high-speed triple 8-bit video digital-to-analog converter that supports a wide range of video resolutions (see Table 9 "Display resolution and pixel clock rate[1]"), up to a pixel clock rate of 240 MHz. The PTN3355 supports one or two DisplayPort Main Link lanes operating at either in 2.7 Gbit/s or 1.62 Gbit/s per lane. PTN3355 also integrates a 1 : 2 VGA switch that enables driving VGA signals either to main board connector or docking connector. This feature helps realize BOM saving due to removal of discrete VGA switch component.

PTN3355 comprises the following functional blocks:

- DP Main Link
- DP AUX CH (Auxiliary Channel)
- DPCD (DisplayPort Configuration Data)
- VGA monitor detection
- Video DAC
- 1:2 VGA switch

The RGB video data with corresponding synchronization references are extracted from the main stream video data. Main stream video attribute information is also extracted. This information is inserted once per video frame during the vertical blanking period by the DP source. The attributes describe the main video stream format in terms of geometry, timing, and color format. The original video clock and video stream are derived from these main link data.

The PTN3355 internal DPCD registers can be accessed by the DP source via the DP AUX channel. The monitor's DDC control bus may also be controlled via the DP AUX channel. PTN3355 implements the standard DisplayPort I²C-over-AUX protocol conversion to provide DP source access to the VGA plug DDC-I²C interface. The PTN3355 passes through sink-side status change (for example, hot-plug events) to the source side, through HPD interrupts and DPCD registers.

PTN3355 integrates a 1 : 2 VGA switch that selects between the two channels, depending on DOCK\_IN setting.

### 7.1 DisplayPort Main Link

The DisplayPort main link consists of two AC-coupled differential pairs. The 50  $\Omega$  termination resistors are integrated inside PTN3355.

The PTN3355 supports HBR at 2.7 Gbit/s and RBR at 1.62 Gbit/s per lane.

PTN3355 **NXP Semiconductors** 

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 7.2 DisplayPort auxiliary channel (AUX CH)

The AUX CH is a half-duplex, bidirectional channel between DisplayPort source and sink. It consists of one differential pair transporting self-clocked data at 1 Mbit/s. The PTN3355 integrates the AUX CH replier (or slave), and responds to transactions initiated by the DisplayPort source AUX CH requester (or master).

The AUX CH uses the Manchester-II code for the self-clocked transmission of signals; every 'zero' is represented by LOW-to-HIGH transition, and 'one' represented by HIGH-to-LOW transition, in the middle of the bit time.

### 7.3 DPCD registers

DPCD registers that are part of the VESA DisplayPort standard are described in detail in Ref. 1. The following describes the specific implementation by PTN3355 only.

PTN3355 DisplayPort receiver capability and status information about the link are reported by DisplayPort Configuration Data (DPCD) registers, when a DP source issues a read command on the AUX CH. The DP source device can also write to the link configuration field of DPCD to configure and initialize the link. The DPCD is DisplayPort v1.2a compliant.

PTN3355 specific capabilities are made available to DP source in the relevant DPCD read/write registers. In line with the DisplayPort standard (Ref. 1), the specific Link controls are also made available to initialize and maintain the DisplayPort Link.

It is the responsibility of the DP source to issue commands only within the capability of the PTN3355 as defined in the 'Receiver Capability Field' in order to prevent undefined behavior. PTN3355 specific DPCD registers are listed in Table 4.

### 7.3.1 PTN3355 specific DPCD register settings

Table 4. PTN3355 specific DPCD registers

| DPCD register [1] | Description                                                                                                                                                                          | Power-on<br>Reset<br>value | Read/write<br>over<br>AUX CH |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|
| Receiver C        | apability Field                                                                                                                                                                      |                            |                              |
| 0000Ch            | I <sup>2</sup> C-bus speed control capabilities bit map. Speed control is not supported through DPCD register. Default speed of 50 kbit/s is supported.                              | 00h                        | read only                    |
| 0000Dh            | eDP_CONFIGURATION_CAP.                                                                                                                                                               | 03h                        | read only                    |
|                   | Bit 0 = ALTERNATE_SCRAMBLER_RESET_CAPABLE. A setting of 1 indicates that this is an eDP device that can use the eDP alternate scrambler reset value of FFFFh.                        |                            |                              |
|                   | Bit 1 = FRAMING_CHANGE_CAPABLE. A setting of 1 indicates that this is an eDP device that uses only Enhanced Framing independently of the setting by the source of ENHANCED_FRAME_EN. |                            |                              |
|                   | Bit 2 = reserved for eDP. Read 0.                                                                                                                                                    |                            |                              |
|                   | Bit 3 = DPCD_DISPLAY_CONTROL_CAPABLE. A setting of 1 indicates that display control registers starting at address 00700h are enabled.                                                |                            |                              |
|                   | Bits 7:4 = reserved for eDP. Read all zeros.                                                                                                                                         |                            |                              |

PTN3355

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved

### Low power DP to VGA adapter with integrated 1:2 VGA switch

Table 4. PTN3355 specific DPCD registers ...continued

| DPCD register [1]        | Description                                                                                                                                                                              | Power-on<br>Reset<br>value | Read/write<br>over<br>AUX CH |  |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|--|--|--|
| Link Configuration Field |                                                                                                                                                                                          |                            |                              |  |  |  |
| 00109h                   | I <sup>2</sup> C-bus speed control capabilities bit map. Speed control is not supported and the default speed of 50 kbit/s is supported. Writes are ignored and reads would get zeros.   | 00h                        | read/write                   |  |  |  |
| 0010Ah                   | Bit 0 = ALTERNATE_SCRAMBLER_RESET_ENABLE. Source sets to 1 to select the alternate scrambler reset. Writes ignored if ALTERNATE_SCRAMBLER_RESET_CAPABLE = 0. Power-on default value = 0. | 00h                        | read/write                   |  |  |  |
|                          | Bit 1 = FRAMING_CHANGE_ENABLE. Source sets to 1 to select the framing change. Writes ignored if FRAMING_CHANGE_CAPABLE = 0. Power-on default value = 0.                                  |                            |                              |  |  |  |
|                          | Bits 6:2 = reserved. Read all zeros.                                                                                                                                                     |                            |                              |  |  |  |
|                          | Bit 7 = PANEL_SELF_TEST_ENABLE (not supported in PTN3355).                                                                                                                               |                            |                              |  |  |  |
| Branch dev               | rice specific field                                                                                                                                                                      |                            |                              |  |  |  |
| 00500h                   | BRANCH_IEEE_OUI 7:0                                                                                                                                                                      | 00h                        | read only                    |  |  |  |
|                          | Branch vendor 24-bit IEEE OUI.                                                                                                                                                           |                            |                              |  |  |  |
|                          | NXP OUI = 00                                                                                                                                                                             |                            |                              |  |  |  |
| 00501h                   | BRANCH_IEEE_OUI 15:8                                                                                                                                                                     | 60h                        | read only                    |  |  |  |
|                          | NXP OUI = 60                                                                                                                                                                             |                            |                              |  |  |  |
| 00502h                   | BRANCH_IEEE_OUI 23:16                                                                                                                                                                    | 37h                        | read only                    |  |  |  |
|                          | NXP OUI = 37                                                                                                                                                                             |                            |                              |  |  |  |
| 00503h                   | ID string = 3355N2                                                                                                                                                                       | 33h                        | read only                    |  |  |  |
| 00504h                   |                                                                                                                                                                                          | 33h                        | read only                    |  |  |  |
| 00505h                   |                                                                                                                                                                                          | 55h                        | read only                    |  |  |  |
| 00506h                   |                                                                                                                                                                                          | 55h                        | read only                    |  |  |  |
| 00507h                   |                                                                                                                                                                                          | 4Eh                        | read only                    |  |  |  |
| 00508h                   |                                                                                                                                                                                          | 32h                        | read only                    |  |  |  |
| 00509h                   | Hardware revision level v1.1                                                                                                                                                             | 10h                        | read only                    |  |  |  |
| 0050Ah                   | Firmware/software major revision level                                                                                                                                                   | 01h <sup>[2]</sup>         | read only                    |  |  |  |
| 0050Bh                   | Firmware/software minor revision level                                                                                                                                                   | 00h[2]                     | read only                    |  |  |  |
| 0050Ch to<br>005FFh      | RESERVED                                                                                                                                                                                 |                            | read only                    |  |  |  |

<sup>[1]</sup> Byte fields that are not explicitly listed are by definition reserved ('RES') and their default value is 0h.

**Remark:** If necessary, the DDC bus speed control can be done via I<sup>2</sup>C-bus interface. For any requirement to change DDC bus speed, contact NXP.

<sup>[2]</sup> Example only. Firmware number changes as firmware updated.

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 7.4 VGA monitor detection

The PTN3355 implements a robust scheme for VGA monitor detection. It senses presence or absence of VGA monitor load termination (75  $\Omega$ ) by pulsing the RGB lines. The load sensing operation is performed periodically to determine the latest VGA connectivity status. If the VGA monitor is disconnected, then the detection logic informs the host platform via IRQ\_HPD signal.

### 7.5 EDID handling

<u>Figure 3</u> shows a DisplayPort-to-analog video converter between the DisplayPort source and a VGA monitor. The PTN3355 implements a DP I<sup>2</sup>C-Over-AUX protocol, providing for DP source access to the monitor's DDC bus. With this, the monitor's EDID data is made available to DP source for access at any time.

It is the responsibility of the source to choose only video modes which are declared in the EDID and to adjust the DisplayPort link capabilities (link rate and lane count) to provide the necessary video bandwidth. The PTN3355 does not cache or modify the EDID to match the capabilities of the DisplayPort link data.

If the DisplayPort source drives display modes that are not specified in the EDID mode list, the PTN3355 does not detect such conditions, and it depends entirely on the VGA display on what is being displayed.



### 7.6 Triple 8-bit video DACs and VGA outputs

The triple 8-bit video DACs output a 700 mV (peak-to-peak) analog video output signal into 37.5  $\Omega$  load, as is the case of a doubly terminated 75  $\Omega$  cable. The DAC is capable of supporting the maximum pixel rate supported by a two-lane DP link (240 MHz).

### 7.6.1 DAC reference resistor

An external reference resistor must be connected between pin RSET and ground. This resistor sets the reference current which determines the analog output level, and is specified as 1.2 k $\Omega$  with a 1 % tolerance. This value allows a 0.7 V (peak-to-peak) output into a 37.5  $\Omega$  load (for example, double-terminated 75  $\Omega$  coaxial cable).

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 8. Power-up and reset

PTN3355 has built-in power-on reset circuitry which automatically sequences the part through reset and initialization. In addition, there is a dedicated pin (RST\_N) to control/effect reset operation externally. This provides flexibility at the platform level for debug or application purpose.

Before link is established, the PTN3355 holds VSYNC and HSYNC signals LOW and blanks the RGB signals.

While the PTN3355 performs power-on initialization,

- The HPD signal is driven LOW, to indicate to the DisplayPort source that the PTN3355 is not ready for AUX channel communication. Once the device is initialized, the HPD level is produced based on CFG1\_SCL/CFG2\_SDA setting
- The RGB outputs are disabled
- The VSYNC and HSYNC outputs are maintained LOW as long as there is no active video streaming from the DisplayPort source.

# 9. Configurability and programmability

The PTN3355 delivers flexibility for application usage by providing configurability via two options:

- Configuration pins CFG1\_SCL, CFG2\_SDA, CFG5, DOCK\_IN and TESTMODE
- DP-AUX vendor-specific configuration registers

The pins provide limited application board level configurability, whereas vendor-specific configuration registers deliver ultimate flexibility. The configuration pin changes (static, dynamic) are reflected in the IC behavior.

The configuration pin definitions are as follows:

- CFG1\_SCL, CFG2\_SDA are used for either host I<sup>2</sup>C communication or as dedicated configuration pins with binary leveled I/O. PTN3355 is flexible to accept either. The use of these configuration pins is defined in <u>Table 8</u>.
- Configuration pin CFG5 selects OSC\_IN clock frequency setting. <u>Table 5</u> captures the pin definition.

Table 5. CFG5 pin definition

| Configuration input | OSC_IN clock frequency setting |
|---------------------|--------------------------------|
| LOW                 | 25 MHz                         |
| HIGH                | 33 MHz                         |
| open                | 27 MHz                         |

Table 6 captures DOCK IN pin definition.

Table 6. DOCK\_IN pin definitions

| Configuration input | VGA active output |
|---------------------|-------------------|
| LOW                 | channel 1         |
| HIGH                | channel 2         |

PTN3355

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

The TESTMODE pin is used to indicate selection of JTAG or Configuration/I<sup>2</sup>C mode for CFG1\_SCL, CFG2\_SDA and CFG5. <u>Table 7</u> defines the possible combinations of TESTMODE pin.

Table 7. TESTMODE pin definition

| Pin value | Mode selection                                                                                       |
|-----------|------------------------------------------------------------------------------------------------------|
| LOW       | Configuration pin functionality is selected; I <sup>2</sup> C address for CFG1_SCL, CFG2_SDA is 40h. |
| open      | Configuration pin functionality is selected; I <sup>2</sup> C address for CFG1_SCL, CFG2_SDA is C0h. |
| HIGH      | JTAG functionality is selected.                                                                      |

CFG1\_SCL, CFG2\_SDA can be used in I<sup>2</sup>C mode or configuration pin mode. PTN3355 automatically detects the mode in which these pins are used. If they are used as Configuration pins, <u>Table 8</u> determines the possible and allowed combinations for these pin settings. If they are used as I<sup>2</sup>C Clock/Data pins, PTN3355 detects toggling of the pins during I<sup>2</sup>C data transport and receives data properly.

Table 8. CFG1\_SCL/CFG2\_SDA pin definitions

| Pin value | System behavior                                                          |
|-----------|--------------------------------------------------------------------------|
| 00        | Compliant HPD behavior                                                   |
| 01        | Most interoperable (non-compliant) HPD behavior                          |
| 10        | Most interoperable (non-compliant) HPD behavior                          |
| 11        | (Default) Compliant behavior (but configurable via I <sup>2</sup> C-bus) |

More configuration options are available through internal configuration registers. These registers can be accessed by GPU/CPU software driver via DP AUX channel or I<sup>2</sup>C-bus. NXP can deliver Windows and DOS based utilities, on explicit request, to upgrade the firmware or configuration registers only for laboratory evaluation and debugging purposes at customer premises.

# 10. Application design-in information

With its maximum integration features, the PTN3355 has low BOM requirement at the platform application level. Figure 4 illustrates the PTN3355 usage in a system application context. On the DP side, it is connected to DP source and the VGA side, it is connected to VGA connector. The PTN3355 system application requires the following components additionally: supply decoupling capacitors, DC blocking capacitors, pull-up/down resistors, (optional) inductor for DC-to-DC converter, crystal oscillator. For more details on reference design information, contact NXP team.

**Low power DP** 

ö



13 of 37

Low power DP

ö

VGA adapter with integrated 1:2 VGA switch



Low power DP to VGA adapter with integrated 1:2 VGA switch

## 10.1 Display resolution

<u>Table 9</u> lists some example display resolutions and clock rates that PTN3355 supports. (Refer to Footnote 1 on page 2.)

Table 9. Display resolution and pixel clock rate[1]

| Display | Active vide | 0        | Total frame              |                       | Bits         | Vertical   | Pixel          | Data             | Standard type     |
|---------|-------------|----------|--------------------------|-----------------------|--------------|------------|----------------|------------------|-------------------|
| type    | Horizontal  | Vertical | Horizontal total (pixel) | Vertical total (line) | per<br>pixel |            | clock<br>(MHz) | rate<br>(Gbit/s) |                   |
| VGA     | 640         | 480      | 800                      | 525                   | 24           | 59.94      | 25.175         | 0.76             | Industry standard |
| SVGA    | 800         | 600      | 1056                     | 628                   | 24           | 60.317     | 40.000         | 1.20             | VESA guidelines   |
| XGA     | 1024        | 768      | 1344                     | 806                   | 24           | 60.004     | 65.000         | 1.95             | VESA guidelines   |
| XGA+    | 1152        | 864      | 1600                     | 900                   | 24           | 75         | 108.000        | 3.24             | VESA standard     |
| HD      | 1360        | 768      | 1792                     | 795                   | 24           | 60.015     | 85.500         | 2.56             | VESA standard     |
| HD/WXGA | 1366        | 768      | 1792                     | 798                   | 24           | 59.79      | 85.501         | 2.57             | VESA standard     |
| HD/WXGA | 1280        | 720      | 1650                     | 750                   | 24           | 60         | 74.250         | 2.23             | CEA standard      |
| WXGA    | 1280        | 800      | 1680                     | 831                   | 24           | 59.81      | 83.500         | 2.50             | CVT               |
| WXGA    | 1280        | 800      | 1696                     | 838                   | 24           | 74.934     | 106.500        | 3.19             | CVT               |
| WXGA    | 1280        | 800      | 1712                     | 843                   | 24           | 84.88      | 122.500        | 3.68             | CVT               |
| SXGA-   | 1280        | 960      | 1800                     | 1000                  | 24           | 60         | 108.000        | 3.24             | VESA standard     |
| SXGA    | 1280        | 1024     | 1688                     | 1066                  | 24           | 60.02      | 108.000        | 3.24             | VESA standard     |
| SXGA    | 1280        | 1024     | 1688                     | 1066                  | 24           | 75.025     | 135.001        | 4.05             | VESA standard     |
| SXGA    | 1280        | 1024     | 1728                     | 1072                  | 24           | 85.024     | 157.500        | 4.72             | VESA standard     |
| SXGA+   | 1400        | 1050     | 1864                     | 1089                  | 24           | 59.978     | 121.749        | 3.65             | CVT               |
| WXGA+   | 1440        | 900      | 1904                     | 934                   | 24           | 59.887     | 106.499        | 3.19             | CVT               |
| HD+     | 1600        | 900      | 1800                     | 1000                  | 24           | 60 (RB)    | 108.000        | 3.24             | VESA standard     |
| UXGA    | 1600        | 1200     | 2160                     | 1250                  | 24           | 60         | 162.000        | 4.86             | VESA standard     |
| UXGA    | 1600        | 1200     | 2160                     | 1250                  | 24           | 65         | 175.500        | 5.27             | VESA standard     |
| WSXGA+  | 1680        | 1050     | 2240                     | 1089                  | 24           | 59.954     | 146.249        | 4.39             | CVT               |
| FHD     | 1920        | 1080     | 2200                     | 1125                  | 24           | 60         | 148.500        | 4.46             | CEA standard      |
| WUXGA   | 1920        | 1200     | 2592                     | 1245                  | 18           | 59.885     | 193.251        | 4.35             | CVT               |
| WUXGA   | 1920        | 1200     | 2080                     | 1235                  | 24           | 59.95 (RB) | 154.000        | 4.62             | CVT RB            |
| 2.76M3  | 1920        | 1440     | 2600                     | 1500                  | 18           | 60         | 234.000        | 5.27             | VESA standard     |
| QWXGA   | 2048        | 1152     | 2250                     | 1200                  | 24           | 60 (RB)    | 162.000        | 4.86             | CVT RB            |
| QXGA    | 2048        | 1536     | 2128                     | 1573                  | 24           | 49.95 (RB) | 167.20         | 5.02             | CVT RB            |

<sup>[1]</sup> Contact NXP team for other monitor timings not listed in this table.

The available bandwidth over a 2-lane HBR DisplayPort v1.2a link limits pixel clock rate support to:

- 240 MHz at 6 bpc
- 180 MHz at 8 bpc

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 10.2 Power supply filter

Sufficient decoupling capacitance to ground should be connected from each  $V_{DD}$  pin directly to ground to filter supply noise.

### 10.3 DAC terminations

Typically, the VGA RGB outputs are (doubly) terminated. Figure 6 shows an example VGA application. A 75  $\Omega$  termination is used to terminate inside the motherboard, and another 75  $\Omega$  termination is typically used inside the RGB monitor. The load sensing mechanism assumes this double termination. Figure 7 is another example of VGA application with 50  $\Omega$  PCB trace impedance with 150  $\Omega$  terminations.

In general, it is left to the system integrator to decide on their specific implementation.





### Low power DP to VGA adapter with integrated 1:2 VGA switch

# 10.4 Timing reference

PTN3355 requires a crystal or ceramic resonator for a stable VGA clock timing reference. Resonators have a higher frequency tolerance than crystals, but have the advantage of integrated capacitors and therefore a small PCB area and potentially lower cost.

Table 10. Required crystal specifications (SMD components)

| Crystal parameters                   | Specifications           |
|--------------------------------------|--------------------------|
| Frequency                            | 25 MHz, 27 MHz or 33 MHz |
| Operation mode                       | Fundamental              |
| Frequency tolerance                  | ±1 % maximum             |
| Frequency stability over temperature | ±0.4 % maximum           |
| Load capacitance (C <sub>L</sub> )   | 18 pF                    |
| Shunt capacitance                    | < 2 pF                   |
| Equivalent Series Resistance (ESR)   | < 150 Ω                  |

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 11. Limiting values

### Table 11. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions        | Min  | Max                 | Unit |
|----------------------|---------------------------------|-------------------|------|---------------------|------|
| V <sub>DD(3V3)</sub> | supply voltage (3.3 V)          |                   | -0.3 | +4.6                | V    |
| VI                   | input voltage                   | 3.3 V CMOS inputs | -0.3 | $V_{DD(3V3)} + 0.5$ | V    |
| T <sub>stg</sub>     | storage temperature             |                   | -65  | +150                | °C   |
| V <sub>ESD</sub>     | electrostatic discharge voltage | HBM [1]           | -    | 7500                | V    |
|                      |                                 | CDM [2]           | -    | 1000                | V    |

<sup>[1]</sup> Human Body Model: ANSI/ESDA/JEDEC JDS-001-2012 (Revision of ANSI/ESDA/JEDEC JS-001-2011), ESDA/JEDEC Joint standard for ESD sensitivity testing, Human Body Model - Component level; Electrostatic Discharge Association, Rome, NY, USA; JEDEC Solid State Technology Association, Arlington, VA, USA.

# 12. Recommended operating conditions

### Table 12. Operating conditions

| Symbol                 | Parameter                       | Conditions                                | Min | Тур        | Max | Unit |
|------------------------|---------------------------------|-------------------------------------------|-----|------------|-----|------|
| V <sub>DD(3V3)</sub>   | supply voltage (3.3 V)          |                                           | 2.8 | 3.3        | 3.6 | V    |
| t <sub>r</sub>         | rise time                       | supply voltage                            | -   | -          | 10  | ms   |
| VI                     | input voltage                   | 3.3 V CMOS inputs                         | 0   | 3.3        | 3.6 | V    |
|                        |                                 | SDA and SCL inputs with respect to ground | 0   | 5          | 5.5 | V    |
| R <sub>ext(RSET)</sub> | external resistance on pin RSET | between RSET (pin 21) and GND             | -   | 1.20 ± 1 % | -   | kΩ   |
| T <sub>amb</sub>       | ambient temperature             | commercial grade                          | 0   | -          | 85  | °C   |

<sup>[2]</sup> Charged Device Model: JESD22-C101E December 2009 (Revision of JESD22-C101D, October 2008), standard for ESD sensitivity testing, Charged Device Model - Component level; JEDEC Solid State Technology Association, Arlington, VA, USA.

Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 13. Characteristics

### 13.1 Current consumption, power dissipation and thermal characteristics

Table 13. Current consumption, power dissipation and thermal characteristics

Over operating free-air temperature range, unless otherwise noted.

| Symbol               | Parameter                                   | Conditions                                                                   | Min | Тур | Max | Unit |
|----------------------|---------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD</sub>      | supply current                              | normal operation, WUXGA / 193 MHz pixel clock; $V_{DD(3V3)} = 3.3 \text{ V}$ | -   | 60  | -   | mA   |
|                      |                                             | Low power D3 mode; V <sub>DD(3V3)</sub> = 3.3 V                              | -   | 124 | -   | μΑ   |
| Р                    | power dissipation                           | normal operation, WUXGA / 193 MHz pixel clock (reduced blanking)             |     |     |     |      |
|                      |                                             | Buck converter mode;<br>PTN3355 being used as per Figure 4                   | -   | 200 | -   | mW   |
|                      |                                             | LDO mode;<br>PTN3355 being used as per Figure 5                              | -   | 405 | -   | mW   |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air for SOT618-1                                                     | -   | 45  | -   | K/W  |

### Table 14. Device characteristics

| Symbol               | Parameter         | Conditions                                                                                                                                                                                                | Min | Тур | Max | Unit |
|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>startup</sub> | start-up time     | device start-up time from power-on to HPD = HIGH; VGA monitor remains connected at power-on <sup>[1]</sup> ; RST_N = HIGH; supply voltage within operating range to specified operating characteristics   | -   | -   | 100 | ms   |
| t <sub>w(rst)</sub>  | reset pulse width | device is supplied with valid supply voltage                                                                                                                                                              | 10  | -   | -   | μS   |
| t <sub>d(rst)</sub>  | reset delay time  | device reset delay time from RST_N toggling (LOW to HIGH) until HPD goes HIGH; VGA monitor remains connected at power-on[1]; supply voltage within operating range to specified operating characteristics | -   | -   | 100 | ms   |

<sup>[1]</sup> VGA monitor remains connected at power-on — this condition is applicable only when PTN3355 is used in most interoperable (non-compliant) HPD mode (that is, CFG1\_SCL/CFG2\_SDA is '01' or '10').

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 13.2 DisplayPort receiver main link

Table 15. DisplayPort receiver main link characteristics[1]

| Symbol                       | Parameter                                                | Conditions                                 |            | Min | Тур | Max | Unit |
|------------------------------|----------------------------------------------------------|--------------------------------------------|------------|-----|-----|-----|------|
| UI                           | unit interval                                            | for high bit rate<br>(2.7 Gbit/s per lane) |            | -   | 370 | -   | ps   |
|                              |                                                          | for low bit rate<br>(1.62 Gbit/s per lane) |            | -   | 617 | -   | ps   |
| $\Delta f_{DOWN\_SPREAD}$    | link clock down spreading                                |                                            | [2]        | 0.0 | -   | 0.5 | %    |
| V <sub>RX_DIFFp-p</sub>      | differential input peak-to-peak                          | at RX package pins                         |            |     | 1   | ,   |      |
|                              | voltage                                                  | for high bit rate                          | [3]        | 120 | -   | -   | mV   |
|                              |                                                          | for reduced bit rate                       | [3]        | 40  | -   | -   | mV   |
| V <sub>RX_DC_CM</sub>        | RX DC common mode voltage                                |                                            | <u>[4]</u> | 0   | -   | 2.0 | V    |
| I <sub>RX_SHORT</sub>        | RX short-circuit current limit                           |                                            | <u>[5]</u> | -   | -   | 50  | mA   |
| C <sub>RX</sub>              | AC coupling capacitor                                    | on DP Main Link and AUX inputs             |            | 75  | -   | 200 | nF   |
| f <sub>RX_TRACK_BW_HBR</sub> | jitter closed loop tracking bandwidth (High Bit Rate)    |                                            | [6]        | 10  | -   | 20  | MHz  |
| f <sub>RX_TRACK_BW_RBR</sub> | jitter closed loop tracking bandwidth (Reduced Bit Rate) |                                            | [6]        | 5.4 | -   | 20  | MHz  |

- [1] Ref. 1 supersedes in case of any mismatch of specification items.
- [2] Up to 0.5 % down spread is supported. Modulation frequency range of 30 kHz to 33 kHz must be supported.
- [3] Informative; refer to Figure 8 for definition of differential voltage.
- [4] Common mode voltage is equal to V<sub>bias\_RX</sub> voltage.
- [5] Total drive current of the input bias circuit when it is shorted to its ground.
- [6] The measurements are always taken with PRBS7 test signal. Minimum CDR closed loop tracking bandwidth at the receiver when the input is a PRBS7 pattern.



### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 13.3 DisplayPort receiver AUX CH

### Table 16. DisplayPort receiver AUX CH characteristics[1]

| Symbol                    | Parameter                             | Conditions          |            | Min  | Тур | Max  | Unit |
|---------------------------|---------------------------------------|---------------------|------------|------|-----|------|------|
| UI                        | unit interval                         | AUX                 | [2]        | 0.4  | 0.5 | 0.6  | μS   |
| t <sub>jit(cc)</sub>      | cycle-to-cycle jitter time            | transmitting device | [3]        | -    | -   | 0.04 | UI   |
|                           |                                       | receiving device    | [4]        | -    | -   | 0.05 | UI   |
| V <sub>AUX_DIFFp-p</sub>  | AUX differential peak-to-peak voltage | transmitting device | [5]        | 0.39 | -   | 1.38 | V    |
|                           |                                       | receiving device    | <u>[5]</u> | 0.32 | -   | 1.36 | V    |
| R <sub>AUX_TERM(DC)</sub> | AUX CH termination DC resistance      | informative         |            | -    | 100 | -    | Ω    |
| V <sub>AUX_DC_CM</sub>    | AUX DC common-mode voltage            |                     | [6]        | 0    | -   | 2.0  | V    |
| V <sub>AUX_TURN_CM</sub>  | AUX turnaround common-mode voltage    |                     | [7]        | -    | -   | 0.3  | V    |
| I <sub>AUX_SHORT</sub>    | AUX short-circuit current limit       |                     | [8]        | -    | -   | 90   | mA   |
| C <sub>AUX</sub>          | AUX AC coupling capacitor             |                     | [9]        | 75   | -   | 200  | nF   |

- [1] Ref. 1 supersedes in case of any mismatch of specification items.
- [2] Results in the bit rate of 1 Mbit/s including the overhead of Manchester II coding.
- [3] Maximum allowable UI variation within a single transaction at connector pins of a transmitting device. Equal to 24 ns maximum. The transmitting device is a source device for a request transaction and a sink device for a reply transaction.
- [4] Maximum allowable UI variation within a single transaction at connector pins of a receiving device. Equal to 30 ns maximum. The transmitting device is a source device for a request transaction and a sink device for a reply transaction.
- $[5] \quad V_{AUX\_DIFFp\text{-}p} = 2 \times |V_{AUX\text{+}} V_{AUX\text{-}}|.$
- [6] Common-mode voltage is equal to  $V_{bias\_TX}$  (or  $V_{bias\_RX}$ ) voltage.
- [7] Steady-state common-mode voltage shift between transmit and receive modes of operation.
- [8] Total drive current of the transmitter when it is shorted to its ground.
- [9] The AUX CH AC coupling capacitor placed both on the DisplayPort source and sink devices.

### Low power DP to VGA adapter with integrated 1:2 VGA switch

### 13.4 HPD characteristics

Table 17. HPD characteristics[1]

Over operating free-air temperature range, unless otherwise noted.

| Symbol           | Parameter                               | Conditions                                   | Min | Тур | Max | Unit |  |  |
|------------------|-----------------------------------------|----------------------------------------------|-----|-----|-----|------|--|--|
| Output cha       | Output characteristics                  |                                              |     |     |     |      |  |  |
| V <sub>OH</sub>  | HIGH-level output voltage               | I <sub>OH</sub> = 2 mA                       | 2.4 | -   | -   | V    |  |  |
| $V_{OL}$         | LOW-level output voltage                | $I_{OL} = -2 \text{ mA}$                     | -   | -   | 0.4 | V    |  |  |
| I <sub>OSH</sub> | HIGH-level short-circuit output current | drive HIGH; cell connected to ground         | -   | -   | 16  | mA   |  |  |
| I <sub>OSL</sub> | LOW-level short-circuit output current  | drive LOW; cell connected to V <sub>DD</sub> | -   | -   | 15  | mA   |  |  |

<sup>[1]</sup> Ref. 1 supersedes in case of any mismatch of specification items.

### 13.5 DDC/I<sup>2</sup>C characteristics

Table 18. DDC/I<sup>2</sup>C characteristics

 $V_{CC} = 4.5 \text{ V}$  to 5.5  $V_{CC}^{11}$ . Over operating free-air temperature range, unless otherwise noted.

| Symbol              | Parameter                    | Conditions                                        | Min                      | Тур | Max                       | Unit |
|---------------------|------------------------------|---------------------------------------------------|--------------------------|-----|---------------------------|------|
| Input cha           | racteristics                 |                                                   | '                        |     | '                         | _    |
| V <sub>IH</sub>     | HIGH-level input voltage     |                                                   | $0.7 \times V_{DD(3V3)}$ | -   | 5.5                       | V    |
| V <sub>IL</sub>     | LOW-level input voltage      |                                                   | -0.5                     | -   | $+0.3 \times V_{DD(3V3)}$ | V    |
| V <sub>I(hys)</sub> | hysteresis of input voltage  |                                                   | $0.1 \times V_{DD(3V3)}$ | -   | -                         | V    |
| I <sub>LI</sub>     | input leakage current        | V <sub>I</sub> = 5 V                              | -                        | -   | 10                        | μΑ   |
| Output ch           | naracteristics               |                                                   |                          |     |                           | _    |
| I <sub>OL</sub>     | LOW-level output current     | V <sub>OL</sub> = 0.4 V                           | 3.0                      | -   | -                         | mA   |
| I <sub>O(sc)</sub>  | short-circuit output current | drive LOW; cell connected to V <sub>DD(3V3)</sub> | -                        | -   | 40.0                      | mA   |
| C <sub>io</sub>     | input/output capacitance     | V <sub>I</sub> = 3 V or 0 V                       |                          |     |                           |      |
|                     |                              | $V_{DD(3V3)} = 3.3 \text{ V}$                     | -                        | 6   | 7                         | pF   |
|                     |                              | $V_{DD(3V3)} = 0 V$                               | -                        | 6   | 7                         | pF   |

<sup>[1]</sup>  $V_{CC}$  is the pull-up voltage for DDC/I<sup>2</sup>C.

<sup>[2]</sup>  $\underline{\text{Table 18}}$  applies to CFG1\_SCL and CFG2\_SDA pins as they operate as I<sup>2</sup>C-bus I/O.

Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 13.6 DAC

Table 19. DAC characteristics

Over operating free-air temperature range, unless otherwise noted.

| Symbol                 | Parameter                    | Conditions | Min  | Тур   | Max  | Unit |
|------------------------|------------------------------|------------|------|-------|------|------|
| N <sub>res(DAC)</sub>  | DAC resolution               |            | -    | -     | 8    | bit  |
| f <sub>clk</sub>       | clock frequency              |            | -    | -     | 240  | MHz  |
| $\Delta I_{O(DAC)}$    | DAC output current variation | DAC-to-DAC | -    | -     | 4    | %    |
| INL                    | integral non-linearity       |            | -1   | ±0.25 | +1   | LSB  |
| DNL                    | differential non-linearity   |            | -0.5 | ±0.1  | +0.5 | LSB  |
| V <sub>o(DAC)max</sub> | maximum DAC output voltage   |            | 665  | 700   | 770  | mV   |
| C <sub>o(DAC)</sub>    | DAC output capacitance       |            | -    | 3.5   | -    | pF   |
|                        | DAC noise injection ratio    |            | -1.5 | -     | +1.5 | %    |

# 13.7 HSYNC, VSYNC characteristics

Table 20. HSYNC and VSYNC characteristics

Over operating free-air temperature range, unless otherwise noted.

| Symbol           | Parameter                               | Conditions                                                                 |     | Min | Тур | Max | Unit |
|------------------|-----------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|-----|------|
| Output char      | acteristics                             |                                                                            |     |     |     |     |      |
| V <sub>OH</sub>  | HIGH-level output voltage               | $I_{OH} = 8 \text{ mA};$<br>$V_{DD(3V3)} = 3.3 \text{ V} \pm 10 \text{ %}$ |     | 2.4 | -   | -   | V    |
| V <sub>OL</sub>  | LOW-level output voltage                | $I_{OL} = -8 \text{ mA}$                                                   |     | -   | -   | 0.5 | V    |
| I <sub>OSH</sub> | HIGH-level short-circuit output current | drive HIGH; cell connected to ground                                       | [1] | -   | -   | 100 | mA   |
| I <sub>OSL</sub> | LOW-level short-circuit output current  | drive LOW; cell connected to V <sub>DD</sub>                               | [1] | -   | -   | 100 | mA   |

<sup>[1]</sup> The parameter values specified are simulated and absolute values.

# 13.8 Configuration pins CFG5, DOCK\_IN, TESTMODE

Table 21. Configuration pins characteristics

| Symbol           | Parameter                | Conditions                                   | Min                      | Тур | Max                      | Unit |
|------------------|--------------------------|----------------------------------------------|--------------------------|-----|--------------------------|------|
| Input charact    | eristics                 |                                              |                          |     |                          |      |
| V <sub>IH</sub>  | HIGH-level input voltage |                                              | $0.7 \times V_{DD(3V3)}$ | -   | -                        | V    |
| $V_{IL}$         | LOW-level input voltage  |                                              |                          |     | $0.3 \times V_{DD(3V3)}$ | V    |
| Weak pull-do     | wn characteristics       |                                              |                          |     |                          |      |
| I <sub>pd</sub>  | pull-down current        | $V_I = V_{DD(3V3)}$                          | 15                       | 30  | 70                       | μΑ   |
| I <sub>pu</sub>  | pull-up current          | V <sub>I</sub> = 0 V                         | 25                       | 55  | 90                       | μΑ   |
| R <sub>ext</sub> | external resistance      | external resistor used on configuration pins | -                        | -   | 10                       | kΩ   |

# Low power DP to VGA adapter with integrated 1 : 2 VGA switch

# 13.9 RST\_N

### Table 22. RST\_N characteristics

| Symbol                 | Parameter                    | Conditions           | Min                      | Тур | Max                      | Unit |  |  |  |  |
|------------------------|------------------------------|----------------------|--------------------------|-----|--------------------------|------|--|--|--|--|
| Input chai             | Input characteristics        |                      |                          |     |                          |      |  |  |  |  |
| $V_{IH}$               | HIGH-level input voltage     |                      | $0.7 \times V_{DD(3V3)}$ | -   | -                        | V    |  |  |  |  |
| $V_{IL}$               | LOW-level input voltage      |                      | -                        | -   | $0.3 \times V_{DD(3V3)}$ | V    |  |  |  |  |
| I <sub>pu(RST_N)</sub> | pull-up current on pin RST_N | V <sub>I</sub> = 0 V | 25                       | 55  | 90                       | μΑ   |  |  |  |  |

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 14. Package outline



Fig 9. Package outline SOT618-1 (HVQFN40)

PTN3355

### Low power DP to VGA adapter with integrated 1:2 VGA switch

# 15. Packing information

### SOT618-1

HVQFN40; Reel dry pack, SMD, 13"; Q2/T3 turn product orientation Orderable part number ending ,528 or MP; Ordering code (12NC) ending 528

### 15.1 Packing method



Table 23. Dimensions and quantities

| Reel dimensions d × w (mm) [1] | SPQ/PQ (pcs) |   | Outer box dimensions $I \times w \times h$ (mm) |
|--------------------------------|--------------|---|-------------------------------------------------|
| 330 × 16                       | 4000         | 1 | $339 \times 335 \times 43$                      |

[1] d = reel diameter; w = tape width.

### Low power DP to VGA adapter with integrated 1:2 VGA switch

### 15.2 Product orientation



# 15.3 Carrier tape dimensions



Table 24. Carrier tape dimensions

In accordance with IEC 60286-3.

| A <sub>0</sub> (mm) | B <sub>0</sub> (mm) | K <sub>0</sub> (mm) | T (mm) | P <sub>1</sub> (mm) | W (mm) |
|---------------------|---------------------|---------------------|--------|---------------------|--------|
| 6.3                 | 6.3                 | 1.1                 | -      | 12                  | 16     |

Low power DP to VGA adapter with integrated 1:2 VGA switch

### 15.4 Reel dimensions



Table 25. Reel dimensions

In accordance with IEC 60286-3.

| A [nom]<br>(mm) | W2 [max]<br>(mm) |     |      | D [min]<br>(mm) |
|-----------------|------------------|-----|------|-----------------|
| 330             | 18.4             | 1.5 | 12.8 | 20.2            |

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 15.5 Barcode label



Table 26. Barcode dimensions

|          | Reel barcode label I × w (mm) |
|----------|-------------------------------|
| 100 × 75 | 100 × 75                      |

# 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 15</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 27 and 28

Table 27. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | thickness (mm) Package reflow temperature (°C) |       |  |
|------------------------|------------------------------------------------|-------|--|
|                        | Volume (mm³)                                   |       |  |
|                        | < 350                                          | ≥ 350 |  |
| < 2.5                  | 235                                            | 220   |  |
| ≥ 2.5                  | 220                                            | 220   |  |

PTN3355

### Low power DP to VGA adapter with integrated 1:2 VGA switch

Table 28. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) |             |        |  |
|------------------------|----------------------------------------------|-------------|--------|--|
|                        |                                              |             |        |  |
|                        | < 350                                        | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                          | 260         | 260    |  |
| 1.6 to 2.5             | 260                                          | 250         | 245    |  |
| > 2.5                  | 250                                          | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 15.



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

**NXP Semiconductors** 

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

# 17. Soldering: PCB footprints



Fig 16. PCB footprint for SOT618-1 (HVQFN40); reflow soldering

All information provided in this document is subject to legal disclaimers.

# Low power DP to VGA adapter with integrated 1 : 2 VGA switch

# 18. Abbreviations

Table 29. Abbreviations

| Table 23. Abbie      |                                           |
|----------------------|-------------------------------------------|
| Acronym              | Description                               |
| AUX CH               | Auxiliary Channel                         |
| BER                  | Bit Error Rate                            |
| bpc                  | bits per color                            |
| bpp                  | bits per pixel                            |
| BoM                  | Bill of Materials                         |
| CDM                  | Charged-Device Model                      |
| CEA                  | Consumer Electronic Association           |
| CMOS                 | Complementary Metal-Oxide Semiconductor   |
| CVT                  | Coordinated Video Timings                 |
| CVT RB               | CVT Reduced Blanking                      |
| DAC                  | Digital-to-Analog Converter               |
| DDC                  | Display Data Channel                      |
| DJ                   | Deterministic Jitter                      |
| DP                   | DisplayPort (VESA)                        |
| DPCD                 | DisplayPort Configuration Data            |
| ECC                  | Error Correction Code                     |
| EDID                 | Extended Display Identification Data      |
| eDP                  | embedded DisplayPort                      |
| ESD                  | ElectroStatic Discharge                   |
| НВМ                  | Human Body Model                          |
| HBR                  | High Bit Rate                             |
| HDCP                 | High-bandwidth Digital Content Protection |
| HPD                  | Hot Plug Detect                           |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus              |
| IEC                  | International Electrotechnical Commission |
| I/O                  | Input/Output                              |
| LSB                  | Least Significant Bit                     |
| MCCS                 | Monitor Control Command Set (VESA)        |
| MSB                  | Most Significant Bit                      |
| NVM                  | Non Volatile Memory                       |
| QXGA                 | Quad eXtended Graphics Array              |
| RB                   | Reduced Blanking                          |
| RBR                  | Reduced Bit Rate                          |
| RGB                  | Red/Green/Blue                            |
| SSC                  | Spread Spectrum Clocking                  |
| SVGA                 | Super Video Graphics Array                |
| SXGA                 | Super eXtended Graphics Array             |
| TJ                   | Total Jitter                              |
| UI                   | Unit Interval                             |
|                      |                                           |

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

Table 29. Abbreviations ... continued

| Acronym | Description                             |
|---------|-----------------------------------------|
| UXGA    | Ultra eXtended Graphics Array           |
| VESA    | Video Electronics Standards Association |
| VGA     | Video Graphics Array                    |
| VSIS    | Video Signal Interface Standard         |
| WUXGA   | Wide Ultra eXtended Graphics Array      |
| XGA     | eXtended Graphics Array                 |

### 19. References

- [1] VESA DisplayPort Standard Version 1, Revision 2a; March 2012
- [2] Display Data Channel Command Interface Standard Version 1.1; October 29, 2004
- [3] Video Signal Standard (VSIS) Version 1, Rev. 2; December 12, 2002
- [4] IEC 61000-4-2, Electromagnetic compatibility (EMC) Part 4-2: Testing and measurement techniques ElectroStatic Discharge (ESD) immunity test, edition 2.0, 2008-12

# 20. Revision history

Table 30. Revision history

| Document ID    | Release date                                                                                                                                          | Data sheet status  | Change notice | Supersedes  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|--|
| PTN3355 v.3.1  | 20161104                                                                                                                                              | Product data sheet | -             | PTN3355 v.3 |  |
| Modifications: | <ul> <li><u>Section 7</u>: Deleted last sentence in last paragraph referencing programming document; there is no<br/>programming document.</li> </ul> |                    |               |             |  |
| PTN3355 v.3    | 20140714                                                                                                                                              | Product data sheet | -             | PTN3355 v.2 |  |
| Modifications: | Updated Figure 4                                                                                                                                      |                    |               |             |  |
| PTN3355 v.2    | 20140703                                                                                                                                              | Product data sheet | -             | PTN3355 v.1 |  |
| PTN3355 v.1    | 20140310                                                                                                                                              | Product data sheet | -             | -           |  |

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 21. Legal information

### 21.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 21.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 21.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PTN3355

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 21.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 22. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

### Low power DP to VGA adapter with integrated 1: 2 VGA switch

### 23. Contents

13.2

13.3

13.4

13.5 13.6

13.7

13.8

13.9

14

Configuration pins CFG5, DOCK\_IN,

|       | Contonto                                   |      |                           |
|-------|--------------------------------------------|------|---------------------------|
| 1     | General description                        | 15   | Packing information       |
| 2     | Features and benefits                      | 15.1 | Packing method            |
| 2.1   | VESA-compliant DisplayPort converter 1     | 15.2 | Product orientation       |
| 2.2   | VESA-compliant eDP extensions              | 15.3 | Carrier tape dimensions   |
| 2.3   | DDC channel output 2                       | 15.4 | Reel dimensions           |
| 2.4   | Analog video output 2                      | 15.5 | Barcode label             |
| 2.5   | General features                           | 16   | Soldering of SMD packages |
| 3     | Applications                               | 16.1 | Introduction to soldering |
| 4     | Ordering information                       | 16.2 | Wave and reflow soldering |
| 4.1   | Ordering options                           | 16.3 | Wave soldering            |
| 5     | Functional diagram 4                       | 16.4 | Reflow soldering          |
| 6     | Pinning information                        | 17   | Soldering: PCB footprints |
| 6.1   | Pinning                                    | 18   | Abbreviations             |
| 6.2   | Pin description                            | 19   | References                |
| 7     | Functional description 7                   | 20   | Revision history          |
| 7.1   | DisplayPort Main Link                      | 21   | Legal information         |
| 7.2   | DisplayPort auxiliary channel (AUX CH) 8   | 21.1 | Data sheet status         |
| 7.3   | DPCD registers8                            | 21.2 | Definitions               |
| 7.3.1 | PTN3355 specific DPCD register settings 8  | 21.3 | Disclaimers               |
| 7.4   | VGA monitor detection                      | 21.4 | Trademarks                |
| 7.5   | EDID handling 10                           | 22   | Contact information       |
| 7.6   | Triple 8-bit video DACs and VGA outputs 10 | 23   | Contents                  |
| 7.6.1 | DAC reference resistor                     |      |                           |
| 8     | Power-up and reset                         |      |                           |
| 9     | Configurability and programmability 11     |      |                           |
| 10    | Application design-in information 12       |      |                           |
| 10.1  | Display resolution                         |      |                           |
| 10.2  | Power supply filter                        |      |                           |
| 10.3  | DAC terminations                           |      |                           |
| 10.4  | Timing reference                           |      |                           |
| 11    | Limiting values                            |      |                           |
| 12    | Recommended operating conditions 18        |      |                           |
| 13    | Characteristics                            |      |                           |
| 13.1  | Current consumption, power dissipation and |      |                           |
|       | thermal characteristics 19                 |      |                           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2016.

All rights reserved.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com